]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/ath/ath9k/hw.h
ath9k_hw: remove enum wireless_mode and its users
[net-next-2.6.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
b3950e6a 2 * Copyright (c) 2008-2010 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1
S
22#include <linux/io.h>
23
24#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
394cf0a1
S
28#include "reg.h"
29#include "phy.h"
af03abec 30#include "btcoex.h"
394cf0a1 31
203c4805 32#include "../regd.h"
c46917bb 33#include "../debug.h"
3a702e49 34
394cf0a1 35#define ATHEROS_VENDOR_ID 0x168c
7976b426 36
394cf0a1
S
37#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 43#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
44#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
7976b426 47
394cf0a1 48#define AR5416_AR9100_DEVID 0x000b
7976b426 49
394cf0a1
S
50#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
53
fe12946e
VT
54#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
e3d01bfc
LR
58#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
cfe8cba9
LR
60#define ATH_DEFAULT_NOISE_FLOOR -95
61
04658fba 62#define ATH9K_RSSI_BAD -128
990b70ab 63
cac4220b
FF
64#define ATH9K_NUM_CHANNELS 38
65
394cf0a1 66/* Register read/write primitives */
9e4bffd2
LR
67#define REG_WRITE(_ah, _reg, _val) \
68 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
69
70#define REG_READ(_ah, _reg) \
71 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
394cf0a1 72
20b3efd9
S
73#define ENABLE_REGWRITE_BUFFER(_ah) \
74 do { \
435c1610 75 if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
20b3efd9
S
76 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
77 } while (0)
78
20b3efd9
S
79#define REGWRITE_BUFFER_FLUSH(_ah) \
80 do { \
435c1610 81 if (ath9k_hw_common(_ah)->ops->write_flush) \
20b3efd9
S
82 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
83 } while (0)
84
394cf0a1
S
85#define SM(_v, _f) (((_v) << _f##_S) & _f)
86#define MS(_v, _f) (((_v) & _f) >> _f##_S)
87#define REG_RMW(_a, _r, _set, _clr) \
88 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
89#define REG_RMW_FIELD(_a, _r, _f, _v) \
90 REG_WRITE(_a, _r, \
91 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
1547da37
LR
92#define REG_READ_FIELD(_a, _r, _f) \
93 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1
S
94#define REG_SET_BIT(_a, _r, _f) \
95 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
96#define REG_CLR_BIT(_a, _r, _f) \
97 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
f078f209 98
394cf0a1
S
99#define DO_DELAY(x) do { \
100 if ((++(x) % 64) == 0) \
101 udelay(1); \
102 } while (0)
f078f209 103
394cf0a1
S
104#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
105 int r; \
106 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
107 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
108 INI_RA((iniarray), r, (column))); \
109 DO_DELAY(regWr); \
110 } \
111 } while (0)
f078f209 112
394cf0a1
S
113#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
116#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 117#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
118#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
119#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209 120
394cf0a1
S
121#define AR_GPIOD_MASK 0x00001FFF
122#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 123
394cf0a1 124#define BASE_ACTIVATE_DELAY 100
63a75b91 125#define RTC_PLL_SETTLE_DELAY 100
394cf0a1
S
126#define COEF_SCALE_S 24
127#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 128
394cf0a1
S
129#define ATH9K_ANTENNA0_CHAINMASK 0x1
130#define ATH9K_ANTENNA1_CHAINMASK 0x2
131
132#define ATH9K_NUM_DMA_DEBUG_REGS 8
133#define ATH9K_NUM_QUEUES 10
134
135#define MAX_RATE_POWER 63
0caa7b14 136#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 137#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
138#define AH_TIME_QUANTUM 10
139#define AR_KEYTABLE_SIZE 128
d8caa839 140#define POWER_UP_TIME 10000
394cf0a1
S
141#define SPUR_RSSI_THRESH 40
142
143#define CAB_TIMEOUT_VAL 10
144#define BEACON_TIMEOUT_VAL 10
145#define MIN_BEACON_TIMEOUT_VAL 1
146#define SLEEP_SLOP 3
147
148#define INIT_CONFIG_STATUS 0x00000000
149#define INIT_RSSI_THR 0x00000700
150#define INIT_BCON_CNTRL_REG 0x00000000
151
152#define TU_TO_USEC(_tu) ((_tu) << 10)
153
ceb26445
VT
154#define ATH9K_HW_RX_HP_QDEPTH 16
155#define ATH9K_HW_RX_LP_QDEPTH 128
156
717f6bed
FF
157#define PAPRD_GAIN_TABLE_ENTRIES 32
158#define PAPRD_TABLE_SZ 24
159
13ce3e99
LR
160enum ath_ini_subsys {
161 ATH_INI_PRE = 0,
162 ATH_INI_CORE,
163 ATH_INI_POST,
164 ATH_INI_NUM_SPLIT,
165};
166
394cf0a1 167enum ath9k_hw_caps {
364734fa
FF
168 ATH9K_HW_CAP_HT = BIT(0),
169 ATH9K_HW_CAP_RFSILENT = BIT(1),
170 ATH9K_HW_CAP_CST = BIT(2),
171 ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
172 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
173 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
174 ATH9K_HW_CAP_EDMA = BIT(6),
175 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
176 ATH9K_HW_CAP_LDPC = BIT(8),
177 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
178 ATH9K_HW_CAP_SGI_20 = BIT(10),
179 ATH9K_HW_CAP_PAPRD = BIT(11),
180 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
d4659912
FF
181 ATH9K_HW_CAP_2GHZ = BIT(13),
182 ATH9K_HW_CAP_5GHZ = BIT(14),
394cf0a1 183};
f078f209 184
394cf0a1
S
185struct ath9k_hw_capabilities {
186 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
394cf0a1
S
187 u16 total_queues;
188 u16 keycache_size;
189 u16 low_5ghz_chan, high_5ghz_chan;
190 u16 low_2ghz_chan, high_2ghz_chan;
394cf0a1
S
191 u16 rts_aggr_limit;
192 u8 tx_chainmask;
193 u8 rx_chainmask;
194 u16 tx_triglevel_max;
195 u16 reg_cap;
196 u8 num_gpio_pins;
197 u8 num_antcfg_2ghz;
198 u8 num_antcfg_5ghz;
ceb26445
VT
199 u8 rx_hp_qdepth;
200 u8 rx_lp_qdepth;
201 u8 rx_status_len;
162c3be3 202 u8 tx_desc_len;
5088c2f1 203 u8 txs_len;
394cf0a1 204};
f078f209 205
394cf0a1
S
206struct ath9k_ops_config {
207 int dma_beacon_response_time;
208 int sw_beacon_response_time;
209 int additional_swba_backoff;
210 int ack_6mb;
41f3e54d 211 u32 cwm_ignore_extcca;
394cf0a1 212 u8 pcie_powersave_enable;
6a0ec30a 213 bool pcieSerDesWrite;
394cf0a1
S
214 u8 pcie_clock_req;
215 u32 pcie_waen;
394cf0a1
S
216 u8 analog_shiftreg;
217 u8 ht_enable;
218 u32 ofdm_trig_low;
219 u32 ofdm_trig_high;
220 u32 cck_trig_high;
221 u32 cck_trig_low;
222 u32 enable_ani;
394cf0a1 223 int serialize_regmode;
0ce024cb 224 bool rx_intr_mitigation;
55e82df4 225 bool tx_intr_mitigation;
394cf0a1
S
226#define SPUR_DISABLE 0
227#define SPUR_ENABLE_IOCTL 1
228#define SPUR_ENABLE_EEPROM 2
229#define AR_EEPROM_MODAL_SPURS 5
230#define AR_SPUR_5413_1 1640
231#define AR_SPUR_5413_2 1200
232#define AR_NO_SPUR 0x8000
233#define AR_BASE_FREQ_2GHZ 2300
234#define AR_BASE_FREQ_5GHZ 4900
235#define AR_SPUR_FEEQ_BOUND_HT40 19
236#define AR_SPUR_FEEQ_BOUND_HT20 10
237 int spurmode;
238 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f4709fdf 239 u8 max_txtrig_level;
e36b27af 240 u16 ani_poll_interval; /* ANI poll interval in ms */
394cf0a1 241};
f078f209 242
394cf0a1
S
243enum ath9k_int {
244 ATH9K_INT_RX = 0x00000001,
245 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
246 ATH9K_INT_RXHP = 0x00000001,
247 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
248 ATH9K_INT_RXNOFRM = 0x00000008,
249 ATH9K_INT_RXEOL = 0x00000010,
250 ATH9K_INT_RXORN = 0x00000020,
251 ATH9K_INT_TX = 0x00000040,
252 ATH9K_INT_TXDESC = 0x00000080,
253 ATH9K_INT_TIM_TIMER = 0x00000100,
aea702b7 254 ATH9K_INT_BB_WATCHDOG = 0x00000400,
394cf0a1
S
255 ATH9K_INT_TXURN = 0x00000800,
256 ATH9K_INT_MIB = 0x00001000,
257 ATH9K_INT_RXPHY = 0x00004000,
258 ATH9K_INT_RXKCM = 0x00008000,
259 ATH9K_INT_SWBA = 0x00010000,
260 ATH9K_INT_BMISS = 0x00040000,
261 ATH9K_INT_BNR = 0x00100000,
262 ATH9K_INT_TIM = 0x00200000,
263 ATH9K_INT_DTIM = 0x00400000,
264 ATH9K_INT_DTIMSYNC = 0x00800000,
265 ATH9K_INT_GPIO = 0x01000000,
266 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 267 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 268 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
269 ATH9K_INT_CST = 0x10000000,
270 ATH9K_INT_GTT = 0x20000000,
271 ATH9K_INT_FATAL = 0x40000000,
272 ATH9K_INT_GLOBAL = 0x80000000,
273 ATH9K_INT_BMISC = ATH9K_INT_TIM |
274 ATH9K_INT_DTIM |
275 ATH9K_INT_DTIMSYNC |
4af9cf4f 276 ATH9K_INT_TSFOOR |
394cf0a1
S
277 ATH9K_INT_CABEND,
278 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
279 ATH9K_INT_RXDESC |
280 ATH9K_INT_RXEOL |
281 ATH9K_INT_RXORN |
282 ATH9K_INT_TXURN |
283 ATH9K_INT_TXDESC |
284 ATH9K_INT_MIB |
285 ATH9K_INT_RXPHY |
286 ATH9K_INT_RXKCM |
287 ATH9K_INT_SWBA |
288 ATH9K_INT_BMISS |
289 ATH9K_INT_GPIO,
290 ATH9K_INT_NOCARD = 0xffffffff
291};
f078f209 292
394cf0a1
S
293#define CHANNEL_CW_INT 0x00002
294#define CHANNEL_CCK 0x00020
295#define CHANNEL_OFDM 0x00040
296#define CHANNEL_2GHZ 0x00080
297#define CHANNEL_5GHZ 0x00100
298#define CHANNEL_PASSIVE 0x00200
299#define CHANNEL_DYN 0x00400
300#define CHANNEL_HALF 0x04000
301#define CHANNEL_QUARTER 0x08000
302#define CHANNEL_HT20 0x10000
303#define CHANNEL_HT40PLUS 0x20000
304#define CHANNEL_HT40MINUS 0x40000
305
394cf0a1
S
306#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
307#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
308#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
309#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
310#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
311#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
312#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
313#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
314#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
315#define CHANNEL_ALL \
316 (CHANNEL_OFDM| \
317 CHANNEL_CCK| \
318 CHANNEL_2GHZ | \
319 CHANNEL_5GHZ | \
320 CHANNEL_HT20 | \
321 CHANNEL_HT40PLUS | \
322 CHANNEL_HT40MINUS)
323
20bd2a09 324struct ath9k_hw_cal_data {
394cf0a1
S
325 u16 channel;
326 u32 channelFlags;
394cf0a1 327 int32_t CalValid;
394cf0a1
S
328 int8_t iCoff;
329 int8_t qCoff;
717f6bed 330 bool paprd_done;
4254bc1c 331 bool nfcal_pending;
70cf1533 332 bool nfcal_interference;
717f6bed
FF
333 u16 small_signal_gain[AR9300_MAX_CHAINS];
334 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
20bd2a09
FF
335 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
336};
337
338struct ath9k_channel {
339 struct ieee80211_channel *chan;
093115b7 340 struct ar5416AniState ani;
20bd2a09
FF
341 u16 channel;
342 u32 channelFlags;
343 u32 chanmode;
d9891c78 344 s16 noisefloor;
394cf0a1 345};
f078f209 346
394cf0a1
S
347#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
348 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
349 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
350 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
351#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
352#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
353#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
394cf0a1
S
354#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
355#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
6b42e8d0 356#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
394cf0a1 357 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
6b42e8d0 358 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
394cf0a1
S
359
360/* These macros check chanmode and not channelFlags */
361#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
362#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
363 ((_c)->chanmode == CHANNEL_G_HT20))
364#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
365 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
366 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
367 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
368#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
369
370enum ath9k_power_mode {
371 ATH9K_PM_AWAKE = 0,
372 ATH9K_PM_FULL_SLEEP,
373 ATH9K_PM_NETWORK_SLEEP,
374 ATH9K_PM_UNDEFINED
375};
f078f209 376
394cf0a1
S
377enum ath9k_tp_scale {
378 ATH9K_TP_SCALE_MAX = 0,
379 ATH9K_TP_SCALE_50,
380 ATH9K_TP_SCALE_25,
381 ATH9K_TP_SCALE_12,
382 ATH9K_TP_SCALE_MIN
383};
f078f209 384
394cf0a1
S
385enum ser_reg_mode {
386 SER_REG_MODE_OFF = 0,
387 SER_REG_MODE_ON = 1,
388 SER_REG_MODE_AUTO = 2,
389};
f078f209 390
ad7b8060
VT
391enum ath9k_rx_qtype {
392 ATH9K_RX_QUEUE_HP,
393 ATH9K_RX_QUEUE_LP,
394 ATH9K_RX_QUEUE_MAX,
395};
396
394cf0a1
S
397struct ath9k_beacon_state {
398 u32 bs_nexttbtt;
399 u32 bs_nextdtim;
400 u32 bs_intval;
401#define ATH9K_BEACON_PERIOD 0x0000ffff
402#define ATH9K_BEACON_ENA 0x00800000
403#define ATH9K_BEACON_RESET_TSF 0x01000000
4af9cf4f 404#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1
S
405 u32 bs_dtimperiod;
406 u16 bs_cfpperiod;
407 u16 bs_cfpmaxduration;
408 u32 bs_cfpnext;
409 u16 bs_timoffset;
410 u16 bs_bmissthreshold;
411 u32 bs_sleepduration;
4af9cf4f 412 u32 bs_tsfoor_threshold;
394cf0a1 413};
f078f209 414
394cf0a1
S
415struct chan_centers {
416 u16 synth_center;
417 u16 ctl_center;
418 u16 ext_center;
419};
f078f209 420
394cf0a1
S
421enum {
422 ATH9K_RESET_POWER_ON,
423 ATH9K_RESET_WARM,
424 ATH9K_RESET_COLD,
425};
f078f209 426
d535a42a
S
427struct ath9k_hw_version {
428 u32 magic;
429 u16 devid;
430 u16 subvendorid;
431 u32 macVersion;
432 u16 macRev;
433 u16 phyRev;
434 u16 analog5GhzRev;
435 u16 analog2GhzRev;
aeac355d 436 u16 subsysid;
d535a42a 437};
394cf0a1 438
ff155a45
VT
439/* Generic TSF timer definitions */
440
441#define ATH_MAX_GEN_TIMER 16
442
443#define AR_GENTMR_BIT(_index) (1 << (_index))
444
445/*
77c2061d 446 * Using de Bruijin sequence to look up 1's index in a 32 bit number
ff155a45
VT
447 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
448 */
c90017dd 449#define debruijn32 0x077CB531U
ff155a45
VT
450
451struct ath_gen_timer_configuration {
452 u32 next_addr;
453 u32 period_addr;
454 u32 mode_addr;
455 u32 mode_mask;
456};
457
458struct ath_gen_timer {
459 void (*trigger)(void *arg);
460 void (*overflow)(void *arg);
461 void *arg;
462 u8 index;
463};
464
465struct ath_gen_timer_table {
466 u32 gen_timer_index[32];
467 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
468 union {
469 unsigned long timer_bits;
470 u16 val;
471 } timer_mask;
472};
473
21cc630f
VT
474struct ath_hw_antcomb_conf {
475 u8 main_lna_conf;
476 u8 alt_lna_conf;
477 u8 fast_div_bias;
478};
479
d70357d5
LR
480/**
481 * struct ath_hw_private_ops - callbacks used internally by hardware code
482 *
483 * This structure contains private callbacks designed to only be used internally
484 * by the hardware core.
485 *
795f5e2c
LR
486 * @init_cal_settings: setup types of calibrations supported
487 * @init_cal: starts actual calibration
488 *
d70357d5 489 * @init_mode_regs: Initializes mode registers
991312d8 490 * @init_mode_gain_regs: Initialize TX/RX gain registers
d70357d5 491 * @macversion_supported: If this specific mac revision is supported
8fe65368
LR
492 *
493 * @rf_set_freq: change frequency
494 * @spur_mitigate_freq: spur mitigation
495 * @rf_alloc_ext_banks:
496 * @rf_free_ext_banks:
497 * @set_rf_regs:
64773964
LR
498 * @compute_pll_control: compute the PLL control value to use for
499 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
500 * @setup_calibration: set up calibration
501 * @iscal_supported: used to query if a type of calibration is supported
ac0bb767 502 *
e36b27af
LR
503 * @ani_cache_ini_regs: cache the values for ANI from the initial
504 * register settings through the register initialization.
d70357d5
LR
505 */
506struct ath_hw_private_ops {
795f5e2c 507 /* Calibration ops */
d70357d5 508 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
509 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
510
d70357d5 511 void (*init_mode_regs)(struct ath_hw *ah);
991312d8 512 void (*init_mode_gain_regs)(struct ath_hw *ah);
d70357d5 513 bool (*macversion_supported)(u32 macversion);
795f5e2c
LR
514 void (*setup_calibration)(struct ath_hw *ah,
515 struct ath9k_cal_list *currCal);
8fe65368
LR
516
517 /* PHY ops */
518 int (*rf_set_freq)(struct ath_hw *ah,
519 struct ath9k_channel *chan);
520 void (*spur_mitigate_freq)(struct ath_hw *ah,
521 struct ath9k_channel *chan);
522 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
523 void (*rf_free_ext_banks)(struct ath_hw *ah);
524 bool (*set_rf_regs)(struct ath_hw *ah,
525 struct ath9k_channel *chan,
526 u16 modesIndex);
527 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
528 void (*init_bb)(struct ath_hw *ah,
529 struct ath9k_channel *chan);
530 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
531 void (*olc_init)(struct ath_hw *ah);
532 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
533 void (*mark_phy_inactive)(struct ath_hw *ah);
534 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
535 bool (*rfbus_req)(struct ath_hw *ah);
536 void (*rfbus_done)(struct ath_hw *ah);
537 void (*enable_rfkill)(struct ath_hw *ah);
538 void (*restore_chainmask)(struct ath_hw *ah);
539 void (*set_diversity)(struct ath_hw *ah, bool value);
64773964
LR
540 u32 (*compute_pll_control)(struct ath_hw *ah,
541 struct ath9k_channel *chan);
c16fcb49
FF
542 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
543 int param);
641d9921 544 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
ac0bb767
LR
545
546 /* ANI */
e36b27af 547 void (*ani_cache_ini_regs)(struct ath_hw *ah);
d70357d5
LR
548};
549
550/**
551 * struct ath_hw_ops - callbacks used by hardware code and driver code
552 *
553 * This structure contains callbacks designed to to be used internally by
554 * hardware code and also by the lower level driver.
555 *
556 * @config_pci_powersave:
795f5e2c 557 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
d70357d5
LR
558 */
559struct ath_hw_ops {
560 void (*config_pci_powersave)(struct ath_hw *ah,
561 int restore,
562 int power_off);
cee1f625 563 void (*rx_enable)(struct ath_hw *ah);
87d5efbb
VT
564 void (*set_desc_link)(void *ds, u32 link);
565 void (*get_desc_link)(void *ds, u32 **link);
795f5e2c
LR
566 bool (*calibrate)(struct ath_hw *ah,
567 struct ath9k_channel *chan,
568 u8 rxchainmask,
569 bool longcal);
55e82df4 570 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
cc610ac0
VT
571 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
572 bool is_firstseg, bool is_is_lastseg,
573 const void *ds0, dma_addr_t buf_addr,
574 unsigned int qcu);
575 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
576 struct ath_tx_status *ts);
577 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
578 u32 pktLen, enum ath9k_pkt_type type,
579 u32 txPower, u32 keyIx,
580 enum ath9k_key_type keyType,
581 u32 flags);
582 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
583 void *lastds,
584 u32 durUpdateEn, u32 rtsctsRate,
585 u32 rtsctsDuration,
586 struct ath9k_11n_rate_series series[],
587 u32 nseries, u32 flags);
588 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
589 u32 aggrLen);
590 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
591 u32 numDelims);
592 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
593 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
594 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
595 u32 burstDuration);
596 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
597 u32 vmf);
d70357d5
LR
598};
599
f2552e28
FF
600struct ath_nf_limits {
601 s16 max;
602 s16 min;
603 s16 nominal;
604};
605
cbe61d8a 606struct ath_hw {
b002a4a9 607 struct ieee80211_hw *hw;
27c51f1a 608 struct ath_common common;
cbe61d8a 609 struct ath9k_hw_version hw_version;
2660b81a
S
610 struct ath9k_ops_config config;
611 struct ath9k_hw_capabilities caps;
cac4220b 612 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
2660b81a 613 struct ath9k_channel *curchan;
394cf0a1 614
cbe61d8a
S
615 union {
616 struct ar5416_eeprom_def def;
617 struct ar5416_eeprom_4k map4k;
475f5989 618 struct ar9287_eeprom map9287;
15c9ee7a 619 struct ar9300_eeprom ar9300_eep;
2660b81a 620 } eeprom;
f74df6fb 621 const struct eeprom_ops *eep_ops;
cbe61d8a
S
622
623 bool sw_mgmt_crypto;
2660b81a 624 bool is_pciexpress;
2eb46d9b 625 bool need_an_top2_fixup;
2660b81a 626 u16 tx_trig_level;
f2552e28 627
bbacee13 628 u32 nf_regs[6];
f2552e28
FF
629 struct ath_nf_limits nf_2g;
630 struct ath_nf_limits nf_5g;
2660b81a
S
631 u16 rfsilent;
632 u32 rfkill_gpio;
633 u32 rfkill_polarity;
cbe61d8a 634 u32 ah_flags;
394cf0a1 635
d7e7d229
LR
636 bool htc_reset_init;
637
2660b81a
S
638 enum nl80211_iftype opmode;
639 enum ath9k_power_mode power_mode;
f078f209 640
20bd2a09 641 struct ath9k_hw_cal_data *caldata;
a13883b0 642 struct ath9k_pacal_info pacal_info;
2660b81a
S
643 struct ar5416Stats stats;
644 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
645
646 int16_t curchan_rad_index;
3069168c 647 enum ath9k_int imask;
74bad5cb 648 u32 imrs2_reg;
2660b81a
S
649 u32 txok_interrupt_mask;
650 u32 txerr_interrupt_mask;
651 u32 txdesc_interrupt_mask;
652 u32 txeol_interrupt_mask;
653 u32 txurn_interrupt_mask;
654 bool chip_fullsleep;
655 u32 atim_window;
6a2b9e8c
S
656
657 /* Calibration */
6497827f 658 u32 supp_cals;
cbfe9468
S
659 struct ath9k_cal_list iq_caldata;
660 struct ath9k_cal_list adcgain_caldata;
cbfe9468 661 struct ath9k_cal_list adcdc_caldata;
df23acaa 662 struct ath9k_cal_list tempCompCalData;
cbfe9468
S
663 struct ath9k_cal_list *cal_list;
664 struct ath9k_cal_list *cal_list_last;
665 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
666#define totalPowerMeasI meas0.unsign
667#define totalPowerMeasQ meas1.unsign
668#define totalIqCorrMeas meas2.sign
669#define totalAdcIOddPhase meas0.unsign
670#define totalAdcIEvenPhase meas1.unsign
671#define totalAdcQOddPhase meas2.unsign
672#define totalAdcQEvenPhase meas3.unsign
673#define totalAdcDcOffsetIOddPhase meas0.sign
674#define totalAdcDcOffsetIEvenPhase meas1.sign
675#define totalAdcDcOffsetQOddPhase meas2.sign
676#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
677 union {
678 u32 unsign[AR5416_MAX_CHAINS];
679 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 680 } meas0;
f078f209
LR
681 union {
682 u32 unsign[AR5416_MAX_CHAINS];
683 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 684 } meas1;
f078f209
LR
685 union {
686 u32 unsign[AR5416_MAX_CHAINS];
687 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 688 } meas2;
f078f209
LR
689 union {
690 u32 unsign[AR5416_MAX_CHAINS];
691 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
692 } meas3;
693 u16 cal_samples;
6a2b9e8c 694
2660b81a
S
695 u32 sta_id1_defaults;
696 u32 misc_mode;
f078f209
LR
697 enum {
698 AUTO_32KHZ,
699 USE_32KHZ,
700 DONT_USE_32KHZ,
2660b81a 701 } enable_32kHz_clock;
6a2b9e8c 702
d70357d5
LR
703 /* Private to hardware code */
704 struct ath_hw_private_ops private_ops;
705 /* Accessed by the lower level driver */
706 struct ath_hw_ops ops;
707
e68a060b 708 /* Used to program the radio on non single-chip devices */
2660b81a
S
709 u32 *analogBank0Data;
710 u32 *analogBank1Data;
711 u32 *analogBank2Data;
712 u32 *analogBank3Data;
713 u32 *analogBank6Data;
714 u32 *analogBank6TPCData;
715 u32 *analogBank7Data;
716 u32 *addac5416_21;
717 u32 *bank6Temp;
718
597a94b3 719 u8 txpower_limit;
2660b81a 720 int16_t txpower_indexoffset;
e239d859 721 int coverage_class;
2660b81a
S
722 u32 beacon_interval;
723 u32 slottime;
2660b81a 724 u32 globaltxtimeout;
6a2b9e8c
S
725
726 /* ANI */
2660b81a 727 u32 proc_phyerr;
2660b81a 728 u32 aniperiod;
2660b81a
S
729 int totalSizeDesired[5];
730 int coarse_high[5];
731 int coarse_low[5];
732 int firpwr[5];
733 enum ath9k_ani_cmd ani_function;
734
af03abec 735 /* Bluetooth coexistance */
766ec4a9 736 struct ath_btcoex_hw btcoex_hw;
af03abec 737
2660b81a 738 u32 intr_txqs;
2660b81a
S
739 u8 txchainmask;
740 u8 rxchainmask;
741
8bd1d07f
SB
742 u32 originalGain[22];
743 int initPDADC;
744 int PDADCdelta;
08fc5c1b 745 u8 led_pin;
8bd1d07f 746
2660b81a
S
747 struct ar5416IniArray iniModes;
748 struct ar5416IniArray iniCommon;
749 struct ar5416IniArray iniBank0;
750 struct ar5416IniArray iniBB_RfGain;
751 struct ar5416IniArray iniBank1;
752 struct ar5416IniArray iniBank2;
753 struct ar5416IniArray iniBank3;
754 struct ar5416IniArray iniBank6;
755 struct ar5416IniArray iniBank6TPC;
756 struct ar5416IniArray iniBank7;
757 struct ar5416IniArray iniAddac;
758 struct ar5416IniArray iniPcieSerdes;
13ce3e99 759 struct ar5416IniArray iniPcieSerdesLowPower;
2660b81a
S
760 struct ar5416IniArray iniModesAdditional;
761 struct ar5416IniArray iniModesRxGain;
762 struct ar5416IniArray iniModesTxGain;
8564328d 763 struct ar5416IniArray iniModes_9271_1_0_only;
193cd458
S
764 struct ar5416IniArray iniCckfirNormal;
765 struct ar5416IniArray iniCckfirJapan2484;
70807e99
S
766 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
767 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
768 struct ar5416IniArray iniModes_9271_ANI_reg;
769 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
770 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
ff155a45 771
13ce3e99
LR
772 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
773 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
774 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
775 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
776
ff155a45
VT
777 u32 intr_gen_timer_trigger;
778 u32 intr_gen_timer_thresh;
779 struct ath_gen_timer_table hw_gen_timers;
744d4025
VT
780
781 struct ar9003_txs *ts_ring;
782 void *ts_start;
783 u32 ts_paddr_start;
784 u32 ts_paddr_end;
785 u16 ts_tail;
786 u8 ts_size;
aea702b7
LR
787
788 u32 bb_watchdog_last_status;
789 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
717f6bed
FF
790
791 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
792 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9a658d2b
LR
793 /*
794 * Store the permanent value of Reg 0x4004in WARegVal
795 * so we dont have to R/M/W. We should not be reading
796 * this register when in sleep states.
797 */
798 u32 WARegVal;
f078f209 799};
f078f209 800
9e4bffd2
LR
801static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
802{
803 return &ah->common;
804}
805
806static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
807{
808 return &(ath9k_hw_common(ah)->regulatory);
809}
810
d70357d5
LR
811static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
812{
813 return &ah->private_ops;
814}
815
816static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
817{
818 return &ah->ops;
819}
820
54bd5006
FF
821static inline int sign_extend(int val, const int nbits)
822{
823 int order = BIT(nbits-1);
824 return (val ^ order) - order;
825}
826
f637cfd6 827/* Initialization, Detach, Reset */
394cf0a1 828const char *ath9k_hw_probe(u16 vendorid, u16 devid);
285f2dda 829void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 830int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 831int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
20bd2a09 832 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
a9a29ce6 833int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8fe65368 834u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1 835
394cf0a1 836/* GPIO / RFKILL / Antennae */
cbe61d8a
S
837void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
838u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
839void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 840 u32 ah_signal_type);
cbe61d8a 841void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
cbe61d8a
S
842u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
843void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
21cc630f
VT
844void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
845 struct ath_hw_antcomb_conf *antconf);
846void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
847 struct ath_hw_antcomb_conf *antconf);
394cf0a1
S
848
849/* General Operation */
0caa7b14 850bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
394cf0a1 851u32 ath9k_hw_reverse_bits(u32 val, u32 n);
cbe61d8a 852bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
4f0fc7c3 853u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 854 u8 phy, int kbps,
394cf0a1 855 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 856void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
857 struct ath9k_channel *chan,
858 struct chan_centers *centers);
cbe61d8a
S
859u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
860void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
861bool ath9k_hw_phy_disable(struct ath_hw *ah);
862bool ath9k_hw_disable(struct ath_hw *ah);
8fbff4b8 863void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
cbe61d8a
S
864void ath9k_hw_setopmode(struct ath_hw *ah);
865void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e
LR
866void ath9k_hw_setbssidmask(struct ath_hw *ah);
867void ath9k_hw_write_associd(struct ath_hw *ah);
cbe61d8a
S
868u64 ath9k_hw_gettsf64(struct ath_hw *ah);
869void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
870void ath9k_hw_reset_tsf(struct ath_hw *ah);
54e4cec6 871void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
0005baf4 872void ath9k_hw_init_global_settings(struct ath_hw *ah);
25c56eec 873void ath9k_hw_set11nmac2040(struct ath_hw *ah);
cbe61d8a
S
874void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
875void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 876 const struct ath9k_beacon_state *bs);
c9c99e5e 877bool ath9k_hw_check_alive(struct ath_hw *ah);
a91d75ae 878
9ecdef4b 879bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 880
ff155a45
VT
881/* Generic hw timer primitives */
882struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
883 void (*trigger)(void *),
884 void (*overflow)(void *),
885 void *arg,
886 u8 timer_index);
cd9bf689
LR
887void ath9k_hw_gen_timer_start(struct ath_hw *ah,
888 struct ath_gen_timer *timer,
889 u32 timer_next,
890 u32 timer_period);
891void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
892
ff155a45
VT
893void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
894void ath_gen_timer_isr(struct ath_hw *hw);
1773912b 895u32 ath9k_hw_gettsf32(struct ath_hw *ah);
ff155a45 896
f934c4d9 897void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 898
05020d23
S
899/* HTC */
900void ath9k_hw_htc_resetinit(struct ath_hw *ah);
901
8fe65368
LR
902/* PHY */
903void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
904 u32 *coef_mantissa, u32 *coef_exponent);
905
ebd5a14a
LR
906/*
907 * Code Specific to AR5008, AR9001 or AR9002,
908 * we stuff these here to avoid callbacks for AR9003.
909 */
d8f492b7 910void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
ebd5a14a 911int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 912void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
e9141f71 913void ar9002_hw_update_async_fifo(struct ath_hw *ah);
6c94fdc9 914void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
d8f492b7 915
641d9921 916/*
aea702b7 917 * Code specific to AR9003, we stuff these here to avoid callbacks
641d9921
FF
918 * for older families
919 */
aea702b7
LR
920void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
921void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
922void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
717f6bed
FF
923void ar9003_paprd_enable(struct ath_hw *ah, bool val);
924void ar9003_paprd_populate_single_table(struct ath_hw *ah,
20bd2a09
FF
925 struct ath9k_hw_cal_data *caldata,
926 int chain);
927int ar9003_paprd_create_curve(struct ath_hw *ah,
928 struct ath9k_hw_cal_data *caldata, int chain);
717f6bed
FF
929int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
930int ar9003_paprd_init_table(struct ath_hw *ah);
931bool ar9003_paprd_is_done(struct ath_hw *ah);
932void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
641d9921
FF
933
934/* Hardware family op attach helpers */
8fe65368 935void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
936void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
937void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 938
795f5e2c
LR
939void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
940void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
941
b3950e6a
LR
942void ar9002_hw_attach_ops(struct ath_hw *ah);
943void ar9003_hw_attach_ops(struct ath_hw *ah);
944
c2ba3342 945void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767
LR
946/*
947 * ANI work can be shared between all families but a next
948 * generation implementation of ANI will be used only for AR9003 only
949 * for now as the other families still need to be tested with the same
e36b27af
LR
950 * next generation ANI. Feel free to start testing it though for the
951 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
ac0bb767 952 */
e36b27af 953extern int modparam_force_new_ani;
8eb4980c 954void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
bfc472bb 955void ath9k_hw_proc_mib_event(struct ath_hw *ah);
95792178 956void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767 957
7b6840ab
VT
958#define ATH_PCIE_CAP_LINK_CTRL 0x70
959#define ATH_PCIE_CAP_LINK_L0S 1
960#define ATH_PCIE_CAP_LINK_L1 2
961
73377256
LR
962#define ATH9K_CLOCK_RATE_CCK 22
963#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
964#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
965#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
966
f078f209 967#endif