]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/smc911x.c
scm: lower SCM_MAX_FD
[net-next-2.6.git] / drivers / net / smc911x.c
CommitLineData
0a0c72c9
DM
1/*
2 * smc911x.c
3 * This is a driver for SMSC's LAN911{5,6,7,8} single-chip Ethernet devices.
4 *
5 * Copyright (C) 2005 Sensoria Corp
6 * Derived from the unified SMC91x driver by Nicolas Pitre
d5498bef 7 * and the smsc911x.c reference driver by SMSC
0a0c72c9
DM
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 * Arguments:
24 * watchdog = TX watchdog timeout
25 * tx_fifo_kb = Size of TX FIFO in KB
26 *
27 * History:
28 * 04/16/05 Dustin McIntire Initial version
29 */
30static const char version[] =
31 "smc911x.c: v1.0 04-16-2005 by Dustin McIntire <dustin@sensoria.com>\n";
32
33/* Debugging options */
34#define ENABLE_SMC_DEBUG_RX 0
35#define ENABLE_SMC_DEBUG_TX 0
36#define ENABLE_SMC_DEBUG_DMA 0
37#define ENABLE_SMC_DEBUG_PKTS 0
38#define ENABLE_SMC_DEBUG_MISC 0
39#define ENABLE_SMC_DEBUG_FUNC 0
40
41#define SMC_DEBUG_RX ((ENABLE_SMC_DEBUG_RX ? 1 : 0) << 0)
42#define SMC_DEBUG_TX ((ENABLE_SMC_DEBUG_TX ? 1 : 0) << 1)
43#define SMC_DEBUG_DMA ((ENABLE_SMC_DEBUG_DMA ? 1 : 0) << 2)
44#define SMC_DEBUG_PKTS ((ENABLE_SMC_DEBUG_PKTS ? 1 : 0) << 3)
45#define SMC_DEBUG_MISC ((ENABLE_SMC_DEBUG_MISC ? 1 : 0) << 4)
46#define SMC_DEBUG_FUNC ((ENABLE_SMC_DEBUG_FUNC ? 1 : 0) << 5)
47
48#ifndef SMC_DEBUG
49#define SMC_DEBUG ( SMC_DEBUG_RX | \
50 SMC_DEBUG_TX | \
51 SMC_DEBUG_DMA | \
52 SMC_DEBUG_PKTS | \
53 SMC_DEBUG_MISC | \
54 SMC_DEBUG_FUNC \
55 )
56#endif
57
0a0c72c9
DM
58#include <linux/init.h>
59#include <linux/module.h>
60#include <linux/kernel.h>
61#include <linux/sched.h>
0a0c72c9
DM
62#include <linux/delay.h>
63#include <linux/interrupt.h>
64#include <linux/errno.h>
65#include <linux/ioport.h>
66#include <linux/crc32.h>
67#include <linux/device.h>
68#include <linux/platform_device.h>
69#include <linux/spinlock.h>
70#include <linux/ethtool.h>
71#include <linux/mii.h>
72#include <linux/workqueue.h>
73
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
77
78#include <asm/io.h>
0a0c72c9
DM
79
80#include "smc911x.h"
81
82/*
83 * Transmit timeout, default 5 seconds.
84 */
85static int watchdog = 5000;
86module_param(watchdog, int, 0400);
87MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
88
89static int tx_fifo_kb=8;
90module_param(tx_fifo_kb, int, 0400);
91MODULE_PARM_DESC(tx_fifo_kb,"transmit FIFO size in KB (1<x<15)(default=8)");
92
93MODULE_LICENSE("GPL");
72abb461 94MODULE_ALIAS("platform:smc911x");
0a0c72c9
DM
95
96/*
97 * The internal workings of the driver. If you are changing anything
98 * here with the SMC stuff, you should have the datasheet and know
99 * what you are doing.
100 */
101#define CARDNAME "smc911x"
102
103/*
104 * Use power-down feature of the chip
105 */
106#define POWER_DOWN 1
107
0a0c72c9
DM
108#if SMC_DEBUG > 0
109#define DBG(n, args...) \
110 do { \
111 if (SMC_DEBUG & (n)) \
112 printk(args); \
113 } while (0)
114
115#define PRINTK(args...) printk(args)
116#else
117#define DBG(n, args...) do { } while (0)
118#define PRINTK(args...) printk(KERN_DEBUG args)
119#endif
120
121#if SMC_DEBUG_PKTS > 0
122static void PRINT_PKT(u_char *buf, int length)
123{
124 int i;
125 int remainder;
126 int lines;
127
128 lines = length / 16;
129 remainder = length % 16;
130
131 for (i = 0; i < lines ; i ++) {
132 int cur;
133 for (cur = 0; cur < 8; cur++) {
134 u_char a, b;
135 a = *buf++;
136 b = *buf++;
137 printk("%02x%02x ", a, b);
138 }
139 printk("\n");
140 }
141 for (i = 0; i < remainder/2 ; i++) {
142 u_char a, b;
143 a = *buf++;
144 b = *buf++;
145 printk("%02x%02x ", a, b);
146 }
147 printk("\n");
148}
149#else
150#define PRINT_PKT(x...) do { } while (0)
151#endif
152
153
154/* this enables an interrupt in the interrupt mask register */
699559f8 155#define SMC_ENABLE_INT(lp, x) do { \
0a0c72c9 156 unsigned int __mask; \
699559f8 157 __mask = SMC_GET_INT_EN((lp)); \
0a0c72c9 158 __mask |= (x); \
699559f8 159 SMC_SET_INT_EN((lp), __mask); \
0a0c72c9
DM
160} while (0)
161
162/* this disables an interrupt from the interrupt mask register */
699559f8 163#define SMC_DISABLE_INT(lp, x) do { \
0a0c72c9 164 unsigned int __mask; \
699559f8 165 __mask = SMC_GET_INT_EN((lp)); \
0a0c72c9 166 __mask &= ~(x); \
699559f8 167 SMC_SET_INT_EN((lp), __mask); \
0a0c72c9
DM
168} while (0)
169
170/*
171 * this does a soft reset on the device
172 */
173static void smc911x_reset(struct net_device *dev)
174{
0a0c72c9 175 struct smc911x_local *lp = netdev_priv(dev);
319edafe 176 unsigned int reg, timeout=0, resets=1, irq_cfg;
0a0c72c9
DM
177 unsigned long flags;
178
b39d66a8 179 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
180
181 /* Take out of PM setting first */
699559f8 182 if ((SMC_GET_PMT_CTRL(lp) & PMT_CTRL_READY_) == 0) {
0a0c72c9 183 /* Write to the bytetest will take out of powerdown */
699559f8 184 SMC_SET_BYTE_TEST(lp, 0);
0a0c72c9
DM
185 timeout=10;
186 do {
187 udelay(10);
699559f8 188 reg = SMC_GET_PMT_CTRL(lp) & PMT_CTRL_READY_;
db2961c5 189 } while (--timeout && !reg);
0a0c72c9
DM
190 if (timeout == 0) {
191 PRINTK("%s: smc911x_reset timeout waiting for PM restore\n", dev->name);
192 return;
193 }
194 }
195
196 /* Disable all interrupts */
197 spin_lock_irqsave(&lp->lock, flags);
699559f8 198 SMC_SET_INT_EN(lp, 0);
0a0c72c9
DM
199 spin_unlock_irqrestore(&lp->lock, flags);
200
201 while (resets--) {
699559f8 202 SMC_SET_HW_CFG(lp, HW_CFG_SRST_);
0a0c72c9
DM
203 timeout=10;
204 do {
205 udelay(10);
699559f8 206 reg = SMC_GET_HW_CFG(lp);
0a0c72c9
DM
207 /* If chip indicates reset timeout then try again */
208 if (reg & HW_CFG_SRST_TO_) {
209 PRINTK("%s: chip reset timeout, retrying...\n", dev->name);
210 resets++;
211 break;
212 }
db2961c5 213 } while (--timeout && (reg & HW_CFG_SRST_));
0a0c72c9
DM
214 }
215 if (timeout == 0) {
216 PRINTK("%s: smc911x_reset timeout waiting for reset\n", dev->name);
217 return;
218 }
219
220 /* make sure EEPROM has finished loading before setting GPIO_CFG */
221 timeout=1000;
46578a69 222 while (--timeout && (SMC_GET_E2P_CMD(lp) & E2P_CMD_EPC_BUSY_))
0a0c72c9 223 udelay(10);
46578a69 224
0a0c72c9
DM
225 if (timeout == 0){
226 PRINTK("%s: smc911x_reset timeout waiting for EEPROM busy\n", dev->name);
227 return;
228 }
229
230 /* Initialize interrupts */
699559f8
MD
231 SMC_SET_INT_EN(lp, 0);
232 SMC_ACK_INT(lp, -1);
0a0c72c9
DM
233
234 /* Reset the FIFO level and flow control settings */
699559f8 235 SMC_SET_HW_CFG(lp, (lp->tx_fifo_kb & 0xF) << 16);
0a0c72c9 236//TODO: Figure out what appropriate pause time is
699559f8
MD
237 SMC_SET_FLOW(lp, FLOW_FCPT_ | FLOW_FCEN_);
238 SMC_SET_AFC_CFG(lp, lp->afc_cfg);
0a0c72c9
DM
239
240
241 /* Set to LED outputs */
699559f8 242 SMC_SET_GPIO_CFG(lp, 0x70070000);
0a0c72c9 243
d5498bef 244 /*
0a0c72c9 245 * Deassert IRQ for 1*10us for edge type interrupts
d5498bef 246 * and drive IRQ pin push-pull
0a0c72c9 247 */
319edafe
CM
248 irq_cfg = (1 << 24) | INT_CFG_IRQ_EN_ | INT_CFG_IRQ_TYPE_;
249#ifdef SMC_DYNAMIC_BUS_CONFIG
250 if (lp->cfg.irq_polarity)
251 irq_cfg |= INT_CFG_IRQ_POL_;
252#endif
253 SMC_SET_IRQ_CFG(lp, irq_cfg);
0a0c72c9
DM
254
255 /* clear anything saved */
256 if (lp->pending_tx_skb != NULL) {
257 dev_kfree_skb (lp->pending_tx_skb);
258 lp->pending_tx_skb = NULL;
09f75cd7
JG
259 dev->stats.tx_errors++;
260 dev->stats.tx_aborted_errors++;
0a0c72c9
DM
261 }
262}
263
264/*
265 * Enable Interrupts, Receive, and Transmit
266 */
267static void smc911x_enable(struct net_device *dev)
268{
0a0c72c9
DM
269 struct smc911x_local *lp = netdev_priv(dev);
270 unsigned mask, cfg, cr;
271 unsigned long flags;
272
b39d66a8 273 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9 274
b891a902
CM
275 spin_lock_irqsave(&lp->lock, flags);
276
699559f8 277 SMC_SET_MAC_ADDR(lp, dev->dev_addr);
0a0c72c9
DM
278
279 /* Enable TX */
699559f8 280 cfg = SMC_GET_HW_CFG(lp);
0a0c72c9
DM
281 cfg &= HW_CFG_TX_FIF_SZ_ | 0xFFF;
282 cfg |= HW_CFG_SF_;
699559f8
MD
283 SMC_SET_HW_CFG(lp, cfg);
284 SMC_SET_FIFO_TDA(lp, 0xFF);
0a0c72c9 285 /* Update TX stats on every 64 packets received or every 1 sec */
699559f8
MD
286 SMC_SET_FIFO_TSL(lp, 64);
287 SMC_SET_GPT_CFG(lp, GPT_CFG_TIMER_EN_ | 10000);
0a0c72c9 288
699559f8 289 SMC_GET_MAC_CR(lp, cr);
0a0c72c9 290 cr |= MAC_CR_TXEN_ | MAC_CR_HBDIS_;
699559f8
MD
291 SMC_SET_MAC_CR(lp, cr);
292 SMC_SET_TX_CFG(lp, TX_CFG_TX_ON_);
0a0c72c9
DM
293
294 /* Add 2 byte padding to start of packets */
699559f8 295 SMC_SET_RX_CFG(lp, (2<<8) & RX_CFG_RXDOFF_);
0a0c72c9
DM
296
297 /* Turn on receiver and enable RX */
298 if (cr & MAC_CR_RXEN_)
299 DBG(SMC_DEBUG_RX, "%s: Receiver already enabled\n", dev->name);
300
699559f8 301 SMC_SET_MAC_CR(lp, cr | MAC_CR_RXEN_);
0a0c72c9
DM
302
303 /* Interrupt on every received packet */
699559f8
MD
304 SMC_SET_FIFO_RSA(lp, 0x01);
305 SMC_SET_FIFO_RSL(lp, 0x00);
0a0c72c9
DM
306
307 /* now, enable interrupts */
d5498bef
JG
308 mask = INT_EN_TDFA_EN_ | INT_EN_TSFL_EN_ | INT_EN_RSFL_EN_ |
309 INT_EN_GPT_INT_EN_ | INT_EN_RXDFH_INT_EN_ | INT_EN_RXE_EN_ |
0a0c72c9
DM
310 INT_EN_PHY_INT_EN_;
311 if (IS_REV_A(lp->revision))
312 mask|=INT_EN_RDFL_EN_;
313 else {
314 mask|=INT_EN_RDFO_EN_;
315 }
699559f8 316 SMC_ENABLE_INT(lp, mask);
b891a902
CM
317
318 spin_unlock_irqrestore(&lp->lock, flags);
0a0c72c9
DM
319}
320
321/*
322 * this puts the device in an inactive state
323 */
324static void smc911x_shutdown(struct net_device *dev)
325{
0a0c72c9
DM
326 struct smc911x_local *lp = netdev_priv(dev);
327 unsigned cr;
328 unsigned long flags;
329
b39d66a8 330 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", CARDNAME, __func__);
0a0c72c9
DM
331
332 /* Disable IRQ's */
699559f8 333 SMC_SET_INT_EN(lp, 0);
0a0c72c9
DM
334
335 /* Turn of Rx and TX */
336 spin_lock_irqsave(&lp->lock, flags);
699559f8 337 SMC_GET_MAC_CR(lp, cr);
0a0c72c9 338 cr &= ~(MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
699559f8
MD
339 SMC_SET_MAC_CR(lp, cr);
340 SMC_SET_TX_CFG(lp, TX_CFG_STOP_TX_);
0a0c72c9
DM
341 spin_unlock_irqrestore(&lp->lock, flags);
342}
343
344static inline void smc911x_drop_pkt(struct net_device *dev)
d5498bef 345{
699559f8 346 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
347 unsigned int fifo_count, timeout, reg;
348
b39d66a8 349 DBG(SMC_DEBUG_FUNC | SMC_DEBUG_RX, "%s: --> %s\n", CARDNAME, __func__);
699559f8 350 fifo_count = SMC_GET_RX_FIFO_INF(lp) & 0xFFFF;
0a0c72c9
DM
351 if (fifo_count <= 4) {
352 /* Manually dump the packet data */
353 while (fifo_count--)
699559f8 354 SMC_GET_RX_FIFO(lp);
0a0c72c9
DM
355 } else {
356 /* Fast forward through the bad packet */
699559f8 357 SMC_SET_RX_DP_CTRL(lp, RX_DP_CTRL_FFWD_BUSY_);
0a0c72c9
DM
358 timeout=50;
359 do {
360 udelay(10);
699559f8 361 reg = SMC_GET_RX_DP_CTRL(lp) & RX_DP_CTRL_FFWD_BUSY_;
db2961c5 362 } while (--timeout && reg);
0a0c72c9
DM
363 if (timeout == 0) {
364 PRINTK("%s: timeout waiting for RX fast forward\n", dev->name);
365 }
366 }
367}
368
369/*
370 * This is the procedure to handle the receipt of a packet.
371 * It should be called after checking for packet presence in
d5498bef 372 * the RX status FIFO. It must be called with the spin lock
0a0c72c9
DM
373 * already held.
374 */
375static inline void smc911x_rcv(struct net_device *dev)
376{
699559f8 377 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
378 unsigned int pkt_len, status;
379 struct sk_buff *skb;
380 unsigned char *data;
381
d5498bef 382 DBG(SMC_DEBUG_FUNC | SMC_DEBUG_RX, "%s: --> %s\n",
b39d66a8 383 dev->name, __func__);
699559f8 384 status = SMC_GET_RX_STS_FIFO(lp);
84d57bd6 385 DBG(SMC_DEBUG_RX, "%s: Rx pkt len %d status 0x%08x\n",
0a0c72c9
DM
386 dev->name, (status & 0x3fff0000) >> 16, status & 0xc000ffff);
387 pkt_len = (status & RX_STS_PKT_LEN_) >> 16;
d5498bef 388 if (status & RX_STS_ES_) {
0a0c72c9 389 /* Deal with a bad packet */
09f75cd7 390 dev->stats.rx_errors++;
d5498bef 391 if (status & RX_STS_CRC_ERR_)
09f75cd7 392 dev->stats.rx_crc_errors++;
0a0c72c9
DM
393 else {
394 if (status & RX_STS_LEN_ERR_)
09f75cd7 395 dev->stats.rx_length_errors++;
d5498bef 396 if (status & RX_STS_MCAST_)
09f75cd7 397 dev->stats.multicast++;
0a0c72c9
DM
398 }
399 /* Remove the bad packet data from the RX FIFO */
400 smc911x_drop_pkt(dev);
401 } else {
402 /* Receive a valid packet */
403 /* Alloc a buffer with extra room for DMA alignment */
404 skb=dev_alloc_skb(pkt_len+32);
405 if (unlikely(skb == NULL)) {
406 PRINTK( "%s: Low memory, rcvd packet dropped.\n",
407 dev->name);
09f75cd7 408 dev->stats.rx_dropped++;
0a0c72c9
DM
409 smc911x_drop_pkt(dev);
410 return;
411 }
d5498bef 412 /* Align IP header to 32 bits
0a0c72c9 413 * Note that the device is configured to add a 2
d5498bef 414 * byte padding to the packet start, so we really
0a0c72c9
DM
415 * want to write to the orignal data pointer */
416 data = skb->data;
417 skb_reserve(skb, 2);
418 skb_put(skb,pkt_len-4);
419#ifdef SMC_USE_DMA
420 {
421 unsigned int fifo;
422 /* Lower the FIFO threshold if possible */
699559f8 423 fifo = SMC_GET_FIFO_INT(lp);
0a0c72c9
DM
424 if (fifo & 0xFF) fifo--;
425 DBG(SMC_DEBUG_RX, "%s: Setting RX stat FIFO threshold to %d\n",
426 dev->name, fifo & 0xff);
699559f8 427 SMC_SET_FIFO_INT(lp, fifo);
0a0c72c9 428 /* Setup RX DMA */
699559f8 429 SMC_SET_RX_CFG(lp, RX_CFG_RX_END_ALGN16_ | ((2<<8) & RX_CFG_RXDOFF_));
0a0c72c9
DM
430 lp->rxdma_active = 1;
431 lp->current_rx_skb = skb;
699559f8 432 SMC_PULL_DATA(lp, data, (pkt_len+2+15) & ~15);
0a0c72c9
DM
433 /* Packet processing deferred to DMA RX interrupt */
434 }
435#else
699559f8
MD
436 SMC_SET_RX_CFG(lp, RX_CFG_RX_END_ALGN4_ | ((2<<8) & RX_CFG_RXDOFF_));
437 SMC_PULL_DATA(lp, data, pkt_len+2+3);
0a0c72c9 438
b4cf2058 439 DBG(SMC_DEBUG_PKTS, "%s: Received packet\n", dev->name);
0a0c72c9 440 PRINT_PKT(data, ((pkt_len - 4) <= 64) ? pkt_len - 4 : 64);
0a0c72c9
DM
441 skb->protocol = eth_type_trans(skb, dev);
442 netif_rx(skb);
09f75cd7
JG
443 dev->stats.rx_packets++;
444 dev->stats.rx_bytes += pkt_len-4;
0a0c72c9
DM
445#endif
446 }
447}
448
449/*
450 * This is called to actually send a packet to the chip.
451 */
452static void smc911x_hardware_send_pkt(struct net_device *dev)
453{
454 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
455 struct sk_buff *skb;
456 unsigned int cmdA, cmdB, len;
457 unsigned char *buf;
0a0c72c9 458
b39d66a8 459 DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
460 BUG_ON(lp->pending_tx_skb == NULL);
461
462 skb = lp->pending_tx_skb;
463 lp->pending_tx_skb = NULL;
464
d5498bef
JG
465 /* cmdA {25:24] data alignment [20:16] start offset [10:0] buffer length */
466 /* cmdB {31:16] pkt tag [10:0] length */
0a0c72c9
DM
467#ifdef SMC_USE_DMA
468 /* 16 byte buffer alignment mode */
469 buf = (char*)((u32)(skb->data) & ~0xF);
d5498bef 470 len = (skb->len + 0xF + ((u32)skb->data & 0xF)) & ~0xF;
0a0c72c9
DM
471 cmdA = (1<<24) | (((u32)skb->data & 0xF)<<16) |
472 TX_CMD_A_INT_FIRST_SEG_ | TX_CMD_A_INT_LAST_SEG_ |
473 skb->len;
474#else
475 buf = (char*)((u32)skb->data & ~0x3);
d5498bef 476 len = (skb->len + 3 + ((u32)skb->data & 3)) & ~0x3;
0a0c72c9
DM
477 cmdA = (((u32)skb->data & 0x3) << 16) |
478 TX_CMD_A_INT_FIRST_SEG_ | TX_CMD_A_INT_LAST_SEG_ |
479 skb->len;
480#endif
d5498bef 481 /* tag is packet length so we can use this in stats update later */
0a0c72c9 482 cmdB = (skb->len << 16) | (skb->len & 0x7FF);
d5498bef 483
0a0c72c9
DM
484 DBG(SMC_DEBUG_TX, "%s: TX PKT LENGTH 0x%04x (%d) BUF 0x%p CMDA 0x%08x CMDB 0x%08x\n",
485 dev->name, len, len, buf, cmdA, cmdB);
699559f8
MD
486 SMC_SET_TX_FIFO(lp, cmdA);
487 SMC_SET_TX_FIFO(lp, cmdB);
0a0c72c9
DM
488
489 DBG(SMC_DEBUG_PKTS, "%s: Transmitted packet\n", dev->name);
490 PRINT_PKT(buf, len <= 64 ? len : 64);
491
492 /* Send pkt via PIO or DMA */
493#ifdef SMC_USE_DMA
494 lp->current_tx_skb = skb;
699559f8 495 SMC_PUSH_DATA(lp, buf, len);
0a0c72c9
DM
496 /* DMA complete IRQ will free buffer and set jiffies */
497#else
699559f8 498 SMC_PUSH_DATA(lp, buf, len);
0a0c72c9 499 dev->trans_start = jiffies;
70d9d158 500 dev_kfree_skb_irq(skb);
0a0c72c9 501#endif
0a0c72c9
DM
502 if (!lp->tx_throttle) {
503 netif_wake_queue(dev);
504 }
699559f8 505 SMC_ENABLE_INT(lp, INT_EN_TDFA_EN_ | INT_EN_TSFL_EN_);
0a0c72c9
DM
506}
507
508/*
509 * Since I am not sure if I will have enough room in the chip's ram
510 * to store the packet, I call this routine which either sends it
511 * now, or set the card to generates an interrupt when ready
512 * for the packet.
513 */
514static int smc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
515{
516 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
517 unsigned int free;
518 unsigned long flags;
519
d5498bef 520 DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n",
b39d66a8 521 dev->name, __func__);
0a0c72c9 522
b891a902
CM
523 spin_lock_irqsave(&lp->lock, flags);
524
0a0c72c9
DM
525 BUG_ON(lp->pending_tx_skb != NULL);
526
699559f8 527 free = SMC_GET_TX_FIFO_INF(lp) & TX_FIFO_INF_TDFREE_;
0a0c72c9
DM
528 DBG(SMC_DEBUG_TX, "%s: TX free space %d\n", dev->name, free);
529
530 /* Turn off the flow when running out of space in FIFO */
531 if (free <= SMC911X_TX_FIFO_LOW_THRESHOLD) {
d5498bef 532 DBG(SMC_DEBUG_TX, "%s: Disabling data flow due to low FIFO space (%d)\n",
0a0c72c9 533 dev->name, free);
0a0c72c9 534 /* Reenable when at least 1 packet of size MTU present */
699559f8 535 SMC_SET_FIFO_TDA(lp, (SMC911X_TX_FIFO_LOW_THRESHOLD)/64);
0a0c72c9
DM
536 lp->tx_throttle = 1;
537 netif_stop_queue(dev);
0a0c72c9
DM
538 }
539
d5498bef 540 /* Drop packets when we run out of space in TX FIFO
0a0c72c9 541 * Account for overhead required for:
d5498bef
JG
542 *
543 * Tx command words 8 bytes
0a0c72c9
DM
544 * Start offset 15 bytes
545 * End padding 15 bytes
d5498bef 546 */
0a0c72c9 547 if (unlikely(free < (skb->len + 8 + 15 + 15))) {
d5498bef 548 printk("%s: No Tx free space %d < %d\n",
0a0c72c9
DM
549 dev->name, free, skb->len);
550 lp->pending_tx_skb = NULL;
09f75cd7
JG
551 dev->stats.tx_errors++;
552 dev->stats.tx_dropped++;
b891a902 553 spin_unlock_irqrestore(&lp->lock, flags);
0a0c72c9 554 dev_kfree_skb(skb);
6ed10654 555 return NETDEV_TX_OK;
0a0c72c9 556 }
d5498bef 557
0a0c72c9
DM
558#ifdef SMC_USE_DMA
559 {
560 /* If the DMA is already running then defer this packet Tx until
d5498bef 561 * the DMA IRQ starts it
0a0c72c9 562 */
0a0c72c9
DM
563 if (lp->txdma_active) {
564 DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: Tx DMA running, deferring packet\n", dev->name);
565 lp->pending_tx_skb = skb;
566 netif_stop_queue(dev);
567 spin_unlock_irqrestore(&lp->lock, flags);
6ed10654 568 return NETDEV_TX_OK;
0a0c72c9
DM
569 } else {
570 DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: Activating Tx DMA\n", dev->name);
571 lp->txdma_active = 1;
572 }
0a0c72c9
DM
573 }
574#endif
575 lp->pending_tx_skb = skb;
576 smc911x_hardware_send_pkt(dev);
b891a902 577 spin_unlock_irqrestore(&lp->lock, flags);
0a0c72c9 578
6ed10654 579 return NETDEV_TX_OK;
0a0c72c9
DM
580}
581
582/*
583 * This handles a TX status interrupt, which is only called when:
584 * - a TX error occurred, or
585 * - TX of a packet completed.
586 */
587static void smc911x_tx(struct net_device *dev)
588{
0a0c72c9
DM
589 struct smc911x_local *lp = netdev_priv(dev);
590 unsigned int tx_status;
591
d5498bef 592 DBG(SMC_DEBUG_FUNC | SMC_DEBUG_TX, "%s: --> %s\n",
b39d66a8 593 dev->name, __func__);
0a0c72c9
DM
594
595 /* Collect the TX status */
699559f8 596 while (((SMC_GET_TX_FIFO_INF(lp) & TX_FIFO_INF_TSUSED_) >> 16) != 0) {
d5498bef
JG
597 DBG(SMC_DEBUG_TX, "%s: Tx stat FIFO used 0x%04x\n",
598 dev->name,
699559f8
MD
599 (SMC_GET_TX_FIFO_INF(lp) & TX_FIFO_INF_TSUSED_) >> 16);
600 tx_status = SMC_GET_TX_STS_FIFO(lp);
09f75cd7
JG
601 dev->stats.tx_packets++;
602 dev->stats.tx_bytes+=tx_status>>16;
d5498bef
JG
603 DBG(SMC_DEBUG_TX, "%s: Tx FIFO tag 0x%04x status 0x%04x\n",
604 dev->name, (tx_status & 0xffff0000) >> 16,
0a0c72c9 605 tx_status & 0x0000ffff);
d5498bef 606 /* count Tx errors, but ignore lost carrier errors when in
0a0c72c9 607 * full-duplex mode */
d5498bef 608 if ((tx_status & TX_STS_ES_) && !(lp->ctl_rfduplx &&
0a0c72c9 609 !(tx_status & 0x00000306))) {
09f75cd7 610 dev->stats.tx_errors++;
0a0c72c9
DM
611 }
612 if (tx_status & TX_STS_MANY_COLL_) {
09f75cd7
JG
613 dev->stats.collisions+=16;
614 dev->stats.tx_aborted_errors++;
0a0c72c9 615 } else {
09f75cd7 616 dev->stats.collisions+=(tx_status & TX_STS_COLL_CNT_) >> 3;
0a0c72c9
DM
617 }
618 /* carrier error only has meaning for half-duplex communication */
d5498bef 619 if ((tx_status & (TX_STS_LOC_ | TX_STS_NO_CARR_)) &&
0a0c72c9 620 !lp->ctl_rfduplx) {
09f75cd7 621 dev->stats.tx_carrier_errors++;
d5498bef 622 }
0a0c72c9 623 if (tx_status & TX_STS_LATE_COLL_) {
09f75cd7
JG
624 dev->stats.collisions++;
625 dev->stats.tx_aborted_errors++;
0a0c72c9
DM
626 }
627 }
628}
629
630
631/*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
632/*
633 * Reads a register from the MII Management serial interface
634 */
635
636static int smc911x_phy_read(struct net_device *dev, int phyaddr, int phyreg)
637{
699559f8 638 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
639 unsigned int phydata;
640
699559f8 641 SMC_GET_MII(lp, phyreg, phyaddr, phydata);
0a0c72c9
DM
642
643 DBG(SMC_DEBUG_MISC, "%s: phyaddr=0x%x, phyreg=0x%02x, phydata=0x%04x\n",
b39d66a8 644 __func__, phyaddr, phyreg, phydata);
0a0c72c9
DM
645 return phydata;
646}
647
648
649/*
650 * Writes a register to the MII Management serial interface
651 */
652static void smc911x_phy_write(struct net_device *dev, int phyaddr, int phyreg,
653 int phydata)
654{
699559f8 655 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
656
657 DBG(SMC_DEBUG_MISC, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n",
b39d66a8 658 __func__, phyaddr, phyreg, phydata);
0a0c72c9 659
699559f8 660 SMC_SET_MII(lp, phyreg, phyaddr, phydata);
0a0c72c9
DM
661}
662
663/*
664 * Finds and reports the PHY address (115 and 117 have external
665 * PHY interface 118 has internal only
666 */
667static void smc911x_phy_detect(struct net_device *dev)
668{
0a0c72c9
DM
669 struct smc911x_local *lp = netdev_priv(dev);
670 int phyaddr;
671 unsigned int cfg, id1, id2;
672
b39d66a8 673 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
674
675 lp->phy_type = 0;
676
677 /*
678 * Scan all 32 PHY addresses if necessary, starting at
679 * PHY#1 to PHY#31, and then PHY#0 last.
680 */
681 switch(lp->version) {
c6dcb827
GL
682 case CHIP_9115:
683 case CHIP_9117:
684 case CHIP_9215:
685 case CHIP_9217:
699559f8 686 cfg = SMC_GET_HW_CFG(lp);
0a0c72c9
DM
687 if (cfg & HW_CFG_EXT_PHY_DET_) {
688 cfg &= ~HW_CFG_PHY_CLK_SEL_;
689 cfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
699559f8 690 SMC_SET_HW_CFG(lp, cfg);
0a0c72c9
DM
691 udelay(10); /* Wait for clocks to stop */
692
693 cfg |= HW_CFG_EXT_PHY_EN_;
699559f8 694 SMC_SET_HW_CFG(lp, cfg);
0a0c72c9
DM
695 udelay(10); /* Wait for clocks to stop */
696
697 cfg &= ~HW_CFG_PHY_CLK_SEL_;
698 cfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
699559f8 699 SMC_SET_HW_CFG(lp, cfg);
0a0c72c9
DM
700 udelay(10); /* Wait for clocks to stop */
701
702 cfg |= HW_CFG_SMI_SEL_;
699559f8 703 SMC_SET_HW_CFG(lp, cfg);
0a0c72c9
DM
704
705 for (phyaddr = 1; phyaddr < 32; ++phyaddr) {
706
707 /* Read the PHY identifiers */
699559f8
MD
708 SMC_GET_PHY_ID1(lp, phyaddr & 31, id1);
709 SMC_GET_PHY_ID2(lp, phyaddr & 31, id2);
0a0c72c9
DM
710
711 /* Make sure it is a valid identifier */
d5498bef
JG
712 if (id1 != 0x0000 && id1 != 0xffff &&
713 id1 != 0x8000 && id2 != 0x0000 &&
0a0c72c9
DM
714 id2 != 0xffff && id2 != 0x8000) {
715 /* Save the PHY's address */
716 lp->mii.phy_id = phyaddr & 31;
717 lp->phy_type = id1 << 16 | id2;
718 break;
719 }
720 }
f3073ac7
GL
721 if (phyaddr < 32)
722 /* Found an external PHY */
723 break;
0a0c72c9
DM
724 }
725 default:
726 /* Internal media only */
699559f8
MD
727 SMC_GET_PHY_ID1(lp, 1, id1);
728 SMC_GET_PHY_ID2(lp, 1, id2);
0a0c72c9
DM
729 /* Save the PHY's address */
730 lp->mii.phy_id = 1;
731 lp->phy_type = id1 << 16 | id2;
732 }
733
734 DBG(SMC_DEBUG_MISC, "%s: phy_id1=0x%x, phy_id2=0x%x phyaddr=0x%d\n",
735 dev->name, id1, id2, lp->mii.phy_id);
736}
737
738/*
739 * Sets the PHY to a configuration as determined by the user.
740 * Called with spin_lock held.
741 */
742static int smc911x_phy_fixed(struct net_device *dev)
743{
744 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
745 int phyaddr = lp->mii.phy_id;
746 int bmcr;
747
b39d66a8 748 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
749
750 /* Enter Link Disable state */
699559f8 751 SMC_GET_PHY_BMCR(lp, phyaddr, bmcr);
0a0c72c9 752 bmcr |= BMCR_PDOWN;
699559f8 753 SMC_SET_PHY_BMCR(lp, phyaddr, bmcr);
0a0c72c9
DM
754
755 /*
756 * Set our fixed capabilities
757 * Disable auto-negotiation
758 */
759 bmcr &= ~BMCR_ANENABLE;
760 if (lp->ctl_rfduplx)
761 bmcr |= BMCR_FULLDPLX;
762
763 if (lp->ctl_rspeed == 100)
764 bmcr |= BMCR_SPEED100;
765
766 /* Write our capabilities to the phy control register */
699559f8 767 SMC_SET_PHY_BMCR(lp, phyaddr, bmcr);
0a0c72c9
DM
768
769 /* Re-Configure the Receive/Phy Control register */
770 bmcr &= ~BMCR_PDOWN;
699559f8 771 SMC_SET_PHY_BMCR(lp, phyaddr, bmcr);
0a0c72c9
DM
772
773 return 1;
774}
775
776/*
777 * smc911x_phy_reset - reset the phy
778 * @dev: net device
779 * @phy: phy address
780 *
781 * Issue a software reset for the specified PHY and
782 * wait up to 100ms for the reset to complete. We should
783 * not access the PHY for 50ms after issuing the reset.
784 *
785 * The time to wait appears to be dependent on the PHY.
786 *
787 */
788static int smc911x_phy_reset(struct net_device *dev, int phy)
789{
790 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
791 int timeout;
792 unsigned long flags;
793 unsigned int reg;
794
b39d66a8 795 DBG(SMC_DEBUG_FUNC, "%s: --> %s()\n", dev->name, __func__);
0a0c72c9
DM
796
797 spin_lock_irqsave(&lp->lock, flags);
699559f8 798 reg = SMC_GET_PMT_CTRL(lp);
0a0c72c9
DM
799 reg &= ~0xfffff030;
800 reg |= PMT_CTRL_PHY_RST_;
699559f8 801 SMC_SET_PMT_CTRL(lp, reg);
0a0c72c9
DM
802 spin_unlock_irqrestore(&lp->lock, flags);
803 for (timeout = 2; timeout; timeout--) {
804 msleep(50);
805 spin_lock_irqsave(&lp->lock, flags);
699559f8 806 reg = SMC_GET_PMT_CTRL(lp);
0a0c72c9
DM
807 spin_unlock_irqrestore(&lp->lock, flags);
808 if (!(reg & PMT_CTRL_PHY_RST_)) {
d5498bef 809 /* extra delay required because the phy may
0a0c72c9 810 * not be completed with its reset
d5498bef 811 * when PHY_BCR_RESET_ is cleared. 256us
0a0c72c9
DM
812 * should suffice, but use 500us to be safe
813 */
814 udelay(500);
815 break;
816 }
817 }
818
819 return reg & PMT_CTRL_PHY_RST_;
820}
821
822/*
823 * smc911x_phy_powerdown - powerdown phy
824 * @dev: net device
825 * @phy: phy address
826 *
827 * Power down the specified PHY
828 */
829static void smc911x_phy_powerdown(struct net_device *dev, int phy)
830{
699559f8 831 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
832 unsigned int bmcr;
833
834 /* Enter Link Disable state */
699559f8 835 SMC_GET_PHY_BMCR(lp, phy, bmcr);
0a0c72c9 836 bmcr |= BMCR_PDOWN;
699559f8 837 SMC_SET_PHY_BMCR(lp, phy, bmcr);
0a0c72c9
DM
838}
839
840/*
841 * smc911x_phy_check_media - check the media status and adjust BMCR
842 * @dev: net device
843 * @init: set true for initialisation
844 *
845 * Select duplex mode depending on negotiation state. This
846 * also updates our carrier state.
847 */
848static void smc911x_phy_check_media(struct net_device *dev, int init)
849{
850 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
851 int phyaddr = lp->mii.phy_id;
852 unsigned int bmcr, cr;
853
b39d66a8 854 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
855
856 if (mii_check_media(&lp->mii, netif_msg_link(lp), init)) {
857 /* duplex state has changed */
699559f8
MD
858 SMC_GET_PHY_BMCR(lp, phyaddr, bmcr);
859 SMC_GET_MAC_CR(lp, cr);
0a0c72c9
DM
860 if (lp->mii.full_duplex) {
861 DBG(SMC_DEBUG_MISC, "%s: Configuring for full-duplex mode\n", dev->name);
862 bmcr |= BMCR_FULLDPLX;
863 cr |= MAC_CR_RCVOWN_;
864 } else {
865 DBG(SMC_DEBUG_MISC, "%s: Configuring for half-duplex mode\n", dev->name);
866 bmcr &= ~BMCR_FULLDPLX;
867 cr &= ~MAC_CR_RCVOWN_;
868 }
699559f8
MD
869 SMC_SET_PHY_BMCR(lp, phyaddr, bmcr);
870 SMC_SET_MAC_CR(lp, cr);
0a0c72c9
DM
871 }
872}
873
874/*
875 * Configures the specified PHY through the MII management interface
876 * using Autonegotiation.
877 * Calls smc911x_phy_fixed() if the user has requested a certain config.
878 * If RPC ANEG bit is set, the media selection is dependent purely on
879 * the selection by the MII (either in the MII BMCR reg or the result
880 * of autonegotiation.) If the RPC ANEG bit is cleared, the selection
881 * is controlled by the RPC SPEED and RPC DPLX bits.
882 */
ef8142a5 883static void smc911x_phy_configure(struct work_struct *work)
0a0c72c9 884{
ef8142a5
AM
885 struct smc911x_local *lp = container_of(work, struct smc911x_local,
886 phy_configure);
887 struct net_device *dev = lp->netdev;
0a0c72c9
DM
888 int phyaddr = lp->mii.phy_id;
889 int my_phy_caps; /* My PHY capabilities */
890 int my_ad_caps; /* My Advertised capabilities */
891 int status;
892 unsigned long flags;
893
b39d66a8 894 DBG(SMC_DEBUG_FUNC, "%s: --> %s()\n", dev->name, __func__);
0a0c72c9
DM
895
896 /*
897 * We should not be called if phy_type is zero.
898 */
899 if (lp->phy_type == 0)
4bb073c0 900 return;
0a0c72c9
DM
901
902 if (smc911x_phy_reset(dev, phyaddr)) {
903 printk("%s: PHY reset timed out\n", dev->name);
4bb073c0 904 return;
0a0c72c9
DM
905 }
906 spin_lock_irqsave(&lp->lock, flags);
907
908 /*
909 * Enable PHY Interrupts (for register 18)
910 * Interrupts listed here are enabled
911 */
699559f8 912 SMC_SET_PHY_INT_MASK(lp, phyaddr, PHY_INT_MASK_ENERGY_ON_ |
0a0c72c9
DM
913 PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_REMOTE_FAULT_ |
914 PHY_INT_MASK_LINK_DOWN_);
915
916 /* If the user requested no auto neg, then go set his request */
917 if (lp->mii.force_media) {
918 smc911x_phy_fixed(dev);
919 goto smc911x_phy_configure_exit;
920 }
921
922 /* Copy our capabilities from MII_BMSR to MII_ADVERTISE */
699559f8 923 SMC_GET_PHY_BMSR(lp, phyaddr, my_phy_caps);
0a0c72c9
DM
924 if (!(my_phy_caps & BMSR_ANEGCAPABLE)) {
925 printk(KERN_INFO "Auto negotiation NOT supported\n");
926 smc911x_phy_fixed(dev);
927 goto smc911x_phy_configure_exit;
928 }
929
930 /* CSMA capable w/ both pauses */
931 my_ad_caps = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
932
933 if (my_phy_caps & BMSR_100BASE4)
934 my_ad_caps |= ADVERTISE_100BASE4;
935 if (my_phy_caps & BMSR_100FULL)
936 my_ad_caps |= ADVERTISE_100FULL;
937 if (my_phy_caps & BMSR_100HALF)
938 my_ad_caps |= ADVERTISE_100HALF;
939 if (my_phy_caps & BMSR_10FULL)
940 my_ad_caps |= ADVERTISE_10FULL;
941 if (my_phy_caps & BMSR_10HALF)
942 my_ad_caps |= ADVERTISE_10HALF;
943
944 /* Disable capabilities not selected by our user */
945 if (lp->ctl_rspeed != 100)
946 my_ad_caps &= ~(ADVERTISE_100BASE4|ADVERTISE_100FULL|ADVERTISE_100HALF);
947
948 if (!lp->ctl_rfduplx)
949 my_ad_caps &= ~(ADVERTISE_100FULL|ADVERTISE_10FULL);
950
951 /* Update our Auto-Neg Advertisement Register */
699559f8 952 SMC_SET_PHY_MII_ADV(lp, phyaddr, my_ad_caps);
0a0c72c9
DM
953 lp->mii.advertising = my_ad_caps;
954
955 /*
956 * Read the register back. Without this, it appears that when
957 * auto-negotiation is restarted, sometimes it isn't ready and
958 * the link does not come up.
959 */
960 udelay(10);
699559f8 961 SMC_GET_PHY_MII_ADV(lp, phyaddr, status);
0a0c72c9
DM
962
963 DBG(SMC_DEBUG_MISC, "%s: phy caps=0x%04x\n", dev->name, my_phy_caps);
964 DBG(SMC_DEBUG_MISC, "%s: phy advertised caps=0x%04x\n", dev->name, my_ad_caps);
965
966 /* Restart auto-negotiation process in order to advertise my caps */
699559f8 967 SMC_SET_PHY_BMCR(lp, phyaddr, BMCR_ANENABLE | BMCR_ANRESTART);
0a0c72c9
DM
968
969 smc911x_phy_check_media(dev, 1);
970
971smc911x_phy_configure_exit:
972 spin_unlock_irqrestore(&lp->lock, flags);
0a0c72c9
DM
973}
974
975/*
976 * smc911x_phy_interrupt
977 *
978 * Purpose: Handle interrupts relating to PHY register 18. This is
979 * called from the "hard" interrupt handler under our private spinlock.
980 */
981static void smc911x_phy_interrupt(struct net_device *dev)
982{
983 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
984 int phyaddr = lp->mii.phy_id;
985 int status;
986
b39d66a8 987 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
988
989 if (lp->phy_type == 0)
990 return;
991
992 smc911x_phy_check_media(dev, 0);
993 /* read to clear status bits */
699559f8 994 SMC_GET_PHY_INT_SRC(lp, phyaddr,status);
d5498bef 995 DBG(SMC_DEBUG_MISC, "%s: PHY interrupt status 0x%04x\n",
0a0c72c9 996 dev->name, status & 0xffff);
d5498bef 997 DBG(SMC_DEBUG_MISC, "%s: AFC_CFG 0x%08x\n",
699559f8 998 dev->name, SMC_GET_AFC_CFG(lp));
0a0c72c9
DM
999}
1000
1001/*--- END PHY CONTROL AND CONFIGURATION-------------------------------------*/
1002
1003/*
1004 * This is the main routine of the driver, to handle the device when
1005 * it needs some attention.
1006 */
7d12e780 1007static irqreturn_t smc911x_interrupt(int irq, void *dev_id)
0a0c72c9
DM
1008{
1009 struct net_device *dev = dev_id;
0a0c72c9
DM
1010 struct smc911x_local *lp = netdev_priv(dev);
1011 unsigned int status, mask, timeout;
1012 unsigned int rx_overrun=0, cr, pkts;
1013 unsigned long flags;
1014
b39d66a8 1015 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1016
1017 spin_lock_irqsave(&lp->lock, flags);
1018
1019 /* Spurious interrupt check */
699559f8 1020 if ((SMC_GET_IRQ_CFG(lp) & (INT_CFG_IRQ_INT_ | INT_CFG_IRQ_EN_)) !=
0a0c72c9 1021 (INT_CFG_IRQ_INT_ | INT_CFG_IRQ_EN_)) {
a4d09272 1022 spin_unlock_irqrestore(&lp->lock, flags);
0a0c72c9
DM
1023 return IRQ_NONE;
1024 }
1025
699559f8
MD
1026 mask = SMC_GET_INT_EN(lp);
1027 SMC_SET_INT_EN(lp, 0);
0a0c72c9
DM
1028
1029 /* set a timeout value, so I don't stay here forever */
1030 timeout = 8;
1031
1032
1033 do {
699559f8 1034 status = SMC_GET_INT(lp);
0a0c72c9
DM
1035
1036 DBG(SMC_DEBUG_MISC, "%s: INT 0x%08x MASK 0x%08x OUTSIDE MASK 0x%08x\n",
1037 dev->name, status, mask, status & ~mask);
1038
1039 status &= mask;
1040 if (!status)
1041 break;
1042
1043 /* Handle SW interrupt condition */
1044 if (status & INT_STS_SW_INT_) {
699559f8 1045 SMC_ACK_INT(lp, INT_STS_SW_INT_);
0a0c72c9
DM
1046 mask &= ~INT_EN_SW_INT_EN_;
1047 }
1048 /* Handle various error conditions */
1049 if (status & INT_STS_RXE_) {
699559f8 1050 SMC_ACK_INT(lp, INT_STS_RXE_);
09f75cd7 1051 dev->stats.rx_errors++;
d5498bef 1052 }
0a0c72c9 1053 if (status & INT_STS_RXDFH_INT_) {
699559f8
MD
1054 SMC_ACK_INT(lp, INT_STS_RXDFH_INT_);
1055 dev->stats.rx_dropped+=SMC_GET_RX_DROP(lp);
0a0c72c9
DM
1056 }
1057 /* Undocumented interrupt-what is the right thing to do here? */
1058 if (status & INT_STS_RXDF_INT_) {
699559f8 1059 SMC_ACK_INT(lp, INT_STS_RXDF_INT_);
0a0c72c9
DM
1060 }
1061
1062 /* Rx Data FIFO exceeds set level */
1063 if (status & INT_STS_RDFL_) {
1064 if (IS_REV_A(lp->revision)) {
1065 rx_overrun=1;
699559f8 1066 SMC_GET_MAC_CR(lp, cr);
0a0c72c9 1067 cr &= ~MAC_CR_RXEN_;
699559f8 1068 SMC_SET_MAC_CR(lp, cr);
0a0c72c9 1069 DBG(SMC_DEBUG_RX, "%s: RX overrun\n", dev->name);
09f75cd7
JG
1070 dev->stats.rx_errors++;
1071 dev->stats.rx_fifo_errors++;
0a0c72c9 1072 }
699559f8 1073 SMC_ACK_INT(lp, INT_STS_RDFL_);
0a0c72c9
DM
1074 }
1075 if (status & INT_STS_RDFO_) {
1076 if (!IS_REV_A(lp->revision)) {
699559f8 1077 SMC_GET_MAC_CR(lp, cr);
0a0c72c9 1078 cr &= ~MAC_CR_RXEN_;
699559f8 1079 SMC_SET_MAC_CR(lp, cr);
0a0c72c9
DM
1080 rx_overrun=1;
1081 DBG(SMC_DEBUG_RX, "%s: RX overrun\n", dev->name);
09f75cd7
JG
1082 dev->stats.rx_errors++;
1083 dev->stats.rx_fifo_errors++;
0a0c72c9 1084 }
699559f8 1085 SMC_ACK_INT(lp, INT_STS_RDFO_);
0a0c72c9
DM
1086 }
1087 /* Handle receive condition */
1088 if ((status & INT_STS_RSFL_) || rx_overrun) {
1089 unsigned int fifo;
1090 DBG(SMC_DEBUG_RX, "%s: RX irq\n", dev->name);
699559f8 1091 fifo = SMC_GET_RX_FIFO_INF(lp);
d5498bef
JG
1092 pkts = (fifo & RX_FIFO_INF_RXSUSED_) >> 16;
1093 DBG(SMC_DEBUG_RX, "%s: Rx FIFO pkts %d, bytes %d\n",
0a0c72c9
DM
1094 dev->name, pkts, fifo & 0xFFFF );
1095 if (pkts != 0) {
1096#ifdef SMC_USE_DMA
1097 unsigned int fifo;
1098 if (lp->rxdma_active){
d5498bef 1099 DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA,
0a0c72c9
DM
1100 "%s: RX DMA active\n", dev->name);
1101 /* The DMA is already running so up the IRQ threshold */
699559f8 1102 fifo = SMC_GET_FIFO_INT(lp) & ~0xFF;
0a0c72c9 1103 fifo |= pkts & 0xFF;
d5498bef 1104 DBG(SMC_DEBUG_RX,
0a0c72c9
DM
1105 "%s: Setting RX stat FIFO threshold to %d\n",
1106 dev->name, fifo & 0xff);
699559f8 1107 SMC_SET_FIFO_INT(lp, fifo);
0a0c72c9
DM
1108 } else
1109#endif
1110 smc911x_rcv(dev);
1111 }
699559f8 1112 SMC_ACK_INT(lp, INT_STS_RSFL_);
0a0c72c9
DM
1113 }
1114 /* Handle transmit FIFO available */
1115 if (status & INT_STS_TDFA_) {
1116 DBG(SMC_DEBUG_TX, "%s: TX data FIFO space available irq\n", dev->name);
699559f8 1117 SMC_SET_FIFO_TDA(lp, 0xFF);
0a0c72c9
DM
1118 lp->tx_throttle = 0;
1119#ifdef SMC_USE_DMA
1120 if (!lp->txdma_active)
1121#endif
1122 netif_wake_queue(dev);
699559f8 1123 SMC_ACK_INT(lp, INT_STS_TDFA_);
0a0c72c9
DM
1124 }
1125 /* Handle transmit done condition */
1126#if 1
1127 if (status & (INT_STS_TSFL_ | INT_STS_GPT_INT_)) {
d5498bef
JG
1128 DBG(SMC_DEBUG_TX | SMC_DEBUG_MISC,
1129 "%s: Tx stat FIFO limit (%d) /GPT irq\n",
699559f8 1130 dev->name, (SMC_GET_FIFO_INT(lp) & 0x00ff0000) >> 16);
0a0c72c9 1131 smc911x_tx(dev);
699559f8
MD
1132 SMC_SET_GPT_CFG(lp, GPT_CFG_TIMER_EN_ | 10000);
1133 SMC_ACK_INT(lp, INT_STS_TSFL_);
1134 SMC_ACK_INT(lp, INT_STS_TSFL_ | INT_STS_GPT_INT_);
0a0c72c9
DM
1135 }
1136#else
1137 if (status & INT_STS_TSFL_) {
84d57bd6 1138 DBG(SMC_DEBUG_TX, "%s: TX status FIFO limit (%d) irq\n", dev->name, );
0a0c72c9 1139 smc911x_tx(dev);
699559f8 1140 SMC_ACK_INT(lp, INT_STS_TSFL_);
0a0c72c9
DM
1141 }
1142
1143 if (status & INT_STS_GPT_INT_) {
d5498bef
JG
1144 DBG(SMC_DEBUG_RX, "%s: IRQ_CFG 0x%08x FIFO_INT 0x%08x RX_CFG 0x%08x\n",
1145 dev->name,
699559f8
MD
1146 SMC_GET_IRQ_CFG(lp),
1147 SMC_GET_FIFO_INT(lp),
1148 SMC_GET_RX_CFG(lp));
0a0c72c9
DM
1149 DBG(SMC_DEBUG_RX, "%s: Rx Stat FIFO Used 0x%02x "
1150 "Data FIFO Used 0x%04x Stat FIFO 0x%08x\n",
d5498bef 1151 dev->name,
699559f8
MD
1152 (SMC_GET_RX_FIFO_INF(lp) & 0x00ff0000) >> 16,
1153 SMC_GET_RX_FIFO_INF(lp) & 0xffff,
1154 SMC_GET_RX_STS_FIFO_PEEK(lp));
1155 SMC_SET_GPT_CFG(lp, GPT_CFG_TIMER_EN_ | 10000);
1156 SMC_ACK_INT(lp, INT_STS_GPT_INT_);
0a0c72c9
DM
1157 }
1158#endif
1159
3a4fa0a2 1160 /* Handle PHY interrupt condition */
0a0c72c9
DM
1161 if (status & INT_STS_PHY_INT_) {
1162 DBG(SMC_DEBUG_MISC, "%s: PHY irq\n", dev->name);
1163 smc911x_phy_interrupt(dev);
699559f8 1164 SMC_ACK_INT(lp, INT_STS_PHY_INT_);
0a0c72c9
DM
1165 }
1166 } while (--timeout);
1167
1168 /* restore mask state */
699559f8 1169 SMC_SET_INT_EN(lp, mask);
0a0c72c9 1170
d5498bef 1171 DBG(SMC_DEBUG_MISC, "%s: Interrupt done (%d loops)\n",
0a0c72c9
DM
1172 dev->name, 8-timeout);
1173
1174 spin_unlock_irqrestore(&lp->lock, flags);
1175
0a0c72c9
DM
1176 return IRQ_HANDLED;
1177}
1178
1179#ifdef SMC_USE_DMA
1180static void
7d12e780 1181smc911x_tx_dma_irq(int dma, void *data)
0a0c72c9
DM
1182{
1183 struct net_device *dev = (struct net_device *)data;
1184 struct smc911x_local *lp = netdev_priv(dev);
1185 struct sk_buff *skb = lp->current_tx_skb;
1186 unsigned long flags;
1187
b39d66a8 1188 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1189
1190 DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA, "%s: TX DMA irq handler\n", dev->name);
1191 /* Clear the DMA interrupt sources */
1192 SMC_DMA_ACK_IRQ(dev, dma);
1193 BUG_ON(skb == NULL);
1194 dma_unmap_single(NULL, tx_dmabuf, tx_dmalen, DMA_TO_DEVICE);
1195 dev->trans_start = jiffies;
1196 dev_kfree_skb_irq(skb);
1197 lp->current_tx_skb = NULL;
1198 if (lp->pending_tx_skb != NULL)
1199 smc911x_hardware_send_pkt(dev);
1200 else {
d5498bef 1201 DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA,
0a0c72c9
DM
1202 "%s: No pending Tx packets. DMA disabled\n", dev->name);
1203 spin_lock_irqsave(&lp->lock, flags);
1204 lp->txdma_active = 0;
1205 if (!lp->tx_throttle) {
1206 netif_wake_queue(dev);
1207 }
1208 spin_unlock_irqrestore(&lp->lock, flags);
1209 }
1210
d5498bef 1211 DBG(SMC_DEBUG_TX | SMC_DEBUG_DMA,
0a0c72c9
DM
1212 "%s: TX DMA irq completed\n", dev->name);
1213}
1214static void
7d12e780 1215smc911x_rx_dma_irq(int dma, void *data)
0a0c72c9
DM
1216{
1217 struct net_device *dev = (struct net_device *)data;
1218 unsigned long ioaddr = dev->base_addr;
1219 struct smc911x_local *lp = netdev_priv(dev);
1220 struct sk_buff *skb = lp->current_rx_skb;
1221 unsigned long flags;
1222 unsigned int pkts;
1223
b39d66a8 1224 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1225 DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA, "%s: RX DMA irq handler\n", dev->name);
1226 /* Clear the DMA interrupt sources */
1227 SMC_DMA_ACK_IRQ(dev, dma);
1228 dma_unmap_single(NULL, rx_dmabuf, rx_dmalen, DMA_FROM_DEVICE);
1229 BUG_ON(skb == NULL);
1230 lp->current_rx_skb = NULL;
1231 PRINT_PKT(skb->data, skb->len);
0a0c72c9 1232 skb->protocol = eth_type_trans(skb, dev);
09f75cd7
JG
1233 dev->stats.rx_packets++;
1234 dev->stats.rx_bytes += skb->len;
d30f53ae 1235 netif_rx(skb);
0a0c72c9
DM
1236
1237 spin_lock_irqsave(&lp->lock, flags);
d766a4ed 1238 pkts = (SMC_GET_RX_FIFO_INF(lp) & RX_FIFO_INF_RXSUSED_) >> 16;
0a0c72c9
DM
1239 if (pkts != 0) {
1240 smc911x_rcv(dev);
1241 }else {
1242 lp->rxdma_active = 0;
1243 }
1244 spin_unlock_irqrestore(&lp->lock, flags);
d5498bef
JG
1245 DBG(SMC_DEBUG_RX | SMC_DEBUG_DMA,
1246 "%s: RX DMA irq completed. DMA RX FIFO PKTS %d\n",
0a0c72c9
DM
1247 dev->name, pkts);
1248}
1249#endif /* SMC_USE_DMA */
1250
1251#ifdef CONFIG_NET_POLL_CONTROLLER
1252/*
1253 * Polling receive - used by netconsole and other diagnostic tools
1254 * to allow network i/o with interrupts disabled.
1255 */
1256static void smc911x_poll_controller(struct net_device *dev)
1257{
1258 disable_irq(dev->irq);
9b6d2efe 1259 smc911x_interrupt(dev->irq, dev);
0a0c72c9
DM
1260 enable_irq(dev->irq);
1261}
1262#endif
1263
1264/* Our watchdog timed out. Called by the networking layer */
1265static void smc911x_timeout(struct net_device *dev)
1266{
1267 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1268 int status, mask;
1269 unsigned long flags;
1270
b39d66a8 1271 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1272
1273 spin_lock_irqsave(&lp->lock, flags);
699559f8
MD
1274 status = SMC_GET_INT(lp);
1275 mask = SMC_GET_INT_EN(lp);
0a0c72c9 1276 spin_unlock_irqrestore(&lp->lock, flags);
84d57bd6 1277 DBG(SMC_DEBUG_MISC, "%s: INT 0x%02x MASK 0x%02x\n",
0a0c72c9
DM
1278 dev->name, status, mask);
1279
1280 /* Dump the current TX FIFO contents and restart */
699559f8
MD
1281 mask = SMC_GET_TX_CFG(lp);
1282 SMC_SET_TX_CFG(lp, mask | TX_CFG_TXS_DUMP_ | TX_CFG_TXD_DUMP_);
0a0c72c9
DM
1283 /*
1284 * Reconfiguring the PHY doesn't seem like a bad idea here, but
1285 * smc911x_phy_configure() calls msleep() which calls schedule_timeout()
1286 * which calls schedule(). Hence we use a work queue.
1287 */
4bb073c0
DM
1288 if (lp->phy_type != 0)
1289 schedule_work(&lp->phy_configure);
0a0c72c9
DM
1290
1291 /* We can accept TX packets again */
1ae5dc34 1292 dev->trans_start = jiffies; /* prevent tx timeout */
0a0c72c9
DM
1293 netif_wake_queue(dev);
1294}
1295
1296/*
1297 * This routine will, depending on the values passed to it,
1298 * either make it accept multicast packets, go into
1299 * promiscuous mode (for TCPDUMP and cousins) or accept
1300 * a select set of multicast packets
1301 */
1302static void smc911x_set_multicast_list(struct net_device *dev)
1303{
1304 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1305 unsigned int multicast_table[2];
1306 unsigned int mcr, update_multicast = 0;
1307 unsigned long flags;
0a0c72c9 1308
b39d66a8 1309 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1310
1311 spin_lock_irqsave(&lp->lock, flags);
699559f8 1312 SMC_GET_MAC_CR(lp, mcr);
0a0c72c9
DM
1313 spin_unlock_irqrestore(&lp->lock, flags);
1314
1315 if (dev->flags & IFF_PROMISC) {
1316
1317 DBG(SMC_DEBUG_MISC, "%s: RCR_PRMS\n", dev->name);
1318 mcr |= MAC_CR_PRMS_;
1319 }
1320 /*
1321 * Here, I am setting this to accept all multicast packets.
1322 * I don't need to zero the multicast table, because the flag is
1323 * checked before the table is
1324 */
4cd24eaf 1325 else if (dev->flags & IFF_ALLMULTI || netdev_mc_count(dev) > 16) {
0a0c72c9
DM
1326 DBG(SMC_DEBUG_MISC, "%s: RCR_ALMUL\n", dev->name);
1327 mcr |= MAC_CR_MCPAS_;
1328 }
1329
1330 /*
1331 * This sets the internal hardware table to filter out unwanted
1332 * multicast packets before they take up memory.
1333 *
1334 * The SMC chip uses a hash table where the high 6 bits of the CRC of
1335 * address are the offset into the table. If that bit is 1, then the
1336 * multicast packet is accepted. Otherwise, it's dropped silently.
1337 *
1338 * To use the 6 bits as an offset into the table, the high 1 bit is
1339 * the number of the 32 bit register, while the low 5 bits are the bit
1340 * within that register.
1341 */
4cd24eaf 1342 else if (!netdev_mc_empty(dev)) {
22bedad3 1343 struct netdev_hw_addr *ha;
0a0c72c9
DM
1344
1345 /* Set the Hash perfec mode */
1346 mcr |= MAC_CR_HPFILT_;
1347
1348 /* start with a table of all zeros: reject all */
1349 memset(multicast_table, 0, sizeof(multicast_table));
1350
22bedad3 1351 netdev_for_each_mc_addr(ha, dev) {
7b31f7ff 1352 u32 position;
0a0c72c9 1353
0a0c72c9
DM
1354 /* make sure this is a multicast address -
1355 shouldn't this be a given if we have it here ? */
22bedad3
JP
1356 if (!(*ha->addr & 1))
1357 continue;
0a0c72c9 1358
7b31f7ff 1359 /* upper 6 bits are used as hash index */
22bedad3 1360 position = ether_crc(ETH_ALEN, ha->addr)>>26;
0a0c72c9 1361
7b31f7ff 1362 multicast_table[position>>5] |= 1 << (position&0x1f);
0a0c72c9
DM
1363 }
1364
1365 /* be sure I get rid of flags I might have set */
1366 mcr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
1367
1368 /* now, the table can be loaded into the chipset */
1369 update_multicast = 1;
1370 } else {
d5498bef 1371 DBG(SMC_DEBUG_MISC, "%s: ~(MAC_CR_PRMS_|MAC_CR_MCPAS_)\n",
0a0c72c9
DM
1372 dev->name);
1373 mcr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
1374
1375 /*
1376 * since I'm disabling all multicast entirely, I need to
1377 * clear the multicast list
1378 */
1379 memset(multicast_table, 0, sizeof(multicast_table));
1380 update_multicast = 1;
1381 }
1382
1383 spin_lock_irqsave(&lp->lock, flags);
699559f8 1384 SMC_SET_MAC_CR(lp, mcr);
0a0c72c9 1385 if (update_multicast) {
d5498bef
JG
1386 DBG(SMC_DEBUG_MISC,
1387 "%s: update mcast hash table 0x%08x 0x%08x\n",
0a0c72c9 1388 dev->name, multicast_table[0], multicast_table[1]);
699559f8
MD
1389 SMC_SET_HASHL(lp, multicast_table[0]);
1390 SMC_SET_HASHH(lp, multicast_table[1]);
0a0c72c9
DM
1391 }
1392 spin_unlock_irqrestore(&lp->lock, flags);
1393}
1394
1395
1396/*
1397 * Open and Initialize the board
1398 *
1399 * Set up everything, reset the card, etc..
1400 */
1401static int
1402smc911x_open(struct net_device *dev)
1403{
ef8142a5
AM
1404 struct smc911x_local *lp = netdev_priv(dev);
1405
b39d66a8 1406 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1407
1408 /*
1409 * Check that the address is valid. If its not, refuse
1410 * to bring the device up. The user must specify an
1411 * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
1412 */
1413 if (!is_valid_ether_addr(dev->dev_addr)) {
b39d66a8 1414 PRINTK("%s: no valid ethernet hw addr\n", __func__);
0a0c72c9
DM
1415 return -EINVAL;
1416 }
1417
1418 /* reset the hardware */
1419 smc911x_reset(dev);
1420
1421 /* Configure the PHY, initialize the link state */
ef8142a5 1422 smc911x_phy_configure(&lp->phy_configure);
0a0c72c9
DM
1423
1424 /* Turn on Tx + Rx */
1425 smc911x_enable(dev);
1426
1427 netif_start_queue(dev);
1428
1429 return 0;
1430}
1431
1432/*
1433 * smc911x_close
1434 *
1435 * this makes the board clean up everything that it can
1436 * and not talk to the outside world. Caused by
1437 * an 'ifconfig ethX down'
1438 */
1439static int smc911x_close(struct net_device *dev)
1440{
1441 struct smc911x_local *lp = netdev_priv(dev);
1442
b39d66a8 1443 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1444
1445 netif_stop_queue(dev);
1446 netif_carrier_off(dev);
1447
1448 /* clear everything */
1449 smc911x_shutdown(dev);
1450
1451 if (lp->phy_type != 0) {
1452 /* We need to ensure that no calls to
1453 * smc911x_phy_configure are pending.
0a0c72c9 1454 */
4bb073c0 1455 cancel_work_sync(&lp->phy_configure);
0a0c72c9
DM
1456 smc911x_phy_powerdown(dev, lp->mii.phy_id);
1457 }
1458
1459 if (lp->pending_tx_skb) {
1460 dev_kfree_skb(lp->pending_tx_skb);
1461 lp->pending_tx_skb = NULL;
1462 }
1463
1464 return 0;
1465}
1466
0a0c72c9
DM
1467/*
1468 * Ethtool support
1469 */
1470static int
1471smc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
1472{
1473 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1474 int ret, status;
1475 unsigned long flags;
1476
b39d66a8 1477 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1478 cmd->maxtxpkt = 1;
1479 cmd->maxrxpkt = 1;
1480
1481 if (lp->phy_type != 0) {
1482 spin_lock_irqsave(&lp->lock, flags);
1483 ret = mii_ethtool_gset(&lp->mii, cmd);
1484 spin_unlock_irqrestore(&lp->lock, flags);
1485 } else {
1486 cmd->supported = SUPPORTED_10baseT_Half |
1487 SUPPORTED_10baseT_Full |
1488 SUPPORTED_TP | SUPPORTED_AUI;
1489
1490 if (lp->ctl_rspeed == 10)
1491 cmd->speed = SPEED_10;
1492 else if (lp->ctl_rspeed == 100)
1493 cmd->speed = SPEED_100;
1494
1495 cmd->autoneg = AUTONEG_DISABLE;
1496 if (lp->mii.phy_id==1)
1497 cmd->transceiver = XCVR_INTERNAL;
1498 else
1499 cmd->transceiver = XCVR_EXTERNAL;
1500 cmd->port = 0;
699559f8 1501 SMC_GET_PHY_SPECIAL(lp, lp->mii.phy_id, status);
d5498bef
JG
1502 cmd->duplex =
1503 (status & (PHY_SPECIAL_SPD_10FULL_ | PHY_SPECIAL_SPD_100FULL_)) ?
0a0c72c9
DM
1504 DUPLEX_FULL : DUPLEX_HALF;
1505 ret = 0;
1506 }
1507
1508 return ret;
1509}
1510
1511static int
1512smc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
1513{
1514 struct smc911x_local *lp = netdev_priv(dev);
1515 int ret;
1516 unsigned long flags;
1517
1518 if (lp->phy_type != 0) {
1519 spin_lock_irqsave(&lp->lock, flags);
1520 ret = mii_ethtool_sset(&lp->mii, cmd);
1521 spin_unlock_irqrestore(&lp->lock, flags);
1522 } else {
1523 if (cmd->autoneg != AUTONEG_DISABLE ||
1524 cmd->speed != SPEED_10 ||
1525 (cmd->duplex != DUPLEX_HALF && cmd->duplex != DUPLEX_FULL) ||
1526 (cmd->port != PORT_TP && cmd->port != PORT_AUI))
1527 return -EINVAL;
1528
1529 lp->ctl_rfduplx = cmd->duplex == DUPLEX_FULL;
1530
1531 ret = 0;
1532 }
1533
1534 return ret;
1535}
1536
1537static void
1538smc911x_ethtool_getdrvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1539{
1540 strncpy(info->driver, CARDNAME, sizeof(info->driver));
1541 strncpy(info->version, version, sizeof(info->version));
c2313557 1542 strncpy(info->bus_info, dev_name(dev->dev.parent), sizeof(info->bus_info));
0a0c72c9
DM
1543}
1544
1545static int smc911x_ethtool_nwayreset(struct net_device *dev)
1546{
1547 struct smc911x_local *lp = netdev_priv(dev);
1548 int ret = -EINVAL;
1549 unsigned long flags;
1550
1551 if (lp->phy_type != 0) {
1552 spin_lock_irqsave(&lp->lock, flags);
1553 ret = mii_nway_restart(&lp->mii);
1554 spin_unlock_irqrestore(&lp->lock, flags);
1555 }
1556
1557 return ret;
1558}
1559
1560static u32 smc911x_ethtool_getmsglevel(struct net_device *dev)
1561{
1562 struct smc911x_local *lp = netdev_priv(dev);
1563 return lp->msg_enable;
1564}
1565
1566static void smc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
1567{
1568 struct smc911x_local *lp = netdev_priv(dev);
1569 lp->msg_enable = level;
1570}
1571
1572static int smc911x_ethtool_getregslen(struct net_device *dev)
1573{
1574 /* System regs + MAC regs + PHY regs */
d5498bef
JG
1575 return (((E2P_CMD - ID_REV)/4 + 1) +
1576 (WUCSR - MAC_CR)+1 + 32) * sizeof(u32);
0a0c72c9
DM
1577}
1578
d5498bef 1579static void smc911x_ethtool_getregs(struct net_device *dev,
0a0c72c9
DM
1580 struct ethtool_regs* regs, void *buf)
1581{
0a0c72c9
DM
1582 struct smc911x_local *lp = netdev_priv(dev);
1583 unsigned long flags;
1584 u32 reg,i,j=0;
1585 u32 *data = (u32*)buf;
1586
1587 regs->version = lp->version;
1588 for(i=ID_REV;i<=E2P_CMD;i+=4) {
699559f8 1589 data[j++] = SMC_inl(lp, i);
0a0c72c9
DM
1590 }
1591 for(i=MAC_CR;i<=WUCSR;i++) {
1592 spin_lock_irqsave(&lp->lock, flags);
699559f8 1593 SMC_GET_MAC_CSR(lp, i, reg);
0a0c72c9 1594 spin_unlock_irqrestore(&lp->lock, flags);
d5498bef 1595 data[j++] = reg;
0a0c72c9
DM
1596 }
1597 for(i=0;i<=31;i++) {
1598 spin_lock_irqsave(&lp->lock, flags);
699559f8 1599 SMC_GET_MII(lp, i, lp->mii.phy_id, reg);
0a0c72c9 1600 spin_unlock_irqrestore(&lp->lock, flags);
d5498bef 1601 data[j++] = reg & 0xFFFF;
0a0c72c9
DM
1602 }
1603}
1604
1605static int smc911x_ethtool_wait_eeprom_ready(struct net_device *dev)
1606{
699559f8 1607 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1608 unsigned int timeout;
1609 int e2p_cmd;
1610
699559f8 1611 e2p_cmd = SMC_GET_E2P_CMD(lp);
0a0c72c9
DM
1612 for(timeout=10;(e2p_cmd & E2P_CMD_EPC_BUSY_) && timeout; timeout--) {
1613 if (e2p_cmd & E2P_CMD_EPC_TIMEOUT_) {
d5498bef 1614 PRINTK("%s: %s timeout waiting for EEPROM to respond\n",
b39d66a8 1615 dev->name, __func__);
0a0c72c9 1616 return -EFAULT;
d5498bef 1617 }
0a0c72c9 1618 mdelay(1);
699559f8 1619 e2p_cmd = SMC_GET_E2P_CMD(lp);
0a0c72c9
DM
1620 }
1621 if (timeout == 0) {
d5498bef 1622 PRINTK("%s: %s timeout waiting for EEPROM CMD not busy\n",
b39d66a8 1623 dev->name, __func__);
0a0c72c9
DM
1624 return -ETIMEDOUT;
1625 }
1626 return 0;
1627}
1628
d5498bef 1629static inline int smc911x_ethtool_write_eeprom_cmd(struct net_device *dev,
0a0c72c9
DM
1630 int cmd, int addr)
1631{
699559f8 1632 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1633 int ret;
1634
d5498bef 1635 if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0)
0a0c72c9 1636 return ret;
699559f8 1637 SMC_SET_E2P_CMD(lp, E2P_CMD_EPC_BUSY_ |
d5498bef 1638 ((cmd) & (0x7<<28)) |
0a0c72c9
DM
1639 ((addr) & 0xFF));
1640 return 0;
1641}
1642
d5498bef 1643static inline int smc911x_ethtool_read_eeprom_byte(struct net_device *dev,
0a0c72c9
DM
1644 u8 *data)
1645{
699559f8 1646 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1647 int ret;
1648
d5498bef 1649 if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0)
0a0c72c9 1650 return ret;
699559f8 1651 *data = SMC_GET_E2P_DATA(lp);
0a0c72c9
DM
1652 return 0;
1653}
1654
d5498bef 1655static inline int smc911x_ethtool_write_eeprom_byte(struct net_device *dev,
0a0c72c9
DM
1656 u8 data)
1657{
699559f8 1658 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1659 int ret;
1660
d5498bef 1661 if ((ret = smc911x_ethtool_wait_eeprom_ready(dev))!=0)
0a0c72c9 1662 return ret;
699559f8 1663 SMC_SET_E2P_DATA(lp, data);
0a0c72c9
DM
1664 return 0;
1665}
1666
d5498bef 1667static int smc911x_ethtool_geteeprom(struct net_device *dev,
0a0c72c9
DM
1668 struct ethtool_eeprom *eeprom, u8 *data)
1669{
1670 u8 eebuf[SMC911X_EEPROM_LEN];
1671 int i, ret;
1672
1673 for(i=0;i<SMC911X_EEPROM_LEN;i++) {
1674 if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_READ_, i ))!=0)
1675 return ret;
1676 if ((ret=smc911x_ethtool_read_eeprom_byte(dev, &eebuf[i]))!=0)
1677 return ret;
1678 }
1679 memcpy(data, eebuf+eeprom->offset, eeprom->len);
d5498bef 1680 return 0;
0a0c72c9
DM
1681}
1682
d5498bef 1683static int smc911x_ethtool_seteeprom(struct net_device *dev,
0a0c72c9
DM
1684 struct ethtool_eeprom *eeprom, u8 *data)
1685{
1686 int i, ret;
1687
1688 /* Enable erase */
1689 if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_EWEN_, 0 ))!=0)
1690 return ret;
1691 for(i=eeprom->offset;i<(eeprom->offset+eeprom->len);i++) {
1692 /* erase byte */
1693 if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_ERASE_, i ))!=0)
1694 return ret;
1695 /* write byte */
1696 if ((ret=smc911x_ethtool_write_eeprom_byte(dev, *data))!=0)
1697 return ret;
1698 if ((ret=smc911x_ethtool_write_eeprom_cmd(dev, E2P_CMD_EPC_CMD_WRITE_, i ))!=0)
1699 return ret;
1700 }
1701 return 0;
1702}
1703
1704static int smc911x_ethtool_geteeprom_len(struct net_device *dev)
1705{
1706 return SMC911X_EEPROM_LEN;
1707}
1708
7282d491 1709static const struct ethtool_ops smc911x_ethtool_ops = {
0a0c72c9
DM
1710 .get_settings = smc911x_ethtool_getsettings,
1711 .set_settings = smc911x_ethtool_setsettings,
1712 .get_drvinfo = smc911x_ethtool_getdrvinfo,
1713 .get_msglevel = smc911x_ethtool_getmsglevel,
1714 .set_msglevel = smc911x_ethtool_setmsglevel,
1715 .nway_reset = smc911x_ethtool_nwayreset,
1716 .get_link = ethtool_op_get_link,
1717 .get_regs_len = smc911x_ethtool_getregslen,
1718 .get_regs = smc911x_ethtool_getregs,
1719 .get_eeprom_len = smc911x_ethtool_geteeprom_len,
1720 .get_eeprom = smc911x_ethtool_geteeprom,
1721 .set_eeprom = smc911x_ethtool_seteeprom,
1722};
1723
1724/*
1725 * smc911x_findirq
1726 *
1727 * This routine has a simple purpose -- make the SMC chip generate an
1728 * interrupt, so an auto-detect routine can detect it, and find the IRQ,
1729 */
f57628d7 1730static int __devinit smc911x_findirq(struct net_device *dev)
0a0c72c9 1731{
699559f8 1732 struct smc911x_local *lp = netdev_priv(dev);
0a0c72c9
DM
1733 int timeout = 20;
1734 unsigned long cookie;
1735
b39d66a8 1736 DBG(SMC_DEBUG_FUNC, "--> %s\n", __func__);
0a0c72c9
DM
1737
1738 cookie = probe_irq_on();
1739
1740 /*
1741 * Force a SW interrupt
1742 */
1743
699559f8 1744 SMC_SET_INT_EN(lp, INT_EN_SW_INT_EN_);
0a0c72c9
DM
1745
1746 /*
1747 * Wait until positive that the interrupt has been generated
1748 */
1749 do {
1750 int int_status;
1751 udelay(10);
699559f8 1752 int_status = SMC_GET_INT_EN(lp);
0a0c72c9
DM
1753 if (int_status & INT_EN_SW_INT_EN_)
1754 break; /* got the interrupt */
1755 } while (--timeout);
1756
1757 /*
1758 * there is really nothing that I can do here if timeout fails,
1759 * as autoirq_report will return a 0 anyway, which is what I
1760 * want in this case. Plus, the clean up is needed in both
1761 * cases.
1762 */
1763
1764 /* and disable all interrupts again */
699559f8 1765 SMC_SET_INT_EN(lp, 0);
0a0c72c9
DM
1766
1767 /* and return what I found */
1768 return probe_irq_off(cookie);
1769}
1770
ec4e0cff
AB
1771static const struct net_device_ops smc911x_netdev_ops = {
1772 .ndo_open = smc911x_open,
1773 .ndo_stop = smc911x_close,
1774 .ndo_start_xmit = smc911x_hard_start_xmit,
1775 .ndo_tx_timeout = smc911x_timeout,
1776 .ndo_set_multicast_list = smc911x_set_multicast_list,
1777 .ndo_change_mtu = eth_change_mtu,
1778 .ndo_validate_addr = eth_validate_addr,
1779 .ndo_set_mac_address = eth_mac_addr,
1780#ifdef CONFIG_NET_POLL_CONTROLLER
1781 .ndo_poll_controller = smc911x_poll_controller,
1782#endif
1783};
1784
0a0c72c9
DM
1785/*
1786 * Function: smc911x_probe(unsigned long ioaddr)
1787 *
1788 * Purpose:
1789 * Tests to see if a given ioaddr points to an SMC911x chip.
1790 * Returns a 0 on success
1791 *
1792 * Algorithm:
1793 * (1) see if the endian word is OK
1794 * (1) see if I recognize the chip ID in the appropriate register
1795 *
1796 * Here I do typical initialization tasks.
1797 *
1798 * o Initialize the structure if needed
1799 * o print out my vanity message if not done so already
1800 * o print out what type of hardware is detected
1801 * o print out the ethernet address
1802 * o find the IRQ
1803 * o set up my private data
1804 * o configure the dev structure with my subroutines
1805 * o actually GRAB the irq.
1806 * o GRAB the region
1807 */
f57628d7 1808static int __devinit smc911x_probe(struct net_device *dev)
0a0c72c9
DM
1809{
1810 struct smc911x_local *lp = netdev_priv(dev);
1811 int i, retval;
1812 unsigned int val, chip_id, revision;
1813 const char *version_string;
12c03f59 1814 unsigned long irq_flags;
0a0c72c9 1815
b39d66a8 1816 DBG(SMC_DEBUG_FUNC, "%s: --> %s\n", dev->name, __func__);
0a0c72c9
DM
1817
1818 /* First, see if the endian word is recognized */
699559f8 1819 val = SMC_GET_BYTE_TEST(lp);
0a0c72c9
DM
1820 DBG(SMC_DEBUG_MISC, "%s: endian probe returned 0x%04x\n", CARDNAME, val);
1821 if (val != 0x87654321) {
eafdcb43 1822 printk(KERN_ERR "Invalid chip endian 0x%08x\n",val);
0a0c72c9
DM
1823 retval = -ENODEV;
1824 goto err_out;
1825 }
1826
1827 /*
1828 * check if the revision register is something that I
1829 * recognize. These might need to be added to later,
1830 * as future revisions could be added.
1831 */
699559f8 1832 chip_id = SMC_GET_PN(lp);
0a0c72c9
DM
1833 DBG(SMC_DEBUG_MISC, "%s: id probe returned 0x%04x\n", CARDNAME, chip_id);
1834 for(i=0;chip_ids[i].id != 0; i++) {
1835 if (chip_ids[i].id == chip_id) break;
1836 }
1837 if (!chip_ids[i].id) {
1838 printk(KERN_ERR "Unknown chip ID %04x\n", chip_id);
1839 retval = -ENODEV;
1840 goto err_out;
1841 }
1842 version_string = chip_ids[i].name;
1843
699559f8 1844 revision = SMC_GET_REV(lp);
0a0c72c9
DM
1845 DBG(SMC_DEBUG_MISC, "%s: revision = 0x%04x\n", CARDNAME, revision);
1846
1847 /* At this point I'll assume that the chip is an SMC911x. */
1848 DBG(SMC_DEBUG_MISC, "%s: Found a %s\n", CARDNAME, chip_ids[i].name);
1849
1850 /* Validate the TX FIFO size requested */
1851 if ((tx_fifo_kb < 2) || (tx_fifo_kb > 14)) {
1852 printk(KERN_ERR "Invalid TX FIFO size requested %d\n", tx_fifo_kb);
1853 retval = -EINVAL;
1854 goto err_out;
1855 }
d5498bef 1856
0a0c72c9 1857 /* fill in some of the fields */
0a0c72c9
DM
1858 lp->version = chip_ids[i].id;
1859 lp->revision = revision;
1860 lp->tx_fifo_kb = tx_fifo_kb;
1861 /* Reverse calculate the RX FIFO size from the TX */
1862 lp->tx_fifo_size=(lp->tx_fifo_kb<<10) - 512;
1863 lp->rx_fifo_size= ((0x4000 - 512 - lp->tx_fifo_size) / 16) * 15;
1864
1865 /* Set the automatic flow control values */
1866 switch(lp->tx_fifo_kb) {
d5498bef 1867 /*
0a0c72c9
DM
1868 * AFC_HI is about ((Rx Data Fifo Size)*2/3)/64
1869 * AFC_LO is AFC_HI/2
1870 * BACK_DUR is about 5uS*(AFC_LO) rounded down
1871 */
1872 case 2:/* 13440 Rx Data Fifo Size */
1873 lp->afc_cfg=0x008C46AF;break;
1874 case 3:/* 12480 Rx Data Fifo Size */
1875 lp->afc_cfg=0x0082419F;break;
1876 case 4:/* 11520 Rx Data Fifo Size */
1877 lp->afc_cfg=0x00783C9F;break;
1878 case 5:/* 10560 Rx Data Fifo Size */
1879 lp->afc_cfg=0x006E374F;break;
1880 case 6:/* 9600 Rx Data Fifo Size */
1881 lp->afc_cfg=0x0064328F;break;
1882 case 7:/* 8640 Rx Data Fifo Size */
1883 lp->afc_cfg=0x005A2D7F;break;
1884 case 8:/* 7680 Rx Data Fifo Size */
1885 lp->afc_cfg=0x0050287F;break;
1886 case 9:/* 6720 Rx Data Fifo Size */
1887 lp->afc_cfg=0x0046236F;break;
1888 case 10:/* 5760 Rx Data Fifo Size */
1889 lp->afc_cfg=0x003C1E6F;break;
1890 case 11:/* 4800 Rx Data Fifo Size */
1891 lp->afc_cfg=0x0032195F;break;
d5498bef 1892 /*
0a0c72c9
DM
1893 * AFC_HI is ~1520 bytes less than RX Data Fifo Size
1894 * AFC_LO is AFC_HI/2
1895 * BACK_DUR is about 5uS*(AFC_LO) rounded down
1896 */
1897 case 12:/* 3840 Rx Data Fifo Size */
1898 lp->afc_cfg=0x0024124F;break;
1899 case 13:/* 2880 Rx Data Fifo Size */
1900 lp->afc_cfg=0x0015073F;break;
1901 case 14:/* 1920 Rx Data Fifo Size */
1902 lp->afc_cfg=0x0006032F;break;
1903 default:
d5498bef 1904 PRINTK("%s: ERROR -- no AFC_CFG setting found",
0a0c72c9
DM
1905 dev->name);
1906 break;
1907 }
1908
d5498bef
JG
1909 DBG(SMC_DEBUG_MISC | SMC_DEBUG_TX | SMC_DEBUG_RX,
1910 "%s: tx_fifo %d rx_fifo %d afc_cfg 0x%08x\n", CARDNAME,
0a0c72c9
DM
1911 lp->tx_fifo_size, lp->rx_fifo_size, lp->afc_cfg);
1912
1913 spin_lock_init(&lp->lock);
1914
1915 /* Get the MAC address */
699559f8 1916 SMC_GET_MAC_ADDR(lp, dev->dev_addr);
0a0c72c9
DM
1917
1918 /* now, reset the chip, and put it into a known state */
1919 smc911x_reset(dev);
1920
1921 /*
1922 * If dev->irq is 0, then the device has to be banged on to see
1923 * what the IRQ is.
1924 *
1925 * Specifying an IRQ is done with the assumption that the user knows
1926 * what (s)he is doing. No checking is done!!!!
1927 */
1928 if (dev->irq < 1) {
1929 int trials;
1930
1931 trials = 3;
1932 while (trials--) {
699559f8 1933 dev->irq = smc911x_findirq(dev);
0a0c72c9
DM
1934 if (dev->irq)
1935 break;
1936 /* kick the card and try again */
1937 smc911x_reset(dev);
1938 }
1939 }
1940 if (dev->irq == 0) {
1941 printk("%s: Couldn't autodetect your IRQ. Use irq=xx.\n",
1942 dev->name);
1943 retval = -ENODEV;
1944 goto err_out;
1945 }
1946 dev->irq = irq_canonicalize(dev->irq);
1947
1948 /* Fill in the fields of the device structure with ethernet values. */
1949 ether_setup(dev);
1950
ec4e0cff 1951 dev->netdev_ops = &smc911x_netdev_ops;
0a0c72c9 1952 dev->watchdog_timeo = msecs_to_jiffies(watchdog);
0a0c72c9 1953 dev->ethtool_ops = &smc911x_ethtool_ops;
0a0c72c9 1954
ef8142a5 1955 INIT_WORK(&lp->phy_configure, smc911x_phy_configure);
0a0c72c9
DM
1956 lp->mii.phy_id_mask = 0x1f;
1957 lp->mii.reg_num_mask = 0x1f;
1958 lp->mii.force_media = 0;
1959 lp->mii.full_duplex = 0;
1960 lp->mii.dev = dev;
1961 lp->mii.mdio_read = smc911x_phy_read;
1962 lp->mii.mdio_write = smc911x_phy_write;
1963
1964 /*
1965 * Locate the phy, if any.
1966 */
1967 smc911x_phy_detect(dev);
1968
1969 /* Set default parameters */
1970 lp->msg_enable = NETIF_MSG_LINK;
1971 lp->ctl_rfduplx = 1;
1972 lp->ctl_rspeed = 100;
1973
12c03f59
MD
1974#ifdef SMC_DYNAMIC_BUS_CONFIG
1975 irq_flags = lp->cfg.irq_flags;
1976#else
1977 irq_flags = IRQF_SHARED | SMC_IRQ_SENSE;
1978#endif
1979
0a0c72c9 1980 /* Grab the IRQ */
a0607fd3 1981 retval = request_irq(dev->irq, smc911x_interrupt,
12c03f59 1982 irq_flags, dev->name, dev);
0a0c72c9
DM
1983 if (retval)
1984 goto err_out;
1985
0a0c72c9
DM
1986#ifdef SMC_USE_DMA
1987 lp->rxdma = SMC_DMA_REQUEST(dev, smc911x_rx_dma_irq);
1988 lp->txdma = SMC_DMA_REQUEST(dev, smc911x_tx_dma_irq);
1989 lp->rxdma_active = 0;
1990 lp->txdma_active = 0;
1991 dev->dma = lp->rxdma;
1992#endif
1993
1994 retval = register_netdev(dev);
1995 if (retval == 0) {
1996 /* now, print out the card info, in a short format.. */
1997 printk("%s: %s (rev %d) at %#lx IRQ %d",
1998 dev->name, version_string, lp->revision,
1999 dev->base_addr, dev->irq);
2000
2001#ifdef SMC_USE_DMA
2002 if (lp->rxdma != -1)
2003 printk(" RXDMA %d ", lp->rxdma);
2004
2005 if (lp->txdma != -1)
2006 printk("TXDMA %d", lp->txdma);
2007#endif
2008 printk("\n");
2009 if (!is_valid_ether_addr(dev->dev_addr)) {
2010 printk("%s: Invalid ethernet MAC address. Please "
2011 "set using ifconfig\n", dev->name);
2012 } else {
2013 /* Print the Ethernet address */
fa876b47
HS
2014 printk("%s: Ethernet addr: %pM\n",
2015 dev->name, dev->dev_addr);
0a0c72c9
DM
2016 }
2017
2018 if (lp->phy_type == 0) {
2019 PRINTK("%s: No PHY found\n", dev->name);
2020 } else if ((lp->phy_type & ~0xff) == LAN911X_INTERNAL_PHY_ID) {
2021 PRINTK("%s: LAN911x Internal PHY\n", dev->name);
2022 } else {
2023 PRINTK("%s: External PHY 0x%08x\n", dev->name, lp->phy_type);
2024 }
2025 }
d5498bef 2026
0a0c72c9
DM
2027err_out:
2028#ifdef SMC_USE_DMA
2029 if (retval) {
2030 if (lp->rxdma != -1) {
2031 SMC_DMA_FREE(dev, lp->rxdma);
2032 }
2033 if (lp->txdma != -1) {
2034 SMC_DMA_FREE(dev, lp->txdma);
2035 }
2036 }
2037#endif
2038 return retval;
2039}
2040
2041/*
2042 * smc911x_init(void)
2043 *
2044 * Output:
2045 * 0 --> there is a device
2046 * anything else, error
2047 */
f57628d7 2048static int __devinit smc911x_drv_probe(struct platform_device *pdev)
0a0c72c9
DM
2049{
2050 struct net_device *ndev;
2051 struct resource *res;
ef8142a5 2052 struct smc911x_local *lp;
0a0c72c9
DM
2053 unsigned int *addr;
2054 int ret;
2055
b39d66a8 2056 DBG(SMC_DEBUG_FUNC, "--> %s\n", __func__);
0a0c72c9
DM
2057 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2058 if (!res) {
2059 ret = -ENODEV;
2060 goto out;
2061 }
2062
2063 /*
2064 * Request the regions.
2065 */
2066 if (!request_mem_region(res->start, SMC911X_IO_EXTENT, CARDNAME)) {
2067 ret = -EBUSY;
2068 goto out;
2069 }
2070
2071 ndev = alloc_etherdev(sizeof(struct smc911x_local));
2072 if (!ndev) {
2073 printk("%s: could not allocate device.\n", CARDNAME);
2074 ret = -ENOMEM;
2075 goto release_1;
2076 }
0a0c72c9
DM
2077 SET_NETDEV_DEV(ndev, &pdev->dev);
2078
2079 ndev->dma = (unsigned char)-1;
2080 ndev->irq = platform_get_irq(pdev, 0);
ef8142a5
AM
2081 lp = netdev_priv(ndev);
2082 lp->netdev = ndev;
12c03f59 2083#ifdef SMC_DYNAMIC_BUS_CONFIG
a316084c
AM
2084 {
2085 struct smc911x_platdata *pd = pdev->dev.platform_data;
2086 if (!pd) {
2087 ret = -EINVAL;
2088 goto release_both;
2089 }
2090 memcpy(&lp->cfg, pd, sizeof(lp->cfg));
12c03f59 2091 }
12c03f59 2092#endif
0a0c72c9
DM
2093
2094 addr = ioremap(res->start, SMC911X_IO_EXTENT);
2095 if (!addr) {
2096 ret = -ENOMEM;
2097 goto release_both;
2098 }
2099
2100 platform_set_drvdata(pdev, ndev);
699559f8
MD
2101 lp->base = addr;
2102 ndev->base_addr = res->start;
2103 ret = smc911x_probe(ndev);
0a0c72c9
DM
2104 if (ret != 0) {
2105 platform_set_drvdata(pdev, NULL);
2106 iounmap(addr);
2107release_both:
2108 free_netdev(ndev);
2109release_1:
2110 release_mem_region(res->start, SMC911X_IO_EXTENT);
2111out:
2112 printk("%s: not found (%d).\n", CARDNAME, ret);
2113 }
2114#ifdef SMC_USE_DMA
2115 else {
0a0c72c9
DM
2116 lp->physaddr = res->start;
2117 lp->dev = &pdev->dev;
2118 }
2119#endif
2120
2121 return ret;
2122}
2123
f57628d7 2124static int __devexit smc911x_drv_remove(struct platform_device *pdev)
0a0c72c9
DM
2125{
2126 struct net_device *ndev = platform_get_drvdata(pdev);
699559f8 2127 struct smc911x_local *lp = netdev_priv(ndev);
0a0c72c9
DM
2128 struct resource *res;
2129
b39d66a8 2130 DBG(SMC_DEBUG_FUNC, "--> %s\n", __func__);
0a0c72c9
DM
2131 platform_set_drvdata(pdev, NULL);
2132
2133 unregister_netdev(ndev);
2134
2135 free_irq(ndev->irq, ndev);
2136
2137#ifdef SMC_USE_DMA
2138 {
0a0c72c9
DM
2139 if (lp->rxdma != -1) {
2140 SMC_DMA_FREE(dev, lp->rxdma);
2141 }
2142 if (lp->txdma != -1) {
2143 SMC_DMA_FREE(dev, lp->txdma);
2144 }
2145 }
2146#endif
699559f8 2147 iounmap(lp->base);
0a0c72c9
DM
2148 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2149 release_mem_region(res->start, SMC911X_IO_EXTENT);
2150
2151 free_netdev(ndev);
2152 return 0;
2153}
2154
2155static int smc911x_drv_suspend(struct platform_device *dev, pm_message_t state)
2156{
2157 struct net_device *ndev = platform_get_drvdata(dev);
699559f8 2158 struct smc911x_local *lp = netdev_priv(ndev);
0a0c72c9 2159
b39d66a8 2160 DBG(SMC_DEBUG_FUNC, "--> %s\n", __func__);
0a0c72c9
DM
2161 if (ndev) {
2162 if (netif_running(ndev)) {
2163 netif_device_detach(ndev);
2164 smc911x_shutdown(ndev);
2165#if POWER_DOWN
2166 /* Set D2 - Energy detect only setting */
699559f8 2167 SMC_SET_PMT_CTRL(lp, 2<<12);
0a0c72c9
DM
2168#endif
2169 }
2170 }
2171 return 0;
2172}
2173
2174static int smc911x_drv_resume(struct platform_device *dev)
2175{
2176 struct net_device *ndev = platform_get_drvdata(dev);
2177
b39d66a8 2178 DBG(SMC_DEBUG_FUNC, "--> %s\n", __func__);
0a0c72c9
DM
2179 if (ndev) {
2180 struct smc911x_local *lp = netdev_priv(ndev);
2181
2182 if (netif_running(ndev)) {
2183 smc911x_reset(ndev);
0a0c72c9 2184 if (lp->phy_type != 0)
ef8142a5 2185 smc911x_phy_configure(&lp->phy_configure);
347c8d83 2186 smc911x_enable(ndev);
0a0c72c9
DM
2187 netif_device_attach(ndev);
2188 }
2189 }
2190 return 0;
2191}
2192
2193static struct platform_driver smc911x_driver = {
2194 .probe = smc911x_drv_probe,
f57628d7 2195 .remove = __devexit_p(smc911x_drv_remove),
0a0c72c9
DM
2196 .suspend = smc911x_drv_suspend,
2197 .resume = smc911x_drv_resume,
2198 .driver = {
2199 .name = CARDNAME,
72abb461 2200 .owner = THIS_MODULE,
0a0c72c9
DM
2201 },
2202};
d5498bef 2203
0a0c72c9
DM
2204static int __init smc911x_init(void)
2205{
2206 return platform_driver_register(&smc911x_driver);
2207}
2208
2209static void __exit smc911x_cleanup(void)
2210{
2211 platform_driver_unregister(&smc911x_driver);
2212}
2213
2214module_init(smc911x_init);
2215module_exit(smc911x_cleanup);