]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/sfc/net_driver.h
sfc: make functions static
[net-next-2.6.git] / drivers / net / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
906bb26c 4 * Copyright 2005-2009 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
62776d03
BH
16#if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17#define DEBUG
18#endif
19
8ceee660
BH
20#include <linux/version.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
90d683af 25#include <linux/timer.h>
68e7f45e 26#include <linux/mdio.h>
8ceee660
BH
27#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/device.h>
30#include <linux/highmem.h>
31#include <linux/workqueue.h>
10ed61c4 32#include <linux/vmalloc.h>
37b5a603 33#include <linux/i2c.h>
8ceee660
BH
34
35#include "enum.h"
36#include "bitfield.h"
8ceee660 37
8ceee660
BH
38/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
c5d5f5fd 43
906bb26c 44#define EFX_DRIVER_VERSION "3.0"
8ceee660
BH
45
46#ifdef EFX_ENABLE_DEBUG
47#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
50#define EFX_BUG_ON_PARANOID(x) do {} while (0)
51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
8ceee660
BH
54/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
60#define EFX_MAX_CHANNELS 32
8ceee660
BH
61#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
a4900ac9
BH
63/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
66#define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS
67#define EFX_TXQ_TYPE_OFFLOAD 1
68#define EFX_TXQ_TYPES 2
69#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
60ac1065 70
8ceee660
BH
71/**
72 * struct efx_special_buffer - An Efx special buffer
73 * @addr: CPU base address of the buffer
74 * @dma_addr: DMA base address of the buffer
75 * @len: Buffer length, in bytes
76 * @index: Buffer index within controller;s buffer table
77 * @entries: Number of buffer table entries
78 *
79 * Special buffers are used for the event queues and the TX and RX
80 * descriptor queues for each channel. They are *not* used for the
81 * actual transmit and receive buffers.
8ceee660
BH
82 */
83struct efx_special_buffer {
84 void *addr;
85 dma_addr_t dma_addr;
86 unsigned int len;
87 int index;
88 int entries;
89};
90
127e6e10
BH
91enum efx_flush_state {
92 FLUSH_NONE,
93 FLUSH_PENDING,
94 FLUSH_FAILED,
95 FLUSH_DONE,
96};
97
8ceee660
BH
98/**
99 * struct efx_tx_buffer - An Efx TX buffer
100 * @skb: The associated socket buffer.
101 * Set only on the final fragment of a packet; %NULL for all other
102 * fragments. When this fragment completes, then we can free this
103 * skb.
b9b39b62
BH
104 * @tsoh: The associated TSO header structure, or %NULL if this
105 * buffer is not a TSO header.
8ceee660
BH
106 * @dma_addr: DMA address of the fragment.
107 * @len: Length of this fragment.
108 * This field is zero when the queue slot is empty.
109 * @continuation: True if this fragment is not the end of a packet.
110 * @unmap_single: True if pci_unmap_single should be used.
8ceee660
BH
111 * @unmap_len: Length of this fragment to unmap
112 */
113struct efx_tx_buffer {
114 const struct sk_buff *skb;
b9b39b62 115 struct efx_tso_header *tsoh;
8ceee660
BH
116 dma_addr_t dma_addr;
117 unsigned short len;
dc8cfa55
BH
118 bool continuation;
119 bool unmap_single;
8ceee660
BH
120 unsigned short unmap_len;
121};
122
123/**
124 * struct efx_tx_queue - An Efx TX queue
125 *
126 * This is a ring buffer of TX fragments.
127 * Since the TX completion path always executes on the same
128 * CPU and the xmit path can operate on different CPUs,
129 * performance is increased by ensuring that the completion
130 * path and the xmit path operate on different cache lines.
131 * This is particularly important if the xmit path is always
132 * executing on one CPU which is different from the completion
133 * path. There is also a cache line for members which are
134 * read but not written on the fast path.
135 *
136 * @efx: The associated Efx NIC
137 * @queue: DMA queue number
8ceee660
BH
138 * @channel: The associated channel
139 * @buffer: The software buffer ring
140 * @txd: The hardware descriptor ring
ecc910f5 141 * @ptr_mask: The size of the ring minus 1.
6bc5d3a9 142 * @flushed: Used when handling queue flushing
8ceee660
BH
143 * @read_count: Current read pointer.
144 * This is the number of buffers that have been removed from both rings.
dc8cfa55 145 * @stopped: Stopped count.
8ceee660
BH
146 * Set if this TX queue is currently stopping its port.
147 * @insert_count: Current insert pointer
148 * This is the number of buffers that have been added to the
149 * software ring.
150 * @write_count: Current write pointer
151 * This is the number of buffers that have been added to the
152 * hardware ring.
153 * @old_read_count: The value of read_count when last checked.
154 * This is here for performance reasons. The xmit path will
155 * only get the up-to-date value of read_count if this
156 * variable indicates that the queue is full. This is to
157 * avoid cache-line ping-pong between the xmit path and the
158 * completion path.
b9b39b62
BH
159 * @tso_headers_free: A list of TSO headers allocated for this TX queue
160 * that are not in use, and so available for new TSO sends. The list
161 * is protected by the TX queue lock.
162 * @tso_bursts: Number of times TSO xmit invoked by kernel
163 * @tso_long_headers: Number of packets with headers too long for standard
164 * blocks
165 * @tso_packets: Number of packets via the TSO xmit path
8ceee660
BH
166 */
167struct efx_tx_queue {
168 /* Members which don't change on the fast path */
169 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 170 unsigned queue;
8ceee660
BH
171 struct efx_channel *channel;
172 struct efx_nic *nic;
173 struct efx_tx_buffer *buffer;
174 struct efx_special_buffer txd;
ecc910f5 175 unsigned int ptr_mask;
127e6e10 176 enum efx_flush_state flushed;
8ceee660
BH
177
178 /* Members used mainly on the completion path */
179 unsigned int read_count ____cacheline_aligned_in_smp;
180 int stopped;
181
182 /* Members used only on the xmit path */
183 unsigned int insert_count ____cacheline_aligned_in_smp;
184 unsigned int write_count;
185 unsigned int old_read_count;
b9b39b62
BH
186 struct efx_tso_header *tso_headers_free;
187 unsigned int tso_bursts;
188 unsigned int tso_long_headers;
189 unsigned int tso_packets;
8ceee660
BH
190};
191
192/**
193 * struct efx_rx_buffer - An Efx RX data buffer
194 * @dma_addr: DMA base address of the buffer
195 * @skb: The associated socket buffer, if any.
196 * If both this and page are %NULL, the buffer slot is currently free.
197 * @page: The associated page buffer, if any.
198 * If both this and skb are %NULL, the buffer slot is currently free.
199 * @data: Pointer to ethernet header
200 * @len: Buffer length, in bytes.
8ceee660
BH
201 */
202struct efx_rx_buffer {
203 dma_addr_t dma_addr;
204 struct sk_buff *skb;
205 struct page *page;
206 char *data;
207 unsigned int len;
8ceee660
BH
208};
209
62b330ba
SH
210/**
211 * struct efx_rx_page_state - Page-based rx buffer state
212 *
213 * Inserted at the start of every page allocated for receive buffers.
214 * Used to facilitate sharing dma mappings between recycled rx buffers
215 * and those passed up to the kernel.
216 *
217 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
218 * When refcnt falls to zero, the page is unmapped for dma
219 * @dma_addr: The dma address of this page.
220 */
221struct efx_rx_page_state {
222 unsigned refcnt;
223 dma_addr_t dma_addr;
224
225 unsigned int __pad[0] ____cacheline_aligned;
226};
227
8ceee660
BH
228/**
229 * struct efx_rx_queue - An Efx RX queue
230 * @efx: The associated Efx NIC
8ceee660
BH
231 * @buffer: The software buffer ring
232 * @rxd: The hardware descriptor ring
ecc910f5 233 * @ptr_mask: The size of the ring minus 1.
8ceee660
BH
234 * @added_count: Number of buffers added to the receive queue.
235 * @notified_count: Number of buffers given to NIC (<= @added_count).
236 * @removed_count: Number of buffers removed from the receive queue.
8ceee660
BH
237 * @max_fill: RX descriptor maximum fill level (<= ring size)
238 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
239 * (<= @max_fill)
240 * @fast_fill_limit: The level to which a fast fill will fill
241 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
242 * @min_fill: RX descriptor minimum non-zero fill level.
243 * This records the minimum fill level observed when a ring
244 * refill was triggered.
8ceee660
BH
245 * @alloc_page_count: RX allocation strategy counter.
246 * @alloc_skb_count: RX allocation strategy counter.
90d683af 247 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
6bc5d3a9 248 * @flushed: Use when handling queue flushing
8ceee660
BH
249 */
250struct efx_rx_queue {
251 struct efx_nic *efx;
8ceee660
BH
252 struct efx_rx_buffer *buffer;
253 struct efx_special_buffer rxd;
ecc910f5 254 unsigned int ptr_mask;
8ceee660
BH
255
256 int added_count;
257 int notified_count;
258 int removed_count;
8ceee660
BH
259 unsigned int max_fill;
260 unsigned int fast_fill_trigger;
261 unsigned int fast_fill_limit;
262 unsigned int min_fill;
263 unsigned int min_overfill;
264 unsigned int alloc_page_count;
265 unsigned int alloc_skb_count;
90d683af 266 struct timer_list slow_fill;
8ceee660
BH
267 unsigned int slow_fill_count;
268
127e6e10 269 enum efx_flush_state flushed;
8ceee660
BH
270};
271
272/**
273 * struct efx_buffer - An Efx general-purpose buffer
274 * @addr: host base address of the buffer
275 * @dma_addr: DMA base address of the buffer
276 * @len: Buffer length, in bytes
277 *
754c653a 278 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
279 * MAC stats dumps.
280 */
281struct efx_buffer {
282 void *addr;
283 dma_addr_t dma_addr;
284 unsigned int len;
285};
286
287
8ceee660
BH
288enum efx_rx_alloc_method {
289 RX_ALLOC_METHOD_AUTO = 0,
290 RX_ALLOC_METHOD_SKB = 1,
291 RX_ALLOC_METHOD_PAGE = 2,
292};
293
294/**
295 * struct efx_channel - An Efx channel
296 *
297 * A channel comprises an event queue, at least one TX queue, at least
298 * one RX queue, and an associated tasklet for processing the event
299 * queue.
300 *
301 * @efx: Associated Efx NIC
8ceee660 302 * @channel: Channel instance number
8ceee660
BH
303 * @enabled: Channel enabled indicator
304 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 305 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
306 * @napi_dev: Net device used with NAPI
307 * @napi_str: NAPI control structure
308 * @reset_work: Scheduled reset work thread
309 * @work_pending: Is work pending via NAPI?
310 * @eventq: Event queue buffer
ecc910f5 311 * @eventq_mask: Event queue pointer mask
8ceee660
BH
312 * @eventq_read_ptr: Event queue read pointer
313 * @last_eventq_read_ptr: Last event queue read pointer value.
d730dc52 314 * @magic_count: Event queue test event count
6fb70fd1
BH
315 * @irq_count: Number of IRQs since last adaptive moderation decision
316 * @irq_mod_score: IRQ moderation score
8ceee660
BH
317 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
318 * and diagnostic counters
319 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
320 * descriptors
8ceee660 321 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
322 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
323 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 324 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
325 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
326 * @n_rx_overlength: Count of RX_OVERLENGTH errors
327 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
8313aca3 328 * @rx_queue: RX queue for this channel
a4900ac9
BH
329 * @tx_stop_count: Core TX queue stop count
330 * @tx_stop_lock: Core TX queue stop lock
8313aca3 331 * @tx_queue: TX queues for this channel
8ceee660
BH
332 */
333struct efx_channel {
334 struct efx_nic *efx;
8ceee660 335 int channel;
dc8cfa55 336 bool enabled;
8ceee660 337 int irq;
8ceee660
BH
338 unsigned int irq_moderation;
339 struct net_device *napi_dev;
340 struct napi_struct napi_str;
dc8cfa55 341 bool work_pending;
8ceee660 342 struct efx_special_buffer eventq;
ecc910f5 343 unsigned int eventq_mask;
8ceee660
BH
344 unsigned int eventq_read_ptr;
345 unsigned int last_eventq_read_ptr;
d730dc52 346 unsigned int magic_count;
8ceee660 347
6fb70fd1
BH
348 unsigned int irq_count;
349 unsigned int irq_mod_score;
350
8ceee660
BH
351 int rx_alloc_level;
352 int rx_alloc_push_pages;
8ceee660
BH
353
354 unsigned n_rx_tobe_disc;
8ceee660
BH
355 unsigned n_rx_ip_hdr_chksum_err;
356 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 357 unsigned n_rx_mcast_mismatch;
8ceee660
BH
358 unsigned n_rx_frm_trunc;
359 unsigned n_rx_overlength;
360 unsigned n_skbuff_leaks;
361
362 /* Used to pipeline received packets in order to optimise memory
363 * access with prefetches.
364 */
365 struct efx_rx_buffer *rx_pkt;
dc8cfa55 366 bool rx_pkt_csummed;
8ceee660 367
8313aca3
BH
368 struct efx_rx_queue rx_queue;
369
a4900ac9
BH
370 atomic_t tx_stop_count;
371 spinlock_t tx_stop_lock;
8313aca3
BH
372
373 struct efx_tx_queue tx_queue[2];
8ceee660
BH
374};
375
398468ed
BH
376enum efx_led_mode {
377 EFX_LED_OFF = 0,
378 EFX_LED_ON = 1,
379 EFX_LED_DEFAULT = 2
380};
381
c459302d
BH
382#define STRING_TABLE_LOOKUP(val, member) \
383 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
384
385extern const char *efx_loopback_mode_names[];
386extern const unsigned int efx_loopback_mode_max;
387#define LOOPBACK_MODE(efx) \
388 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
389
c459302d
BH
390extern const char *efx_reset_type_names[];
391extern const unsigned int efx_reset_type_max;
392#define RESET_TYPE(type) \
393 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 394
8ceee660
BH
395enum efx_int_mode {
396 /* Be careful if altering to correct macro below */
397 EFX_INT_MODE_MSIX = 0,
398 EFX_INT_MODE_MSI = 1,
399 EFX_INT_MODE_LEGACY = 2,
400 EFX_INT_MODE_MAX /* Insert any new items before this */
401};
402#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
403
8ceee660
BH
404enum nic_state {
405 STATE_INIT = 0,
406 STATE_RUNNING = 1,
407 STATE_FINI = 2,
3c78708f 408 STATE_DISABLED = 3,
8ceee660
BH
409 STATE_MAX,
410};
411
412/*
413 * Alignment of page-allocated RX buffers
414 *
415 * Controls the number of bytes inserted at the start of an RX buffer.
416 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
417 * of the skb->head for hardware DMA].
418 */
13e9ab11 419#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
8ceee660
BH
420#define EFX_PAGE_IP_ALIGN 0
421#else
422#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
423#endif
424
425/*
426 * Alignment of the skb->head which wraps a page-allocated RX buffer
427 *
428 * The skb allocated to wrap an rx_buffer can have this alignment. Since
429 * the data is memcpy'd from the rx_buf, it does not need to be equal to
430 * EFX_PAGE_IP_ALIGN.
431 */
432#define EFX_PAGE_SKB_ALIGN 2
433
434/* Forward declaration */
435struct efx_nic;
436
437/* Pseudo bit-mask flow control field */
438enum efx_fc_type {
3f926da8
BH
439 EFX_FC_RX = FLOW_CTRL_RX,
440 EFX_FC_TX = FLOW_CTRL_TX,
8ceee660
BH
441 EFX_FC_AUTO = 4,
442};
443
eb50c0d6
BH
444/**
445 * struct efx_link_state - Current state of the link
446 * @up: Link is up
447 * @fd: Link is full-duplex
448 * @fc: Actual flow control flags
449 * @speed: Link speed (Mbps)
450 */
451struct efx_link_state {
452 bool up;
453 bool fd;
454 enum efx_fc_type fc;
455 unsigned int speed;
456};
457
fdaa9aed
SH
458static inline bool efx_link_state_equal(const struct efx_link_state *left,
459 const struct efx_link_state *right)
460{
461 return left->up == right->up && left->fd == right->fd &&
462 left->fc == right->fc && left->speed == right->speed;
463}
464
177dfcd8
BH
465/**
466 * struct efx_mac_operations - Efx MAC operations table
467 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
468 * @update_stats: Update statistics
9007b9fa 469 * @check_fault: Check fault state. True if fault present.
177dfcd8
BH
470 */
471struct efx_mac_operations {
d3245b28 472 int (*reconfigure) (struct efx_nic *efx);
177dfcd8 473 void (*update_stats) (struct efx_nic *efx);
9007b9fa 474 bool (*check_fault)(struct efx_nic *efx);
177dfcd8
BH
475};
476
8ceee660
BH
477/**
478 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
479 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
480 * efx->loopback_modes.
8ceee660
BH
481 * @init: Initialise PHY
482 * @fini: Shut down PHY
483 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
484 * @poll: Update @link_state and report whether it changed.
485 * Serialised by the mac_lock.
177dfcd8
BH
486 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
487 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 488 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 489 * (only needed where AN bit is set in mmds)
4f16c073 490 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 491 * @test_name: Get the name of a PHY-specific test/result
4f16c073 492 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 493 * Flags are the ethtool tests flags.
8ceee660
BH
494 */
495struct efx_phy_operations {
c1c4f453 496 int (*probe) (struct efx_nic *efx);
8ceee660
BH
497 int (*init) (struct efx_nic *efx);
498 void (*fini) (struct efx_nic *efx);
ff3b00a0 499 void (*remove) (struct efx_nic *efx);
d3245b28 500 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 501 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
502 void (*get_settings) (struct efx_nic *efx,
503 struct ethtool_cmd *ecmd);
504 int (*set_settings) (struct efx_nic *efx,
505 struct ethtool_cmd *ecmd);
af4ad9bc 506 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 507 int (*test_alive) (struct efx_nic *efx);
c1c4f453 508 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 509 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
8ceee660
BH
510};
511
f8b87c17
BH
512/**
513 * @enum efx_phy_mode - PHY operating mode flags
514 * @PHY_MODE_NORMAL: on and should pass traffic
515 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
516 * @PHY_MODE_LOW_POWER: set to low power through MDIO
517 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
518 * @PHY_MODE_SPECIAL: on but will not pass traffic
519 */
520enum efx_phy_mode {
521 PHY_MODE_NORMAL = 0,
522 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
523 PHY_MODE_LOW_POWER = 2,
524 PHY_MODE_OFF = 4,
f8b87c17
BH
525 PHY_MODE_SPECIAL = 8,
526};
527
528static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
529{
8c8661e4 530 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
531}
532
8ceee660
BH
533/*
534 * Efx extended statistics
535 *
536 * Not all statistics are provided by all supported MACs. The purpose
537 * is this structure is to contain the raw statistics provided by each
538 * MAC.
539 */
540struct efx_mac_stats {
541 u64 tx_bytes;
542 u64 tx_good_bytes;
543 u64 tx_bad_bytes;
544 unsigned long tx_packets;
545 unsigned long tx_bad;
546 unsigned long tx_pause;
547 unsigned long tx_control;
548 unsigned long tx_unicast;
549 unsigned long tx_multicast;
550 unsigned long tx_broadcast;
551 unsigned long tx_lt64;
552 unsigned long tx_64;
553 unsigned long tx_65_to_127;
554 unsigned long tx_128_to_255;
555 unsigned long tx_256_to_511;
556 unsigned long tx_512_to_1023;
557 unsigned long tx_1024_to_15xx;
558 unsigned long tx_15xx_to_jumbo;
559 unsigned long tx_gtjumbo;
560 unsigned long tx_collision;
561 unsigned long tx_single_collision;
562 unsigned long tx_multiple_collision;
563 unsigned long tx_excessive_collision;
564 unsigned long tx_deferred;
565 unsigned long tx_late_collision;
566 unsigned long tx_excessive_deferred;
567 unsigned long tx_non_tcpudp;
568 unsigned long tx_mac_src_error;
569 unsigned long tx_ip_src_error;
570 u64 rx_bytes;
571 u64 rx_good_bytes;
572 u64 rx_bad_bytes;
573 unsigned long rx_packets;
574 unsigned long rx_good;
575 unsigned long rx_bad;
576 unsigned long rx_pause;
577 unsigned long rx_control;
578 unsigned long rx_unicast;
579 unsigned long rx_multicast;
580 unsigned long rx_broadcast;
581 unsigned long rx_lt64;
582 unsigned long rx_64;
583 unsigned long rx_65_to_127;
584 unsigned long rx_128_to_255;
585 unsigned long rx_256_to_511;
586 unsigned long rx_512_to_1023;
587 unsigned long rx_1024_to_15xx;
588 unsigned long rx_15xx_to_jumbo;
589 unsigned long rx_gtjumbo;
590 unsigned long rx_bad_lt64;
591 unsigned long rx_bad_64_to_15xx;
592 unsigned long rx_bad_15xx_to_jumbo;
593 unsigned long rx_bad_gtjumbo;
594 unsigned long rx_overflow;
595 unsigned long rx_missed;
596 unsigned long rx_false_carrier;
597 unsigned long rx_symbol_error;
598 unsigned long rx_align_error;
599 unsigned long rx_length_error;
600 unsigned long rx_internal_error;
601 unsigned long rx_good_lt64;
602};
603
604/* Number of bits used in a multicast filter hash address */
605#define EFX_MCAST_HASH_BITS 8
606
607/* Number of (single-bit) entries in a multicast filter hash */
608#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
609
610/* An Efx multicast filter hash */
611union efx_multicast_hash {
612 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
613 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
614};
615
64eebcfd
BH
616struct efx_filter_state;
617
8ceee660
BH
618/**
619 * struct efx_nic - an Efx NIC
620 * @name: Device name (net device name or bus id before net device registered)
621 * @pci_dev: The PCI device
622 * @type: Controller type attributes
623 * @legacy_irq: IRQ number
8d9853d9
BH
624 * @workqueue: Workqueue for port reconfigures and the HW monitor.
625 * Work items do not hold and must not acquire RTNL.
6977dc63 626 * @workqueue_name: Name of workqueue
8ceee660
BH
627 * @reset_work: Scheduled reset workitem
628 * @monitor_work: Hardware monitor workitem
629 * @membase_phys: Memory BAR value as physical address
630 * @membase: Memory BAR value
631 * @biu_lock: BIU (bus interface unit) lock
632 * @interrupt_mode: Interrupt mode
6fb70fd1
BH
633 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
634 * @irq_rx_moderation: IRQ moderation time for RX event queues
62776d03 635 * @msg_enable: Log message enable flags
8ceee660
BH
636 * @state: Device state flag. Serialised by the rtnl_lock.
637 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
638 * @tx_queue: TX DMA queues
639 * @rx_queue: RX DMA queues
640 * @channel: Channels
4642610c 641 * @channel_name: Names for channels and their IRQs
ecc910f5
SH
642 * @rxq_entries: Size of receive queues requested by user.
643 * @txq_entries: Size of transmit queues requested by user.
0484e0db 644 * @next_buffer_table: First available buffer table id
28b581ab 645 * @n_channels: Number of channels in use
a4900ac9
BH
646 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
647 * @n_tx_channels: Number of channels used for TX
8ceee660
BH
648 * @rx_buffer_len: RX buffer length
649 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
765c9f46 650 * @rx_indir_table: Indirection table for RSS
0484e0db
BH
651 * @int_error_count: Number of internal errors seen recently
652 * @int_error_expire: Time at which error count will be expired
8ceee660
BH
653 * @irq_status: Interrupt status buffer
654 * @last_irq_cpu: Last CPU to handle interrupt.
655 * This register is written with the SMP processor ID whenever an
754c653a 656 * interrupt is handled. It is used by efx_nic_test_interrupt()
8ceee660 657 * to verify that an interrupt has occurred.
c28884c5 658 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
63695459 659 * @fatal_irq_level: IRQ level (bit number) used for serious errors
4a5b504d 660 * @spi_flash: SPI flash device
76884835 661 * This field will be %NULL if no flash device is present (or for Siena).
4a5b504d 662 * @spi_eeprom: SPI EEPROM device
76884835 663 * This field will be %NULL if no EEPROM device is present (or for Siena).
f4150724 664 * @spi_lock: SPI bus lock
76884835 665 * @mtd_list: List of MTDs attached to the NIC
8ceee660
BH
666 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
667 * @nic_data: Hardware dependant state
8c8661e4
BH
668 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
669 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
8ceee660 670 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
671 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
672 * efx_mac_work() with kernel interfaces. Safe to read under any
673 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
674 * be held to modify it.
8c8661e4 675 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
8ceee660
BH
676 * @port_initialized: Port initialized?
677 * @net_dev: Operating system network device. Consider holding the rtnl lock
678 * @rx_checksum_enabled: RX checksumming enabled
8ceee660
BH
679 * @mac_stats: MAC statistics. These include all statistics the MACs
680 * can provide. Generic code converts these into a standard
681 * &struct net_device_stats.
682 * @stats_buffer: DMA buffer for statistics
8c8661e4 683 * @stats_lock: Statistics update lock. Serialises statistics fetches
177dfcd8 684 * @mac_op: MAC interface
8ceee660
BH
685 * @mac_address: Permanent MAC address
686 * @phy_type: PHY type
ab867461 687 * @mdio_lock: MDIO lock
8ceee660
BH
688 * @phy_op: PHY interface
689 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 690 * @mdio: PHY MDIO interface
8880f4ec 691 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 692 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
9007b9fa 693 * @xmac_poll_required: XMAC link state needs polling
d3245b28 694 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 695 * @link_state: Current state of the link
8ceee660
BH
696 * @n_link_state_changes: Number of times the link has changed state
697 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
698 * @multicast_hash: Multicast hash table
04cc8cac 699 * @wanted_fc: Wanted flow control flags
8be4f3e6 700 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
701 * @loopback_mode: Loopback status
702 * @loopback_modes: Supported loopback mode bitmask
703 * @loopback_selftest: Offline self-test private state
8ceee660 704 *
754c653a 705 * This is stored in the private area of the &struct net_device.
8ceee660
BH
706 */
707struct efx_nic {
708 char name[IFNAMSIZ];
709 struct pci_dev *pci_dev;
710 const struct efx_nic_type *type;
711 int legacy_irq;
712 struct workqueue_struct *workqueue;
6977dc63 713 char workqueue_name[16];
8ceee660
BH
714 struct work_struct reset_work;
715 struct delayed_work monitor_work;
086ea356 716 resource_size_t membase_phys;
8ceee660
BH
717 void __iomem *membase;
718 spinlock_t biu_lock;
719 enum efx_int_mode interrupt_mode;
6fb70fd1
BH
720 bool irq_rx_adaptive;
721 unsigned int irq_rx_moderation;
62776d03 722 u32 msg_enable;
8ceee660 723
8ceee660
BH
724 enum nic_state state;
725 enum reset_type reset_pending;
726
8313aca3 727 struct efx_channel *channel[EFX_MAX_CHANNELS];
efbc2d7c 728 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
8ceee660 729
ecc910f5
SH
730 unsigned rxq_entries;
731 unsigned txq_entries;
0484e0db 732 unsigned next_buffer_table;
a4900ac9
BH
733 unsigned n_channels;
734 unsigned n_rx_channels;
735 unsigned n_tx_channels;
8ceee660
BH
736 unsigned int rx_buffer_len;
737 unsigned int rx_buffer_order;
5d3a6fca 738 u8 rx_hash_key[40];
765c9f46 739 u32 rx_indir_table[128];
8ceee660 740
0484e0db
BH
741 unsigned int_error_count;
742 unsigned long int_error_expire;
743
8ceee660
BH
744 struct efx_buffer irq_status;
745 volatile signed int last_irq_cpu;
c28884c5 746 unsigned irq_zero_count;
63695459 747 unsigned fatal_irq_level;
8ceee660 748
4a5b504d
BH
749 struct efx_spi_device *spi_flash;
750 struct efx_spi_device *spi_eeprom;
f4150724 751 struct mutex spi_lock;
76884835
BH
752#ifdef CONFIG_SFC_MTD
753 struct list_head mtd_list;
754#endif
4a5b504d 755
8ceee660
BH
756 unsigned n_rx_nodesc_drop_cnt;
757
8880f4ec 758 void *nic_data;
8ceee660
BH
759
760 struct mutex mac_lock;
766ca0fa 761 struct work_struct mac_work;
dc8cfa55 762 bool port_enabled;
8c8661e4 763 bool port_inhibited;
8ceee660 764
dc8cfa55 765 bool port_initialized;
8ceee660 766 struct net_device *net_dev;
dc8cfa55 767 bool rx_checksum_enabled;
8ceee660 768
8ceee660
BH
769 struct efx_mac_stats mac_stats;
770 struct efx_buffer stats_buffer;
771 spinlock_t stats_lock;
772
177dfcd8 773 struct efx_mac_operations *mac_op;
8ceee660
BH
774 unsigned char mac_address[ETH_ALEN];
775
c1c4f453 776 unsigned int phy_type;
ab867461 777 struct mutex mdio_lock;
8ceee660
BH
778 struct efx_phy_operations *phy_op;
779 void *phy_data;
68e7f45e 780 struct mdio_if_info mdio;
8880f4ec 781 unsigned int mdio_bus;
f8b87c17 782 enum efx_phy_mode phy_mode;
8ceee660 783
9007b9fa 784 bool xmac_poll_required;
d3245b28 785 u32 link_advertising;
eb50c0d6 786 struct efx_link_state link_state;
8ceee660
BH
787 unsigned int n_link_state_changes;
788
dc8cfa55 789 bool promiscuous;
8ceee660 790 union efx_multicast_hash multicast_hash;
04cc8cac 791 enum efx_fc_type wanted_fc;
8ceee660
BH
792
793 atomic_t rx_reset;
3273c2e8 794 enum efx_loopback_mode loopback_mode;
e58f69f4 795 u64 loopback_modes;
3273c2e8
BH
796
797 void *loopback_selftest;
64eebcfd
BH
798
799 struct efx_filter_state *filter_state;
8ceee660
BH
800};
801
55668611
BH
802static inline int efx_dev_registered(struct efx_nic *efx)
803{
804 return efx->net_dev->reg_state == NETREG_REGISTERED;
805}
806
807/* Net device name, for inclusion in log messages if it has been registered.
808 * Use efx->name not efx->net_dev->name so that races with (un)registration
809 * are harmless.
810 */
811static inline const char *efx_dev_name(struct efx_nic *efx)
812{
813 return efx_dev_registered(efx) ? efx->name : "";
814}
815
8880f4ec
BH
816static inline unsigned int efx_port_num(struct efx_nic *efx)
817{
3df95ce9 818 return efx->net_dev->dev_id;
8880f4ec
BH
819}
820
8ceee660
BH
821/**
822 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
823 * @probe: Probe the controller
824 * @remove: Free resources allocated by probe()
825 * @init: Initialise the controller
826 * @fini: Shut down the controller
827 * @monitor: Periodic function for polling link state and hardware monitor
828 * @reset: Reset the controller hardware and possibly the PHY. This will
829 * be called while the controller is uninitialised.
830 * @probe_port: Probe the MAC and PHY
831 * @remove_port: Free resources allocated by probe_port()
832 * @prepare_flush: Prepare the hardware for flushing the DMA queues
833 * @update_stats: Update statistics not provided by event handling
834 * @start_stats: Start the regular fetching of statistics
835 * @stop_stats: Stop the regular fetching of statistics
06629f07 836 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee
BH
837 * @push_irq_moderation: Apply interrupt moderation value
838 * @push_multicast_hash: Apply multicast hash table
d3245b28 839 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
89c758fa
BH
840 * @get_wol: Get WoL configuration from driver state
841 * @set_wol: Push WoL configuration to the NIC
842 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
9bfc4bb1 843 * @test_registers: Test read/write functionality of control registers
0aa3fbaa 844 * @test_nvram: Test validity of NVRAM contents
b895d73e 845 * @default_mac_ops: efx_mac_operations to set at startup
daeda630 846 * @revision: Hardware architecture revision
8ceee660
BH
847 * @mem_map_size: Memory BAR mapped size
848 * @txd_ptr_tbl_base: TX descriptor ring base address
849 * @rxd_ptr_tbl_base: RX descriptor ring base address
850 * @buf_tbl_base: Buffer table base address
851 * @evq_ptr_tbl_base: Event queue pointer table base address
852 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 853 * @max_dma_mask: Maximum possible DMA mask
39c9cf07
BH
854 * @rx_buffer_hash_size: Size of hash at start of RX buffer
855 * @rx_buffer_padding: Size of padding at end of RX buffer
8ceee660
BH
856 * @max_interrupt_mode: Highest capability interrupt mode supported
857 * from &enum efx_init_mode.
858 * @phys_addr_channels: Number of channels with physically addressed
859 * descriptors
0228f5cd
BH
860 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
861 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
c383b537
BH
862 * @offload_features: net_device feature flags for protocol offload
863 * features implemented in hardware
eb9f6744
BH
864 * @reset_world_flags: Flags for additional components covered by
865 * reset method RESET_TYPE_WORLD
8ceee660
BH
866 */
867struct efx_nic_type {
ef2b90ee
BH
868 int (*probe)(struct efx_nic *efx);
869 void (*remove)(struct efx_nic *efx);
870 int (*init)(struct efx_nic *efx);
871 void (*fini)(struct efx_nic *efx);
872 void (*monitor)(struct efx_nic *efx);
873 int (*reset)(struct efx_nic *efx, enum reset_type method);
874 int (*probe_port)(struct efx_nic *efx);
875 void (*remove_port)(struct efx_nic *efx);
876 void (*prepare_flush)(struct efx_nic *efx);
877 void (*update_stats)(struct efx_nic *efx);
878 void (*start_stats)(struct efx_nic *efx);
879 void (*stop_stats)(struct efx_nic *efx);
06629f07 880 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee
BH
881 void (*push_irq_moderation)(struct efx_channel *channel);
882 void (*push_multicast_hash)(struct efx_nic *efx);
d3245b28 883 int (*reconfigure_port)(struct efx_nic *efx);
89c758fa
BH
884 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
885 int (*set_wol)(struct efx_nic *efx, u32 type);
886 void (*resume_wol)(struct efx_nic *efx);
9bfc4bb1 887 int (*test_registers)(struct efx_nic *efx);
0aa3fbaa 888 int (*test_nvram)(struct efx_nic *efx);
b895d73e
SH
889 struct efx_mac_operations *default_mac_ops;
890
daeda630 891 int revision;
8ceee660
BH
892 unsigned int mem_map_size;
893 unsigned int txd_ptr_tbl_base;
894 unsigned int rxd_ptr_tbl_base;
895 unsigned int buf_tbl_base;
896 unsigned int evq_ptr_tbl_base;
897 unsigned int evq_rptr_tbl_base;
9bbd7d9a 898 u64 max_dma_mask;
39c9cf07 899 unsigned int rx_buffer_hash_size;
8ceee660
BH
900 unsigned int rx_buffer_padding;
901 unsigned int max_interrupt_mode;
902 unsigned int phys_addr_channels;
0228f5cd
BH
903 unsigned int tx_dc_base;
904 unsigned int rx_dc_base;
c383b537 905 unsigned long offload_features;
eb9f6744 906 u32 reset_world_flags;
8ceee660
BH
907};
908
909/**************************************************************************
910 *
911 * Prototypes and inline functions
912 *
913 *************************************************************************/
914
f7d12cdc
BH
915static inline struct efx_channel *
916efx_get_channel(struct efx_nic *efx, unsigned index)
917{
918 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
8313aca3 919 return efx->channel[index];
f7d12cdc
BH
920}
921
8ceee660
BH
922/* Iterate over all used channels */
923#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
924 for (_channel = (_efx)->channel[0]; \
925 _channel; \
926 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
927 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 928
8313aca3
BH
929extern struct efx_tx_queue *
930efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type);
f7d12cdc
BH
931
932static inline struct efx_tx_queue *
933efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
934{
935 struct efx_tx_queue *tx_queue = channel->tx_queue;
936 EFX_BUG_ON_PARANOID(type >= EFX_TXQ_TYPES);
8313aca3 937 return tx_queue->channel ? tx_queue + type : NULL;
f7d12cdc 938}
8ceee660
BH
939
940/* Iterate over all TX queues belonging to a channel */
941#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
8313aca3 942 for (_tx_queue = efx_channel_get_tx_queue(channel, 0); \
a4900ac9
BH
943 _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
944 _tx_queue++)
8ceee660 945
f7d12cdc
BH
946static inline struct efx_rx_queue *
947efx_get_rx_queue(struct efx_nic *efx, unsigned index)
948{
949 EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
8313aca3 950 return &efx->channel[index]->rx_queue;
f7d12cdc
BH
951}
952
f7d12cdc
BH
953static inline struct efx_rx_queue *
954efx_channel_get_rx_queue(struct efx_channel *channel)
955{
8313aca3
BH
956 return channel->channel < channel->efx->n_rx_channels ?
957 &channel->rx_queue : NULL;
f7d12cdc
BH
958}
959
8ceee660
BH
960/* Iterate over all RX queues belonging to a channel */
961#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
8313aca3 962 for (_rx_queue = efx_channel_get_rx_queue(channel); \
a2589027 963 _rx_queue; \
8313aca3 964 _rx_queue = NULL)
8ceee660 965
ba1e8a35
BH
966static inline struct efx_channel *
967efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
968{
8313aca3 969 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
970}
971
972static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
973{
8313aca3 974 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
975}
976
8ceee660
BH
977/* Returns a pointer to the specified receive buffer in the RX
978 * descriptor queue.
979 */
980static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
981 unsigned int index)
982{
807540ba 983 return &rx_queue->buffer[index];
8ceee660
BH
984}
985
986/* Set bit in a little-endian bitfield */
18c2fc04 987static inline void set_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
988{
989 addr[nr / 8] |= (1 << (nr % 8));
990}
991
992/* Clear bit in a little-endian bitfield */
18c2fc04 993static inline void clear_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
994{
995 addr[nr / 8] &= ~(1 << (nr % 8));
996}
997
998
999/**
1000 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1001 *
1002 * This calculates the maximum frame length that will be used for a
1003 * given MTU. The frame length will be equal to the MTU plus a
1004 * constant amount of header space and padding. This is the quantity
1005 * that the net driver will program into the MAC as the maximum frame
1006 * length.
1007 *
754c653a 1008 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1009 * length, so we round up to the nearest 8.
cc11763b
BH
1010 *
1011 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1012 * XGMII cycle). If the frame length reaches the maximum value in the
1013 * same cycle, the XMAC can miss the IPG altogether. We work around
1014 * this by adding a further 16 bytes.
8ceee660
BH
1015 */
1016#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1017 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660
BH
1018
1019
1020#endif /* EFX_NET_DRIVER_H */