]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/ixgbe/ixgbe_common.h
net: netif_device_attach/detach should start/stop all queues
[net-next-2.6.git] / drivers / net / ixgbe / ixgbe_common.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
3efac5a0 4 Copyright(c) 1999 - 2009 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_COMMON_H_
29#define _IXGBE_COMMON_H_
30
31#include "ixgbe_type.h"
32
c44ade9e
JB
33s32 ixgbe_init_ops_generic(struct ixgbe_hw *hw);
34s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw);
35s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw);
36s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw);
37s32 ixgbe_read_pba_num_generic(struct ixgbe_hw *hw, u32 *pba_num);
38s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr);
39s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw);
11afc1b1 40void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw);
c44ade9e
JB
41s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw);
42
43s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index);
44s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index);
45
46s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw);
11afc1b1 47s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
c44ade9e
JB
48s32 ixgbe_read_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 *data);
49s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
50 u16 *data);
51s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
52 u16 *checksum_val);
53s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw);
54
55s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
56 u32 enable_addr);
57s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index);
58s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw);
59s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw, u8 *mc_addr_list,
60 u32 mc_addr_count,
61 ixgbe_mc_addr_itr func);
62s32 ixgbe_update_uc_addr_list_generic(struct ixgbe_hw *hw, u8 *addr_list,
63 u32 addr_count, ixgbe_mc_addr_itr func);
64s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw);
65s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw);
11afc1b1 66s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval);
0ecc061d
PWJ
67s32 ixgbe_setup_fc_generic(struct ixgbe_hw *hw, s32 packetbuf_num);
68s32 ixgbe_fc_enable(struct ixgbe_hw *hw, s32 packtetbuf_num);
69s32 ixgbe_fc_autoneg(struct ixgbe_hw *hw);
9a799d71 70
c44ade9e 71s32 ixgbe_validate_mac_addr(u8 *mac_addr);
9a799d71
AK
72s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask);
73void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask);
74s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw);
75
c44ade9e
JB
76s32 ixgbe_read_analog_reg8_generic(struct ixgbe_hw *hw, u32 reg, u8 *val);
77s32 ixgbe_write_analog_reg8_generic(struct ixgbe_hw *hw, u32 reg, u8 val);
9a799d71
AK
78
79#define IXGBE_WRITE_REG(a, reg, value) writel((value), ((a)->hw_addr + (reg)))
80
11afc1b1
PW
81#ifndef writeq
82#define writeq(val, addr) writel((u32) (val), addr); \
83 writel((u32) (val >> 32), (addr + 4));
84#endif
85
86#define IXGBE_WRITE_REG64(a, reg, value) writeq((value), ((a)->hw_addr + (reg)))
87
9a799d71
AK
88#define IXGBE_READ_REG(a, reg) readl((a)->hw_addr + (reg))
89
90#define IXGBE_WRITE_REG_ARRAY(a, reg, offset, value) (\
91 writel((value), ((a)->hw_addr + (reg) + ((offset) << 2))))
92
93#define IXGBE_READ_REG_ARRAY(a, reg, offset) (\
94 readl((a)->hw_addr + (reg) + ((offset) << 2)))
95
96#define IXGBE_WRITE_FLUSH(a) IXGBE_READ_REG(a, IXGBE_STATUS)
97
98#ifdef DEBUG
b453368d 99extern char *ixgbe_get_hw_dev_name(struct ixgbe_hw *hw);
9a799d71 100#define hw_dbg(hw, format, arg...) \
b453368d 101 printk(KERN_DEBUG "%s: " format, ixgbe_get_hw_dev_name(hw), ##arg)
9a799d71 102#else
b453368d 103#define hw_dbg(hw, format, arg...) do {} while (0)
9a799d71
AK
104#endif
105
106#endif /* IXGBE_COMMON */