]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/ixgbe/ixgbe.h
ixgbe: Set Priority Flow Control low water threshhold for DCB
[net-next-2.6.git] / drivers / net / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
3efac5a0 4 Copyright(c) 1999 - 2009 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
6fabd715 34#include <linux/aer.h>
9a799d71
AK
35
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
2f90b865 38#include "ixgbe_dcb.h"
eacd73f7
YZ
39#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
40#define IXGBE_FCOE
41#include "ixgbe_fcoe.h"
42#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 43#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
44#include <linux/dca.h>
45#endif
9a799d71 46
9a799d71
AK
47#define PFX "ixgbe: "
48#define DPRINTK(nlevel, klevel, fmt, args...) \
49 ((void)((NETIF_MSG_##nlevel & adapter->msg_enable) && \
50 printk(KERN_##klevel PFX "%s: %s: " fmt, adapter->netdev->name, \
b39d66a8 51 __func__ , ## args)))
9a799d71
AK
52
53/* TX/RX descriptor defines */
54#define IXGBE_DEFAULT_TXD 1024
55#define IXGBE_MAX_TXD 4096
56#define IXGBE_MIN_TXD 64
57
58#define IXGBE_DEFAULT_RXD 1024
59#define IXGBE_MAX_RXD 4096
60#define IXGBE_MIN_RXD 64
61
9a799d71
AK
62/* flow control */
63#define IXGBE_DEFAULT_FCRTL 0x10000
2b9ade93 64#define IXGBE_MIN_FCRTL 0x40
9a799d71
AK
65#define IXGBE_MAX_FCRTL 0x7FF80
66#define IXGBE_DEFAULT_FCRTH 0x20000
2b9ade93 67#define IXGBE_MIN_FCRTH 0x600
9a799d71 68#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 69#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
70#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
74#define IXGBE_RXBUFFER_64 64 /* Used for packet split */
75#define IXGBE_RXBUFFER_128 128 /* Used for packet split */
76#define IXGBE_RXBUFFER_256 256 /* Used for packet split */
77#define IXGBE_RXBUFFER_2048 2048
32344a39 78#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71
AK
79
80#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
81
82#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
83
9a799d71
AK
84/* How many Rx Buffers do we bundle into one write to the hardware ? */
85#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
86
87#define IXGBE_TX_FLAGS_CSUM (u32)(1)
88#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
89#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
90#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
eacd73f7
YZ
91#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
92#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
9a799d71 93#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
2f90b865 94#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
9a799d71
AK
95#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
96
97/* wrapper around a pointer to a socket buffer,
98 * so a DMA handle can be stored along with the buffer */
99struct ixgbe_tx_buffer {
100 struct sk_buff *skb;
101 dma_addr_t dma;
102 unsigned long time_stamp;
103 u16 length;
104 u16 next_to_watch;
105};
106
107struct ixgbe_rx_buffer {
108 struct sk_buff *skb;
109 dma_addr_t dma;
110 struct page *page;
111 dma_addr_t page_dma;
762f4c57 112 unsigned int page_offset;
9a799d71
AK
113};
114
115struct ixgbe_queue_stats {
116 u64 packets;
117 u64 bytes;
118};
119
120struct ixgbe_ring {
9a799d71
AK
121 void *desc; /* descriptor ring memory */
122 dma_addr_t dma; /* phys. address of descriptor ring */
123 unsigned int size; /* length in bytes */
124 unsigned int count; /* amount of descriptors */
125 unsigned int next_to_use;
126 unsigned int next_to_clean;
127
021230d4 128 int queue_index; /* needed for multiqueue queue management */
9a799d71
AK
129 union {
130 struct ixgbe_tx_buffer *tx_buffer_info;
131 struct ixgbe_rx_buffer *rx_buffer_info;
132 };
133
134 u16 head;
135 u16 tail;
136
f494e8fa
AV
137 unsigned int total_bytes;
138 unsigned int total_packets;
9a799d71 139
021230d4
AV
140 u16 reg_idx; /* holds the special value that gets the hardware register
141 * offset associated with this ring, which is different
2f90b865 142 * for DCB and RSS modes */
bd0362dd 143
5dd2d332 144#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
145 /* cpu for tx queue */
146 int cpu;
147#endif
9a799d71 148 struct ixgbe_queue_stats stats;
e8e26350
PW
149 u64 v_idx; /* maps directly to the index for this ring in the hardware
150 * vector array, can also be used for finding the bit in EICR
151 * and friends that represents the vector for this ring */
9a799d71 152
9a799d71 153
9a799d71 154 u16 work_limit; /* max work per interrupt */
7c6e0a43 155 u16 rx_buf_len;
f8212f97 156 u64 rsc_count; /* stat for coalesced packets */
9a799d71
AK
157};
158
c7e4358a
SN
159enum ixgbe_ring_f_enum {
160 RING_F_NONE = 0,
161 RING_F_DCB,
162 RING_F_VMDQ,
163 RING_F_RSS,
0331a832
YZ
164#ifdef IXGBE_FCOE
165 RING_F_FCOE,
166#endif /* IXGBE_FCOE */
c7e4358a
SN
167
168 RING_F_ARRAY_SIZE /* must be last in enum set */
169};
170
2f90b865 171#define IXGBE_MAX_DCB_INDICES 8
021230d4
AV
172#define IXGBE_MAX_RSS_INDICES 16
173#define IXGBE_MAX_VMDQ_INDICES 16
0331a832
YZ
174#ifdef IXGBE_FCOE
175#define IXGBE_MAX_FCOE_INDICES 8
176#endif /* IXGBE_FCOE */
021230d4
AV
177struct ixgbe_ring_feature {
178 int indices;
179 int mask;
180};
181
e8e26350
PW
182#define MAX_RX_QUEUES 128
183#define MAX_TX_QUEUES 128
021230d4 184
2f90b865
AD
185#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
186 ? 8 : 1)
187#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
188
021230d4
AV
189/* MAX_MSIX_Q_VECTORS of these are allocated,
190 * but we only use one per queue-specific vector.
191 */
192struct ixgbe_q_vector {
193 struct ixgbe_adapter *adapter;
194 struct napi_struct napi;
195 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
196 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
197 u8 rxr_count; /* Rx ring count assigned to this vector */
198 u8 txr_count; /* Tx ring count assigned to this vector */
30efa5a3
JB
199 u8 tx_itr;
200 u8 rx_itr;
021230d4 201 u32 eitr;
7a921c93 202 u32 v_idx; /* vector index in list */
021230d4
AV
203};
204
9a799d71 205/* Helper macros to switch between ints/sec and what the register uses.
509ee935
JB
206 * And yes, it's the same math going both ways. The lowest value
207 * supported by all of the ixgbe hardware is 8.
9a799d71
AK
208 */
209#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
509ee935 210 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
9a799d71
AK
211#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
212
213#define IXGBE_DESC_UNUSED(R) \
214 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
215 (R)->next_to_clean - (R)->next_to_use - 1)
216
217#define IXGBE_RX_DESC_ADV(R, i) \
218 (&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
219#define IXGBE_TX_DESC_ADV(R, i) \
220 (&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
221#define IXGBE_TX_CTXTDESC_ADV(R, i) \
222 (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))
223
224#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
63f39bd1
YZ
225#ifdef IXGBE_FCOE
226/* Use 3K as the baby jumbo frame size for FCoE */
227#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
228#endif /* IXGBE_FCOE */
9a799d71 229
021230d4
AV
230#define OTHER_VECTOR 1
231#define NON_Q_VECTORS (OTHER_VECTOR)
232
e8e26350
PW
233#define MAX_MSIX_VECTORS_82599 64
234#define MAX_MSIX_Q_VECTORS_82599 64
eb7f139c
PWJ
235#define MAX_MSIX_VECTORS_82598 18
236#define MAX_MSIX_Q_VECTORS_82598 16
237
e8e26350
PW
238#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
239#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 240
021230d4 241#define MIN_MSIX_Q_VECTORS 2
021230d4
AV
242#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
243
9a799d71
AK
244/* board specific private data structure */
245struct ixgbe_adapter {
246 struct timer_list watchdog_timer;
247 struct vlan_group *vlgrp;
248 u16 bd_number;
9a799d71 249 struct work_struct reset_task;
7a921c93 250 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
e8e26350 251 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
2f90b865
AD
252 struct ixgbe_dcb_config dcb_cfg;
253 struct ixgbe_dcb_config temp_dcb_cfg;
254 u8 dcb_set_bitmap;
9a799d71 255
f494e8fa
AV
256 /* Interrupt Throttle Rate */
257 u32 itr_setting;
258 u16 eitr_low;
259 u16 eitr_high;
260
9a799d71
AK
261 /* TX */
262 struct ixgbe_ring *tx_ring; /* One per active queue */
30efa5a3 263 int num_tx_queues;
9a799d71 264 u64 restart_queue;
30efa5a3 265 u64 hw_csum_tx_good;
9a799d71
AK
266 u64 lsc_int;
267 u64 hw_tso_ctxt;
268 u64 hw_tso6_ctxt;
269 u32 tx_timeout_count;
270 bool detect_tx_hung;
271
272 /* RX */
273 struct ixgbe_ring *rx_ring; /* One per active queue */
30efa5a3 274 int num_rx_queues;
9a799d71 275 u64 hw_csum_rx_error;
e8e26350 276 u64 hw_rx_no_dma_resources;
9a799d71
AK
277 u64 hw_csum_rx_good;
278 u64 non_eop_descs;
021230d4 279 int num_msix_vectors;
eb7f139c 280 int max_msix_q_vectors; /* true count of q_vectors for device */
c7e4358a 281 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
9a799d71
AK
282 struct msix_entry *msix_entries;
283
284 u64 rx_hdr_split;
285 u32 alloc_rx_page_failed;
286 u32 alloc_rx_buff_failed;
287
021230d4
AV
288 /* Some features need tri-state capability,
289 * thus the additional *_CAPABLE flags.
290 */
9a799d71 291 u32 flags;
96b0e0f6
JB
292#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
293#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
294#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
295#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
296#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
297#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
298#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
299#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
300#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
301#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
302#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
303#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
304#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
e8e26350 305#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
96b0e0f6
JB
306#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
307#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
308#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
309#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
0befdb3e 310#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
96b0e0f6
JB
311#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
312#define IXGBE_FLAG_IN_WATCHDOG_TASK (u32)(1 << 23)
e8e26350
PW
313#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 24)
314#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 25)
f8212f97
AD
315#define IXGBE_FLAG_RSC_CAPABLE (u32)(1 << 26)
316#define IXGBE_FLAG_RSC_ENABLED (u32)(1 << 27)
eacd73f7 317#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 29)
96b0e0f6
JB
318
319/* default to trying for four seconds */
320#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
9a799d71
AK
321
322 /* OS defined structs */
323 struct net_device *netdev;
324 struct pci_dev *pdev;
325 struct net_device_stats net_stats;
326
327 /* structs defined in ixgbe_hw.h */
328 struct ixgbe_hw hw;
329 u16 msg_enable;
330 struct ixgbe_hw_stats stats;
021230d4
AV
331
332 /* Interrupt Throttle Rate */
30efa5a3 333 u32 eitr_param;
9a799d71
AK
334
335 unsigned long state;
336 u64 tx_busy;
30efa5a3
JB
337 unsigned int tx_ring_count;
338 unsigned int rx_ring_count;
cf8280ee
JB
339
340 u32 link_speed;
341 bool link_up;
342 unsigned long link_check_timeout;
343
344 struct work_struct watchdog_task;
c4900be0
DS
345 struct work_struct sfp_task;
346 struct timer_list sfp_timer;
e8e26350
PW
347 struct work_struct multispeed_fiber_task;
348 struct work_struct sfp_config_module_task;
d0ed8937
YZ
349#ifdef IXGBE_FCOE
350 struct ixgbe_fcoe fcoe;
351#endif /* IXGBE_FCOE */
f8212f97 352 u64 rsc_count;
e8e26350 353 u32 wol;
34b0368c 354 u16 eeprom_version;
9a799d71
AK
355};
356
357enum ixbge_state_t {
358 __IXGBE_TESTING,
359 __IXGBE_RESETTING,
c4900be0
DS
360 __IXGBE_DOWN,
361 __IXGBE_SFP_MODULE_NOT_FOUND
9a799d71
AK
362};
363
364enum ixgbe_boards {
3957d63d 365 board_82598,
e8e26350 366 board_82599,
9a799d71
AK
367};
368
3957d63d 369extern struct ixgbe_info ixgbe_82598_info;
e8e26350 370extern struct ixgbe_info ixgbe_82599_info;
7a6b6f51 371#ifdef CONFIG_IXGBE_DCB
2f90b865
AD
372extern struct dcbnl_rtnl_ops dcbnl_ops;
373extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
374 struct ixgbe_dcb_config *dst_dcb_cfg,
375 int tc_max);
376#endif
9a799d71
AK
377
378extern char ixgbe_driver_name[];
9c8eb720 379extern const char ixgbe_driver_version[];
9a799d71
AK
380
381extern int ixgbe_up(struct ixgbe_adapter *adapter);
382extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 383extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 384extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 385extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b4617240
PW
386extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
387extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
388extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
389extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
390extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 391extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
7a921c93 392extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
509ee935 393extern void ixgbe_write_eitr(struct ixgbe_adapter *, int, u32);
eacd73f7
YZ
394#ifdef IXGBE_FCOE
395extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
396extern int ixgbe_fso(struct ixgbe_adapter *adapter,
397 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
398 u32 tx_flags, u8 *hdr_len);
332d4a7d
YZ
399extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
400extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
401 union ixgbe_adv_rx_desc *rx_desc,
402 struct sk_buff *skb);
403extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
404 struct scatterlist *sgl, unsigned int sgc);
405extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
eacd73f7 406#endif /* IXGBE_FCOE */
9a799d71
AK
407
408#endif /* _IXGBE_H_ */