]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/ioc3-eth.c
[TG3]: Fix race condition when calling register_netdev().
[net-next-2.6.git] / drivers / net / ioc3-eth.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Driver for SGI's IOC3 based Ethernet cards as found in the PCI card.
7 *
8 * Copyright (C) 1999, 2000, 2001, 2003 Ralf Baechle
9 * Copyright (C) 1995, 1999, 2000, 2001 by Silicon Graphics, Inc.
10 *
11 * References:
12 * o IOC3 ASIC specification 4.51, 1996-04-18
13 * o IEEE 802.3 specification, 2000 edition
14 * o DP38840A Specification, National Semiconductor, March 1997
15 *
16 * To do:
17 *
18 * o Handle allocation failures in ioc3_alloc_skb() more gracefully.
19 * o Handle allocation failures in ioc3_init_rings().
20 * o Use prefetching for large packets. What is a good lower limit for
21 * prefetching?
22 * o We're probably allocating a bit too much memory.
23 * o Use hardware checksums.
24 * o Convert to using a IOC3 meta driver.
25 * o Which PHYs might possibly be attached to the IOC3 in real live,
26 * which workarounds are required for them? Do we ever have Lucent's?
27 * o For the 2.5 branch kill the mii-tool ioctls.
28 */
29
30#define IOC3_NAME "ioc3-eth"
d5b20697 31#define IOC3_VERSION "2.6.3-4"
1da177e4 32
1da177e4
LT
33#include <linux/init.h>
34#include <linux/delay.h>
35#include <linux/kernel.h>
36#include <linux/mm.h>
37#include <linux/errno.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/crc32.h>
41#include <linux/mii.h>
42#include <linux/in.h>
43#include <linux/ip.h>
44#include <linux/tcp.h>
45#include <linux/udp.h>
910638ae 46#include <linux/dma-mapping.h>
1da177e4
LT
47
48#ifdef CONFIG_SERIAL_8250
15a93807
RB
49#include <linux/serial_core.h>
50#include <linux/serial_8250.h>
1da177e4
LT
51#endif
52
53#include <linux/netdevice.h>
54#include <linux/etherdevice.h>
55#include <linux/ethtool.h>
56#include <linux/skbuff.h>
57#include <net/ip.h>
58
59#include <asm/byteorder.h>
1da177e4
LT
60#include <asm/io.h>
61#include <asm/pgtable.h>
62#include <asm/uaccess.h>
63#include <asm/sn/types.h>
64#include <asm/sn/sn0/addrs.h>
65#include <asm/sn/sn0/hubni.h>
66#include <asm/sn/sn0/hubio.h>
67#include <asm/sn/klconfig.h>
68#include <asm/sn/ioc3.h>
69#include <asm/sn/sn0/ip27.h>
70#include <asm/pci/bridge.h>
71
72/*
73 * 64 RX buffers. This is tunable in the range of 16 <= x < 512. The
74 * value must be a power of two.
75 */
76#define RX_BUFFS 64
77
78#define ETCSR_FD ((17<<ETCSR_IPGR2_SHIFT) | (11<<ETCSR_IPGR1_SHIFT) | 21)
79#define ETCSR_HD ((21<<ETCSR_IPGR2_SHIFT) | (21<<ETCSR_IPGR1_SHIFT) | 21)
80
81/* Private per NIC data of the driver. */
82struct ioc3_private {
83 struct ioc3 *regs;
84 unsigned long *rxr; /* pointer to receiver ring */
85 struct ioc3_etxd *txr;
86 struct sk_buff *rx_skbs[512];
87 struct sk_buff *tx_skbs[128];
88 struct net_device_stats stats;
89 int rx_ci; /* RX consumer index */
90 int rx_pi; /* RX producer index */
91 int tx_ci; /* TX consumer index */
92 int tx_pi; /* TX producer index */
93 int txqlen;
94 u32 emcr, ehar_h, ehar_l;
95 spinlock_t ioc3_lock;
96 struct mii_if_info mii;
97 struct pci_dev *pdev;
98
99 /* Members used by autonegotiation */
100 struct timer_list ioc3_timer;
101};
102
103static inline struct net_device *priv_netdev(struct ioc3_private *dev)
104{
105 return (void *)dev - ((sizeof(struct net_device) + 31) & ~31);
106}
107
108static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
109static void ioc3_set_multicast_list(struct net_device *dev);
110static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev);
111static void ioc3_timeout(struct net_device *dev);
112static inline unsigned int ioc3_hash(const unsigned char *addr);
113static inline void ioc3_stop(struct ioc3_private *ip);
114static void ioc3_init(struct net_device *dev);
115
116static const char ioc3_str[] = "IOC3 Ethernet";
7282d491 117static const struct ethtool_ops ioc3_ethtool_ops;
1da177e4
LT
118
119/* We use this to acquire receive skb's that we can DMA directly into. */
120
121#define IOC3_CACHELINE 128UL
122
123static inline unsigned long aligned_rx_skb_addr(unsigned long addr)
124{
125 return (~addr + 1) & (IOC3_CACHELINE - 1UL);
126}
127
128static inline struct sk_buff * ioc3_alloc_skb(unsigned long length,
129 unsigned int gfp_mask)
130{
131 struct sk_buff *skb;
132
133 skb = alloc_skb(length + IOC3_CACHELINE - 1, gfp_mask);
134 if (likely(skb)) {
135 int offset = aligned_rx_skb_addr((unsigned long) skb->data);
136 if (offset)
137 skb_reserve(skb, offset);
138 }
139
140 return skb;
141}
142
143static inline unsigned long ioc3_map(void *ptr, unsigned long vdev)
144{
145#ifdef CONFIG_SGI_IP27
d955d90b 146 vdev <<= 57; /* Shift to PCI64_ATTR_VIRTUAL */
1da177e4
LT
147
148 return vdev | (0xaUL << PCI64_ATTR_TARG_SHFT) | PCI64_ATTR_PREF |
149 ((unsigned long)ptr & TO_PHYS_MASK);
150#else
151 return virt_to_bus(ptr);
152#endif
153}
154
155/* BEWARE: The IOC3 documentation documents the size of rx buffers as
156 1644 while it's actually 1664. This one was nasty to track down ... */
157#define RX_OFFSET 10
158#define RX_BUF_ALLOC_SIZE (1664 + RX_OFFSET + IOC3_CACHELINE)
159
160/* DMA barrier to separate cached and uncached accesses. */
161#define BARRIER() \
162 __asm__("sync" ::: "memory")
163
164
165#define IOC3_SIZE 0x100000
166
167/*
168 * IOC3 is a big endian device
169 *
170 * Unorthodox but makes the users of these macros more readable - the pointer
171 * to the IOC3's memory mapped registers is expected as struct ioc3 * ioc3
172 * in the environment.
173 */
174#define ioc3_r_mcr() be32_to_cpu(ioc3->mcr)
175#define ioc3_w_mcr(v) do { ioc3->mcr = cpu_to_be32(v); } while (0)
176#define ioc3_w_gpcr_s(v) do { ioc3->gpcr_s = cpu_to_be32(v); } while (0)
177#define ioc3_r_emcr() be32_to_cpu(ioc3->emcr)
178#define ioc3_w_emcr(v) do { ioc3->emcr = cpu_to_be32(v); } while (0)
179#define ioc3_r_eisr() be32_to_cpu(ioc3->eisr)
180#define ioc3_w_eisr(v) do { ioc3->eisr = cpu_to_be32(v); } while (0)
181#define ioc3_r_eier() be32_to_cpu(ioc3->eier)
182#define ioc3_w_eier(v) do { ioc3->eier = cpu_to_be32(v); } while (0)
183#define ioc3_r_ercsr() be32_to_cpu(ioc3->ercsr)
184#define ioc3_w_ercsr(v) do { ioc3->ercsr = cpu_to_be32(v); } while (0)
185#define ioc3_r_erbr_h() be32_to_cpu(ioc3->erbr_h)
186#define ioc3_w_erbr_h(v) do { ioc3->erbr_h = cpu_to_be32(v); } while (0)
187#define ioc3_r_erbr_l() be32_to_cpu(ioc3->erbr_l)
188#define ioc3_w_erbr_l(v) do { ioc3->erbr_l = cpu_to_be32(v); } while (0)
189#define ioc3_r_erbar() be32_to_cpu(ioc3->erbar)
190#define ioc3_w_erbar(v) do { ioc3->erbar = cpu_to_be32(v); } while (0)
191#define ioc3_r_ercir() be32_to_cpu(ioc3->ercir)
192#define ioc3_w_ercir(v) do { ioc3->ercir = cpu_to_be32(v); } while (0)
193#define ioc3_r_erpir() be32_to_cpu(ioc3->erpir)
194#define ioc3_w_erpir(v) do { ioc3->erpir = cpu_to_be32(v); } while (0)
195#define ioc3_r_ertr() be32_to_cpu(ioc3->ertr)
196#define ioc3_w_ertr(v) do { ioc3->ertr = cpu_to_be32(v); } while (0)
197#define ioc3_r_etcsr() be32_to_cpu(ioc3->etcsr)
198#define ioc3_w_etcsr(v) do { ioc3->etcsr = cpu_to_be32(v); } while (0)
199#define ioc3_r_ersr() be32_to_cpu(ioc3->ersr)
200#define ioc3_w_ersr(v) do { ioc3->ersr = cpu_to_be32(v); } while (0)
201#define ioc3_r_etcdc() be32_to_cpu(ioc3->etcdc)
202#define ioc3_w_etcdc(v) do { ioc3->etcdc = cpu_to_be32(v); } while (0)
203#define ioc3_r_ebir() be32_to_cpu(ioc3->ebir)
204#define ioc3_w_ebir(v) do { ioc3->ebir = cpu_to_be32(v); } while (0)
205#define ioc3_r_etbr_h() be32_to_cpu(ioc3->etbr_h)
206#define ioc3_w_etbr_h(v) do { ioc3->etbr_h = cpu_to_be32(v); } while (0)
207#define ioc3_r_etbr_l() be32_to_cpu(ioc3->etbr_l)
208#define ioc3_w_etbr_l(v) do { ioc3->etbr_l = cpu_to_be32(v); } while (0)
209#define ioc3_r_etcir() be32_to_cpu(ioc3->etcir)
210#define ioc3_w_etcir(v) do { ioc3->etcir = cpu_to_be32(v); } while (0)
211#define ioc3_r_etpir() be32_to_cpu(ioc3->etpir)
212#define ioc3_w_etpir(v) do { ioc3->etpir = cpu_to_be32(v); } while (0)
213#define ioc3_r_emar_h() be32_to_cpu(ioc3->emar_h)
214#define ioc3_w_emar_h(v) do { ioc3->emar_h = cpu_to_be32(v); } while (0)
215#define ioc3_r_emar_l() be32_to_cpu(ioc3->emar_l)
216#define ioc3_w_emar_l(v) do { ioc3->emar_l = cpu_to_be32(v); } while (0)
217#define ioc3_r_ehar_h() be32_to_cpu(ioc3->ehar_h)
218#define ioc3_w_ehar_h(v) do { ioc3->ehar_h = cpu_to_be32(v); } while (0)
219#define ioc3_r_ehar_l() be32_to_cpu(ioc3->ehar_l)
220#define ioc3_w_ehar_l(v) do { ioc3->ehar_l = cpu_to_be32(v); } while (0)
221#define ioc3_r_micr() be32_to_cpu(ioc3->micr)
222#define ioc3_w_micr(v) do { ioc3->micr = cpu_to_be32(v); } while (0)
223#define ioc3_r_midr_r() be32_to_cpu(ioc3->midr_r)
224#define ioc3_w_midr_r(v) do { ioc3->midr_r = cpu_to_be32(v); } while (0)
225#define ioc3_r_midr_w() be32_to_cpu(ioc3->midr_w)
226#define ioc3_w_midr_w(v) do { ioc3->midr_w = cpu_to_be32(v); } while (0)
227
228static inline u32 mcr_pack(u32 pulse, u32 sample)
229{
230 return (pulse << 10) | (sample << 2);
231}
232
233static int nic_wait(struct ioc3 *ioc3)
234{
235 u32 mcr;
236
237 do {
238 mcr = ioc3_r_mcr();
239 } while (!(mcr & 2));
240
241 return mcr & 1;
242}
243
244static int nic_reset(struct ioc3 *ioc3)
245{
246 int presence;
247
248 ioc3_w_mcr(mcr_pack(500, 65));
249 presence = nic_wait(ioc3);
250
251 ioc3_w_mcr(mcr_pack(0, 500));
252 nic_wait(ioc3);
253
254 return presence;
255}
256
257static inline int nic_read_bit(struct ioc3 *ioc3)
258{
259 int result;
260
261 ioc3_w_mcr(mcr_pack(6, 13));
262 result = nic_wait(ioc3);
263 ioc3_w_mcr(mcr_pack(0, 100));
264 nic_wait(ioc3);
265
266 return result;
267}
268
269static inline void nic_write_bit(struct ioc3 *ioc3, int bit)
270{
271 if (bit)
272 ioc3_w_mcr(mcr_pack(6, 110));
273 else
274 ioc3_w_mcr(mcr_pack(80, 30));
275
276 nic_wait(ioc3);
277}
278
279/*
280 * Read a byte from an iButton device
281 */
282static u32 nic_read_byte(struct ioc3 *ioc3)
283{
284 u32 result = 0;
285 int i;
286
287 for (i = 0; i < 8; i++)
288 result = (result >> 1) | (nic_read_bit(ioc3) << 7);
289
290 return result;
291}
292
293/*
294 * Write a byte to an iButton device
295 */
296static void nic_write_byte(struct ioc3 *ioc3, int byte)
297{
298 int i, bit;
299
300 for (i = 8; i; i--) {
301 bit = byte & 1;
302 byte >>= 1;
303
304 nic_write_bit(ioc3, bit);
305 }
306}
307
308static u64 nic_find(struct ioc3 *ioc3, int *last)
309{
310 int a, b, index, disc;
311 u64 address = 0;
312
313 nic_reset(ioc3);
314 /* Search ROM. */
315 nic_write_byte(ioc3, 0xf0);
316
317 /* Algorithm from ``Book of iButton Standards''. */
318 for (index = 0, disc = 0; index < 64; index++) {
319 a = nic_read_bit(ioc3);
320 b = nic_read_bit(ioc3);
321
322 if (a && b) {
323 printk("NIC search failed (not fatal).\n");
324 *last = 0;
325 return 0;
326 }
327
328 if (!a && !b) {
329 if (index == *last) {
330 address |= 1UL << index;
331 } else if (index > *last) {
332 address &= ~(1UL << index);
333 disc = index;
334 } else if ((address & (1UL << index)) == 0)
335 disc = index;
336 nic_write_bit(ioc3, address & (1UL << index));
337 continue;
338 } else {
339 if (a)
340 address |= 1UL << index;
341 else
342 address &= ~(1UL << index);
343 nic_write_bit(ioc3, a);
344 continue;
345 }
346 }
347
348 *last = disc;
349
350 return address;
351}
352
353static int nic_init(struct ioc3 *ioc3)
354{
355 const char *type;
356 u8 crc;
357 u8 serial[6];
358 int save = 0, i;
359
360 type = "unknown";
361
362 while (1) {
363 u64 reg;
364 reg = nic_find(ioc3, &save);
365
366 switch (reg & 0xff) {
367 case 0x91:
368 type = "DS1981U";
369 break;
370 default:
371 if (save == 0) {
372 /* Let the caller try again. */
373 return -1;
374 }
375 continue;
376 }
377
378 nic_reset(ioc3);
379
380 /* Match ROM. */
381 nic_write_byte(ioc3, 0x55);
382 for (i = 0; i < 8; i++)
383 nic_write_byte(ioc3, (reg >> (i << 3)) & 0xff);
384
385 reg >>= 8; /* Shift out type. */
386 for (i = 0; i < 6; i++) {
387 serial[i] = reg & 0xff;
388 reg >>= 8;
389 }
390 crc = reg & 0xff;
391 break;
392 }
393
394 printk("Found %s NIC", type);
395 if (type != "unknown") {
396 printk (" registration number %02x:%02x:%02x:%02x:%02x:%02x,"
397 " CRC %02x", serial[0], serial[1], serial[2],
398 serial[3], serial[4], serial[5], crc);
399 }
400 printk(".\n");
401
402 return 0;
403}
404
405/*
406 * Read the NIC (Number-In-a-Can) device used to store the MAC address on
407 * SN0 / SN00 nodeboards and PCI cards.
408 */
409static void ioc3_get_eaddr_nic(struct ioc3_private *ip)
410{
411 struct ioc3 *ioc3 = ip->regs;
412 u8 nic[14];
413 int tries = 2; /* There may be some problem with the battery? */
414 int i;
415
416 ioc3_w_gpcr_s(1 << 21);
417
418 while (tries--) {
419 if (!nic_init(ioc3))
420 break;
421 udelay(500);
422 }
423
424 if (tries < 0) {
425 printk("Failed to read MAC address\n");
426 return;
427 }
428
429 /* Read Memory. */
430 nic_write_byte(ioc3, 0xf0);
431 nic_write_byte(ioc3, 0x00);
432 nic_write_byte(ioc3, 0x00);
433
434 for (i = 13; i >= 0; i--)
435 nic[i] = nic_read_byte(ioc3);
436
437 for (i = 2; i < 8; i++)
438 priv_netdev(ip)->dev_addr[i - 2] = nic[i];
439}
440
441/*
442 * Ok, this is hosed by design. It's necessary to know what machine the
443 * NIC is in in order to know how to read the NIC address. We also have
444 * to know if it's a PCI card or a NIC in on the node board ...
445 */
446static void ioc3_get_eaddr(struct ioc3_private *ip)
447{
448 int i;
449
450
451 ioc3_get_eaddr_nic(ip);
452
453 printk("Ethernet address is ");
454 for (i = 0; i < 6; i++) {
455 printk("%02x", priv_netdev(ip)->dev_addr[i]);
456 if (i < 5)
457 printk(":");
458 }
459 printk(".\n");
460}
461
462static void __ioc3_set_mac_address(struct net_device *dev)
463{
464 struct ioc3_private *ip = netdev_priv(dev);
465 struct ioc3 *ioc3 = ip->regs;
466
467 ioc3_w_emar_h((dev->dev_addr[5] << 8) | dev->dev_addr[4]);
468 ioc3_w_emar_l((dev->dev_addr[3] << 24) | (dev->dev_addr[2] << 16) |
469 (dev->dev_addr[1] << 8) | dev->dev_addr[0]);
470}
471
472static int ioc3_set_mac_address(struct net_device *dev, void *addr)
473{
474 struct ioc3_private *ip = netdev_priv(dev);
475 struct sockaddr *sa = addr;
476
477 memcpy(dev->dev_addr, sa->sa_data, dev->addr_len);
478
479 spin_lock_irq(&ip->ioc3_lock);
480 __ioc3_set_mac_address(dev);
481 spin_unlock_irq(&ip->ioc3_lock);
482
483 return 0;
484}
485
486/*
487 * Caller must hold the ioc3_lock ever for MII readers. This is also
488 * used to protect the transmitter side but it's low contention.
489 */
490static int ioc3_mdio_read(struct net_device *dev, int phy, int reg)
491{
492 struct ioc3_private *ip = netdev_priv(dev);
493 struct ioc3 *ioc3 = ip->regs;
494
495 while (ioc3_r_micr() & MICR_BUSY);
496 ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg | MICR_READTRIG);
497 while (ioc3_r_micr() & MICR_BUSY);
498
852ea22a 499 return ioc3_r_midr_r() & MIDR_DATA_MASK;
1da177e4
LT
500}
501
502static void ioc3_mdio_write(struct net_device *dev, int phy, int reg, int data)
503{
504 struct ioc3_private *ip = netdev_priv(dev);
505 struct ioc3 *ioc3 = ip->regs;
506
507 while (ioc3_r_micr() & MICR_BUSY);
508 ioc3_w_midr_w(data);
509 ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg);
510 while (ioc3_r_micr() & MICR_BUSY);
511}
512
513static int ioc3_mii_init(struct ioc3_private *ip);
514
515static struct net_device_stats *ioc3_get_stats(struct net_device *dev)
516{
517 struct ioc3_private *ip = netdev_priv(dev);
518 struct ioc3 *ioc3 = ip->regs;
519
520 ip->stats.collisions += (ioc3_r_etcdc() & ETCDC_COLLCNT_MASK);
521 return &ip->stats;
522}
523
524#ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
525
526static void ioc3_tcpudp_checksum(struct sk_buff *skb, uint32_t hwsum, int len)
527{
528 struct ethhdr *eh = eth_hdr(skb);
529 uint32_t csum, ehsum;
530 unsigned int proto;
531 struct iphdr *ih;
532 uint16_t *ew;
533 unsigned char *cp;
534
535 /*
536 * Did hardware handle the checksum at all? The cases we can handle
537 * are:
538 *
539 * - TCP and UDP checksums of IPv4 only.
540 * - IPv6 would be doable but we keep that for later ...
541 * - Only unfragmented packets. Did somebody already tell you
542 * fragmentation is evil?
543 * - don't care about packet size. Worst case when processing a
544 * malformed packet we'll try to access the packet at ip header +
545 * 64 bytes which is still inside the skb. Even in the unlikely
546 * case where the checksum is right the higher layers will still
547 * drop the packet as appropriate.
548 */
549 if (eh->h_proto != ntohs(ETH_P_IP))
550 return;
551
552 ih = (struct iphdr *) ((char *)eh + ETH_HLEN);
553 if (ih->frag_off & htons(IP_MF | IP_OFFSET))
554 return;
555
556 proto = ih->protocol;
557 if (proto != IPPROTO_TCP && proto != IPPROTO_UDP)
558 return;
559
560 /* Same as tx - compute csum of pseudo header */
561 csum = hwsum +
562 (ih->tot_len - (ih->ihl << 2)) +
563 htons((uint16_t)ih->protocol) +
564 (ih->saddr >> 16) + (ih->saddr & 0xffff) +
565 (ih->daddr >> 16) + (ih->daddr & 0xffff);
566
567 /* Sum up ethernet dest addr, src addr and protocol */
568 ew = (uint16_t *) eh;
569 ehsum = ew[0] + ew[1] + ew[2] + ew[3] + ew[4] + ew[5] + ew[6];
570
571 ehsum = (ehsum & 0xffff) + (ehsum >> 16);
572 ehsum = (ehsum & 0xffff) + (ehsum >> 16);
573
574 csum += 0xffff ^ ehsum;
575
576 /* In the next step we also subtract the 1's complement
577 checksum of the trailing ethernet CRC. */
578 cp = (char *)eh + len; /* points at trailing CRC */
579 if (len & 1) {
580 csum += 0xffff ^ (uint16_t) ((cp[1] << 8) | cp[0]);
581 csum += 0xffff ^ (uint16_t) ((cp[3] << 8) | cp[2]);
582 } else {
583 csum += 0xffff ^ (uint16_t) ((cp[0] << 8) | cp[1]);
584 csum += 0xffff ^ (uint16_t) ((cp[2] << 8) | cp[3]);
585 }
586
587 csum = (csum & 0xffff) + (csum >> 16);
588 csum = (csum & 0xffff) + (csum >> 16);
589
590 if (csum == 0xffff)
591 skb->ip_summed = CHECKSUM_UNNECESSARY;
592}
593#endif /* CONFIG_SGI_IOC3_ETH_HW_RX_CSUM */
594
595static inline void ioc3_rx(struct ioc3_private *ip)
596{
597 struct sk_buff *skb, *new_skb;
598 struct ioc3 *ioc3 = ip->regs;
599 int rx_entry, n_entry, len;
600 struct ioc3_erxbuf *rxb;
601 unsigned long *rxr;
602 u32 w0, err;
603
604 rxr = (unsigned long *) ip->rxr; /* Ring base */
605 rx_entry = ip->rx_ci; /* RX consume index */
606 n_entry = ip->rx_pi;
607
608 skb = ip->rx_skbs[rx_entry];
609 rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
610 w0 = be32_to_cpu(rxb->w0);
611
612 while (w0 & ERXBUF_V) {
613 err = be32_to_cpu(rxb->err); /* It's valid ... */
614 if (err & ERXBUF_GOODPKT) {
615 len = ((w0 >> ERXBUF_BYTECNT_SHIFT) & 0x7ff) - 4;
616 skb_trim(skb, len);
617 skb->protocol = eth_type_trans(skb, priv_netdev(ip));
618
619 new_skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
620 if (!new_skb) {
621 /* Ouch, drop packet and just recycle packet
622 to keep the ring filled. */
623 ip->stats.rx_dropped++;
624 new_skb = skb;
625 goto next;
626 }
627
628#ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
629 ioc3_tcpudp_checksum(skb, w0 & ERXBUF_IPCKSUM_MASK,len);
630#endif
631
632 netif_rx(skb);
633
634 ip->rx_skbs[rx_entry] = NULL; /* Poison */
635
636 new_skb->dev = priv_netdev(ip);
637
638 /* Because we reserve afterwards. */
639 skb_put(new_skb, (1664 + RX_OFFSET));
640 rxb = (struct ioc3_erxbuf *) new_skb->data;
641 skb_reserve(new_skb, RX_OFFSET);
642
643 priv_netdev(ip)->last_rx = jiffies;
644 ip->stats.rx_packets++; /* Statistics */
645 ip->stats.rx_bytes += len;
646 } else {
647 /* The frame is invalid and the skb never
648 reached the network layer so we can just
649 recycle it. */
650 new_skb = skb;
651 ip->stats.rx_errors++;
652 }
653 if (err & ERXBUF_CRCERR) /* Statistics */
654 ip->stats.rx_crc_errors++;
655 if (err & ERXBUF_FRAMERR)
656 ip->stats.rx_frame_errors++;
657next:
658 ip->rx_skbs[n_entry] = new_skb;
659 rxr[n_entry] = cpu_to_be64(ioc3_map(rxb, 1));
660 rxb->w0 = 0; /* Clear valid flag */
661 n_entry = (n_entry + 1) & 511; /* Update erpir */
662
663 /* Now go on to the next ring entry. */
664 rx_entry = (rx_entry + 1) & 511;
665 skb = ip->rx_skbs[rx_entry];
666 rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
667 w0 = be32_to_cpu(rxb->w0);
668 }
669 ioc3_w_erpir((n_entry << 3) | ERPIR_ARM);
670 ip->rx_pi = n_entry;
671 ip->rx_ci = rx_entry;
672}
673
674static inline void ioc3_tx(struct ioc3_private *ip)
675{
676 unsigned long packets, bytes;
677 struct ioc3 *ioc3 = ip->regs;
678 int tx_entry, o_entry;
679 struct sk_buff *skb;
680 u32 etcir;
681
682 spin_lock(&ip->ioc3_lock);
683 etcir = ioc3_r_etcir();
684
685 tx_entry = (etcir >> 7) & 127;
686 o_entry = ip->tx_ci;
687 packets = 0;
688 bytes = 0;
689
690 while (o_entry != tx_entry) {
691 packets++;
692 skb = ip->tx_skbs[o_entry];
693 bytes += skb->len;
694 dev_kfree_skb_irq(skb);
695 ip->tx_skbs[o_entry] = NULL;
696
697 o_entry = (o_entry + 1) & 127; /* Next */
698
699 etcir = ioc3_r_etcir(); /* More pkts sent? */
700 tx_entry = (etcir >> 7) & 127;
701 }
702
703 ip->stats.tx_packets += packets;
704 ip->stats.tx_bytes += bytes;
705 ip->txqlen -= packets;
706
707 if (ip->txqlen < 128)
708 netif_wake_queue(priv_netdev(ip));
709
710 ip->tx_ci = o_entry;
711 spin_unlock(&ip->ioc3_lock);
712}
713
714/*
715 * Deal with fatal IOC3 errors. This condition might be caused by a hard or
716 * software problems, so we should try to recover
717 * more gracefully if this ever happens. In theory we might be flooded
718 * with such error interrupts if something really goes wrong, so we might
719 * also consider to take the interface down.
720 */
721static void ioc3_error(struct ioc3_private *ip, u32 eisr)
722{
723 struct net_device *dev = priv_netdev(ip);
724 unsigned char *iface = dev->name;
725
726 spin_lock(&ip->ioc3_lock);
727
728 if (eisr & EISR_RXOFLO)
729 printk(KERN_ERR "%s: RX overflow.\n", iface);
730 if (eisr & EISR_RXBUFOFLO)
731 printk(KERN_ERR "%s: RX buffer overflow.\n", iface);
732 if (eisr & EISR_RXMEMERR)
733 printk(KERN_ERR "%s: RX PCI error.\n", iface);
734 if (eisr & EISR_RXPARERR)
735 printk(KERN_ERR "%s: RX SSRAM parity error.\n", iface);
736 if (eisr & EISR_TXBUFUFLO)
737 printk(KERN_ERR "%s: TX buffer underflow.\n", iface);
738 if (eisr & EISR_TXMEMERR)
739 printk(KERN_ERR "%s: TX PCI error.\n", iface);
740
741 ioc3_stop(ip);
742 ioc3_init(dev);
743 ioc3_mii_init(ip);
744
745 netif_wake_queue(dev);
746
747 spin_unlock(&ip->ioc3_lock);
748}
749
750/* The interrupt handler does all of the Rx thread work and cleans up
751 after the Tx thread. */
7d12e780 752static irqreturn_t ioc3_interrupt(int irq, void *_dev)
1da177e4
LT
753{
754 struct net_device *dev = (struct net_device *)_dev;
755 struct ioc3_private *ip = netdev_priv(dev);
756 struct ioc3 *ioc3 = ip->regs;
757 const u32 enabled = EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
758 EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
759 EISR_TXEXPLICIT | EISR_TXMEMERR;
760 u32 eisr;
761
762 eisr = ioc3_r_eisr() & enabled;
763
764 ioc3_w_eisr(eisr);
765 (void) ioc3_r_eisr(); /* Flush */
766
767 if (eisr & (EISR_RXOFLO | EISR_RXBUFOFLO | EISR_RXMEMERR |
768 EISR_RXPARERR | EISR_TXBUFUFLO | EISR_TXMEMERR))
769 ioc3_error(ip, eisr);
770 if (eisr & EISR_RXTIMERINT)
771 ioc3_rx(ip);
772 if (eisr & EISR_TXEXPLICIT)
773 ioc3_tx(ip);
774
775 return IRQ_HANDLED;
776}
777
778static inline void ioc3_setup_duplex(struct ioc3_private *ip)
779{
780 struct ioc3 *ioc3 = ip->regs;
781
782 if (ip->mii.full_duplex) {
783 ioc3_w_etcsr(ETCSR_FD);
784 ip->emcr |= EMCR_DUPLEX;
785 } else {
786 ioc3_w_etcsr(ETCSR_HD);
787 ip->emcr &= ~EMCR_DUPLEX;
788 }
789 ioc3_w_emcr(ip->emcr);
790}
791
792static void ioc3_timer(unsigned long data)
793{
794 struct ioc3_private *ip = (struct ioc3_private *) data;
795
796 /* Print the link status if it has changed */
797 mii_check_media(&ip->mii, 1, 0);
798 ioc3_setup_duplex(ip);
799
800 ip->ioc3_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2s */
801 add_timer(&ip->ioc3_timer);
802}
803
804/*
805 * Try to find a PHY. There is no apparent relation between the MII addresses
806 * in the SGI documentation and what we find in reality, so we simply probe
807 * for the PHY. It seems IOC3 PHYs usually live on address 31. One of my
808 * onboard IOC3s has the special oddity that probing doesn't seem to find it
809 * yet the interface seems to work fine, so if probing fails we for now will
810 * simply default to PHY 31 instead of bailing out.
811 */
812static int ioc3_mii_init(struct ioc3_private *ip)
813{
814 struct net_device *dev = priv_netdev(ip);
815 int i, found = 0, res = 0;
816 int ioc3_phy_workaround = 1;
817 u16 word;
818
819 for (i = 0; i < 32; i++) {
820 word = ioc3_mdio_read(dev, i, MII_PHYSID1);
821
822 if (word != 0xffff && word != 0x0000) {
823 found = 1;
824 break; /* Found a PHY */
825 }
826 }
827
828 if (!found) {
829 if (ioc3_phy_workaround)
830 i = 31;
831 else {
832 ip->mii.phy_id = -1;
833 res = -ENODEV;
834 goto out;
835 }
836 }
837
838 ip->mii.phy_id = i;
839 ip->ioc3_timer.expires = jiffies + (12 * HZ)/10; /* 1.2 sec. */
840 ip->ioc3_timer.data = (unsigned long) ip;
841 ip->ioc3_timer.function = &ioc3_timer;
842 add_timer(&ip->ioc3_timer);
843
844out:
845 return res;
846}
847
848static inline void ioc3_clean_rx_ring(struct ioc3_private *ip)
849{
850 struct sk_buff *skb;
851 int i;
852
853 for (i = ip->rx_ci; i & 15; i++) {
854 ip->rx_skbs[ip->rx_pi] = ip->rx_skbs[ip->rx_ci];
855 ip->rxr[ip->rx_pi++] = ip->rxr[ip->rx_ci++];
856 }
857 ip->rx_pi &= 511;
858 ip->rx_ci &= 511;
859
860 for (i = ip->rx_ci; i != ip->rx_pi; i = (i+1) & 511) {
861 struct ioc3_erxbuf *rxb;
862 skb = ip->rx_skbs[i];
863 rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
864 rxb->w0 = 0;
865 }
866}
867
868static inline void ioc3_clean_tx_ring(struct ioc3_private *ip)
869{
870 struct sk_buff *skb;
871 int i;
872
873 for (i=0; i < 128; i++) {
874 skb = ip->tx_skbs[i];
875 if (skb) {
876 ip->tx_skbs[i] = NULL;
877 dev_kfree_skb_any(skb);
878 }
879 ip->txr[i].cmd = 0;
880 }
881 ip->tx_pi = 0;
882 ip->tx_ci = 0;
883}
884
885static void ioc3_free_rings(struct ioc3_private *ip)
886{
887 struct sk_buff *skb;
888 int rx_entry, n_entry;
889
890 if (ip->txr) {
891 ioc3_clean_tx_ring(ip);
892 free_pages((unsigned long)ip->txr, 2);
893 ip->txr = NULL;
894 }
895
896 if (ip->rxr) {
897 n_entry = ip->rx_ci;
898 rx_entry = ip->rx_pi;
899
900 while (n_entry != rx_entry) {
901 skb = ip->rx_skbs[n_entry];
902 if (skb)
903 dev_kfree_skb_any(skb);
904
905 n_entry = (n_entry + 1) & 511;
906 }
907 free_page((unsigned long)ip->rxr);
908 ip->rxr = NULL;
909 }
910}
911
912static void ioc3_alloc_rings(struct net_device *dev)
913{
914 struct ioc3_private *ip = netdev_priv(dev);
915 struct ioc3_erxbuf *rxb;
916 unsigned long *rxr;
917 int i;
918
919 if (ip->rxr == NULL) {
920 /* Allocate and initialize rx ring. 4kb = 512 entries */
921 ip->rxr = (unsigned long *) get_zeroed_page(GFP_ATOMIC);
922 rxr = (unsigned long *) ip->rxr;
923 if (!rxr)
924 printk("ioc3_alloc_rings(): get_zeroed_page() failed!\n");
925
926 /* Now the rx buffers. The RX ring may be larger but
927 we only allocate 16 buffers for now. Need to tune
928 this for performance and memory later. */
929 for (i = 0; i < RX_BUFFS; i++) {
930 struct sk_buff *skb;
931
932 skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
933 if (!skb) {
934 show_free_areas();
935 continue;
936 }
937
938 ip->rx_skbs[i] = skb;
939 skb->dev = dev;
940
941 /* Because we reserve afterwards. */
942 skb_put(skb, (1664 + RX_OFFSET));
943 rxb = (struct ioc3_erxbuf *) skb->data;
944 rxr[i] = cpu_to_be64(ioc3_map(rxb, 1));
945 skb_reserve(skb, RX_OFFSET);
946 }
947 ip->rx_ci = 0;
948 ip->rx_pi = RX_BUFFS;
949 }
950
951 if (ip->txr == NULL) {
952 /* Allocate and initialize tx rings. 16kb = 128 bufs. */
953 ip->txr = (struct ioc3_etxd *)__get_free_pages(GFP_KERNEL, 2);
954 if (!ip->txr)
955 printk("ioc3_alloc_rings(): __get_free_pages() failed!\n");
956 ip->tx_pi = 0;
957 ip->tx_ci = 0;
958 }
959}
960
961static void ioc3_init_rings(struct net_device *dev)
962{
963 struct ioc3_private *ip = netdev_priv(dev);
964 struct ioc3 *ioc3 = ip->regs;
965 unsigned long ring;
966
967 ioc3_free_rings(ip);
968 ioc3_alloc_rings(dev);
969
970 ioc3_clean_rx_ring(ip);
971 ioc3_clean_tx_ring(ip);
972
973 /* Now the rx ring base, consume & produce registers. */
974 ring = ioc3_map(ip->rxr, 0);
975 ioc3_w_erbr_h(ring >> 32);
976 ioc3_w_erbr_l(ring & 0xffffffff);
977 ioc3_w_ercir(ip->rx_ci << 3);
978 ioc3_w_erpir((ip->rx_pi << 3) | ERPIR_ARM);
979
980 ring = ioc3_map(ip->txr, 0);
981
982 ip->txqlen = 0; /* nothing queued */
983
984 /* Now the tx ring base, consume & produce registers. */
985 ioc3_w_etbr_h(ring >> 32);
986 ioc3_w_etbr_l(ring & 0xffffffff);
987 ioc3_w_etpir(ip->tx_pi << 7);
988 ioc3_w_etcir(ip->tx_ci << 7);
989 (void) ioc3_r_etcir(); /* Flush */
990}
991
992static inline void ioc3_ssram_disc(struct ioc3_private *ip)
993{
994 struct ioc3 *ioc3 = ip->regs;
995 volatile u32 *ssram0 = &ioc3->ssram[0x0000];
996 volatile u32 *ssram1 = &ioc3->ssram[0x4000];
997 unsigned int pattern = 0x5555;
998
999 /* Assume the larger size SSRAM and enable parity checking */
1000 ioc3_w_emcr(ioc3_r_emcr() | (EMCR_BUFSIZ | EMCR_RAMPAR));
1001
1002 *ssram0 = pattern;
1003 *ssram1 = ~pattern & IOC3_SSRAM_DM;
1004
1005 if ((*ssram0 & IOC3_SSRAM_DM) != pattern ||
1006 (*ssram1 & IOC3_SSRAM_DM) != (~pattern & IOC3_SSRAM_DM)) {
1007 /* set ssram size to 64 KB */
1008 ip->emcr = EMCR_RAMPAR;
1009 ioc3_w_emcr(ioc3_r_emcr() & ~EMCR_BUFSIZ);
1010 } else
1011 ip->emcr = EMCR_BUFSIZ | EMCR_RAMPAR;
1012}
1013
1014static void ioc3_init(struct net_device *dev)
1015{
1016 struct ioc3_private *ip = netdev_priv(dev);
1017 struct ioc3 *ioc3 = ip->regs;
1018
cfadbd29 1019 del_timer_sync(&ip->ioc3_timer); /* Kill if running */
1da177e4
LT
1020
1021 ioc3_w_emcr(EMCR_RST); /* Reset */
1022 (void) ioc3_r_emcr(); /* Flush WB */
1023 udelay(4); /* Give it time ... */
1024 ioc3_w_emcr(0);
1025 (void) ioc3_r_emcr();
1026
1027 /* Misc registers */
1028#ifdef CONFIG_SGI_IP27
1029 ioc3_w_erbar(PCI64_ATTR_BAR >> 32); /* Barrier on last store */
1030#else
1031 ioc3_w_erbar(0); /* Let PCI API get it right */
1032#endif
1033 (void) ioc3_r_etcdc(); /* Clear on read */
1034 ioc3_w_ercsr(15); /* RX low watermark */
1035 ioc3_w_ertr(0); /* Interrupt immediately */
1036 __ioc3_set_mac_address(dev);
1037 ioc3_w_ehar_h(ip->ehar_h);
1038 ioc3_w_ehar_l(ip->ehar_l);
1039 ioc3_w_ersr(42); /* XXX should be random */
1040
1041 ioc3_init_rings(dev);
1042
1043 ip->emcr |= ((RX_OFFSET / 2) << EMCR_RXOFF_SHIFT) | EMCR_TXDMAEN |
1044 EMCR_TXEN | EMCR_RXDMAEN | EMCR_RXEN | EMCR_PADEN;
1045 ioc3_w_emcr(ip->emcr);
1046 ioc3_w_eier(EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
1047 EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
1048 EISR_TXEXPLICIT | EISR_TXMEMERR);
1049 (void) ioc3_r_eier();
1050}
1051
1052static inline void ioc3_stop(struct ioc3_private *ip)
1053{
1054 struct ioc3 *ioc3 = ip->regs;
1055
1056 ioc3_w_emcr(0); /* Shutup */
1057 ioc3_w_eier(0); /* Disable interrupts */
1058 (void) ioc3_r_eier(); /* Flush */
1059}
1060
1061static int ioc3_open(struct net_device *dev)
1062{
1063 struct ioc3_private *ip = netdev_priv(dev);
1064
1fb9df5d 1065 if (request_irq(dev->irq, ioc3_interrupt, IRQF_SHARED, ioc3_str, dev)) {
1da177e4
LT
1066 printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
1067
1068 return -EAGAIN;
1069 }
1070
1071 ip->ehar_h = 0;
1072 ip->ehar_l = 0;
1073 ioc3_init(dev);
1074
1075 netif_start_queue(dev);
1076 return 0;
1077}
1078
1079static int ioc3_close(struct net_device *dev)
1080{
1081 struct ioc3_private *ip = netdev_priv(dev);
1082
cfadbd29 1083 del_timer_sync(&ip->ioc3_timer);
1da177e4
LT
1084
1085 netif_stop_queue(dev);
1086
1087 ioc3_stop(ip);
1088 free_irq(dev->irq, dev);
1089
1090 ioc3_free_rings(ip);
1091 return 0;
1092}
1093
1094/*
1095 * MENET cards have four IOC3 chips, which are attached to two sets of
1096 * PCI slot resources each: the primary connections are on slots
1097 * 0..3 and the secondaries are on 4..7
1098 *
1099 * All four ethernets are brought out to connectors; six serial ports
1100 * (a pair from each of the first three IOC3s) are brought out to
1101 * MiniDINs; all other subdevices are left swinging in the wind, leave
1102 * them disabled.
1103 */
1104static inline int ioc3_is_menet(struct pci_dev *pdev)
1105{
1106 struct pci_dev *dev;
1107
1108 return pdev->bus->parent == NULL
1109 && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(0, 0)))
1110 && dev->vendor == PCI_VENDOR_ID_SGI
1111 && dev->device == PCI_DEVICE_ID_SGI_IOC3
1112 && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(1, 0)))
1113 && dev->vendor == PCI_VENDOR_ID_SGI
1114 && dev->device == PCI_DEVICE_ID_SGI_IOC3
1115 && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(2, 0)))
1116 && dev->vendor == PCI_VENDOR_ID_SGI
1117 && dev->device == PCI_DEVICE_ID_SGI_IOC3;
1118}
1119
1120#ifdef CONFIG_SERIAL_8250
1121/*
1122 * Note about serial ports and consoles:
1123 * For console output, everyone uses the IOC3 UARTA (offset 0x178)
1124 * connected to the master node (look in ip27_setup_console() and
1125 * ip27prom_console_write()).
1126 *
1127 * For serial (/dev/ttyS0 etc), we can not have hardcoded serial port
1128 * addresses on a partitioned machine. Since we currently use the ioc3
1129 * serial ports, we use dynamic serial port discovery that the serial.c
1130 * driver uses for pci/pnp ports (there is an entry for the SGI ioc3
1131 * boards in pci_boards[]). Unfortunately, UARTA's pio address is greater
1132 * than UARTB's, although UARTA on o200s has traditionally been known as
1133 * port 0. So, we just use one serial port from each ioc3 (since the
1134 * serial driver adds addresses to get to higher ports).
1135 *
1136 * The first one to do a register_console becomes the preferred console
1137 * (if there is no kernel command line console= directive). /dev/console
1138 * (ie 5, 1) is then "aliased" into the device number returned by the
1139 * "device" routine referred to in this console structure
1140 * (ip27prom_console_dev).
1141 *
1142 * Also look in ip27-pci.c:pci_fixup_ioc3() for some comments on working
1143 * around ioc3 oddities in this respect.
1144 *
1145 * The IOC3 serials use a 22MHz clock rate with an additional divider by 3.
1da177e4
LT
1146 */
1147
1148static void __devinit ioc3_serial_probe(struct pci_dev *pdev, struct ioc3 *ioc3)
1149{
15a93807 1150 struct uart_port port;
1da177e4
LT
1151
1152 /*
1153 * We need to recognice and treat the fourth MENET serial as it
1154 * does not have an SuperIO chip attached to it, therefore attempting
1155 * to access it will result in bus errors. We call something an
1156 * MENET if PCI slot 0, 1, 2 and 3 of a master PCI bus all have an IOC3
1157 * in it. This is paranoid but we want to avoid blowing up on a
1158 * showhorn PCI box that happens to have 4 IOC3 cards in it so it's
1159 * not paranoid enough ...
1160 */
1161 if (ioc3_is_menet(pdev) && PCI_SLOT(pdev->devfn) == 3)
1162 return;
1163
15a93807
RB
1164 /*
1165 * Register to interrupt zero because we share the interrupt with
1166 * the serial driver which we don't properly support yet.
1167 *
1168 * Can't use UPF_IOREMAP as the whole of IOC3 resources have already
1169 * been registered.
1170 */
1171 memset(&port, 0, sizeof(port));
1172 port.irq = 0;
1173 port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF;
1174 port.iotype = UPIO_MEM;
1175 port.regshift = 0;
1176 port.uartclk = 22000000 / 3;
1177
1178 port.membase = (unsigned char *) &ioc3->sregs.uarta;
1179 serial8250_register_port(&port);
1180
1181 port.membase = (unsigned char *) &ioc3->sregs.uartb;
1182 serial8250_register_port(&port);
1da177e4
LT
1183}
1184#endif
1185
1186static int ioc3_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1187{
1188 unsigned int sw_physid1, sw_physid2;
1189 struct net_device *dev = NULL;
1190 struct ioc3_private *ip;
1191 struct ioc3 *ioc3;
1192 unsigned long ioc3_base, ioc3_size;
1193 u32 vendor, model, rev;
1194 int err, pci_using_dac;
1195
1196 /* Configure DMA attributes. */
910638ae 1197 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
1da177e4
LT
1198 if (!err) {
1199 pci_using_dac = 1;
910638ae 1200 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1da177e4
LT
1201 if (err < 0) {
1202 printk(KERN_ERR "%s: Unable to obtain 64 bit DMA "
1203 "for consistent allocations\n", pci_name(pdev));
1204 goto out;
1205 }
1206 } else {
910638ae 1207 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1da177e4
LT
1208 if (err) {
1209 printk(KERN_ERR "%s: No usable DMA configuration, "
1210 "aborting.\n", pci_name(pdev));
1211 goto out;
1212 }
1213 pci_using_dac = 0;
1214 }
1215
1216 if (pci_enable_device(pdev))
1217 return -ENODEV;
1218
1219 dev = alloc_etherdev(sizeof(struct ioc3_private));
1220 if (!dev) {
1221 err = -ENOMEM;
1222 goto out_disable;
1223 }
1224
1225 if (pci_using_dac)
1226 dev->features |= NETIF_F_HIGHDMA;
1227
1228 err = pci_request_regions(pdev, "ioc3");
1229 if (err)
1230 goto out_free;
1231
1232 SET_MODULE_OWNER(dev);
1233 SET_NETDEV_DEV(dev, &pdev->dev);
1234
1235 ip = netdev_priv(dev);
1236
1237 dev->irq = pdev->irq;
1238
1239 ioc3_base = pci_resource_start(pdev, 0);
1240 ioc3_size = pci_resource_len(pdev, 0);
1241 ioc3 = (struct ioc3 *) ioremap(ioc3_base, ioc3_size);
1242 if (!ioc3) {
1243 printk(KERN_CRIT "ioc3eth(%s): ioremap failed, goodbye.\n",
1244 pci_name(pdev));
1245 err = -ENOMEM;
1246 goto out_res;
1247 }
1248 ip->regs = ioc3;
1249
1250#ifdef CONFIG_SERIAL_8250
1251 ioc3_serial_probe(pdev, ioc3);
1252#endif
1253
1254 spin_lock_init(&ip->ioc3_lock);
1255 init_timer(&ip->ioc3_timer);
1256
1257 ioc3_stop(ip);
1258 ioc3_init(dev);
1259
1260 ip->pdev = pdev;
1261
1262 ip->mii.phy_id_mask = 0x1f;
1263 ip->mii.reg_num_mask = 0x1f;
1264 ip->mii.dev = dev;
1265 ip->mii.mdio_read = ioc3_mdio_read;
1266 ip->mii.mdio_write = ioc3_mdio_write;
1267
1268 ioc3_mii_init(ip);
1269
1270 if (ip->mii.phy_id == -1) {
1271 printk(KERN_CRIT "ioc3-eth(%s): Didn't find a PHY, goodbye.\n",
1272 pci_name(pdev));
1273 err = -ENODEV;
1274 goto out_stop;
1275 }
1276
1277 ioc3_ssram_disc(ip);
1278 ioc3_get_eaddr(ip);
1279
1280 /* The IOC3-specific entries in the device structure. */
1281 dev->open = ioc3_open;
1282 dev->hard_start_xmit = ioc3_start_xmit;
1283 dev->tx_timeout = ioc3_timeout;
1284 dev->watchdog_timeo = 5 * HZ;
1285 dev->stop = ioc3_close;
1286 dev->get_stats = ioc3_get_stats;
1287 dev->do_ioctl = ioc3_ioctl;
1288 dev->set_multicast_list = ioc3_set_multicast_list;
1289 dev->set_mac_address = ioc3_set_mac_address;
1290 dev->ethtool_ops = &ioc3_ethtool_ops;
1291#ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
1292 dev->features = NETIF_F_IP_CSUM;
1293#endif
1294
1da177e4
LT
1295 sw_physid1 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID1);
1296 sw_physid2 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID2);
1297
1298 err = register_netdev(dev);
1299 if (err)
1300 goto out_stop;
1301
1302 mii_check_media(&ip->mii, 1, 1);
852ea22a 1303 ioc3_setup_duplex(ip);
1da177e4
LT
1304
1305 vendor = (sw_physid1 << 12) | (sw_physid2 >> 4);
1306 model = (sw_physid2 >> 4) & 0x3f;
1307 rev = sw_physid2 & 0xf;
1308 printk(KERN_INFO "%s: Using PHY %d, vendor 0x%x, model %d, "
1309 "rev %d.\n", dev->name, ip->mii.phy_id, vendor, model, rev);
1310 printk(KERN_INFO "%s: IOC3 SSRAM has %d kbyte.\n", dev->name,
1311 ip->emcr & EMCR_BUFSIZ ? 128 : 64);
1312
1313 return 0;
1314
1315out_stop:
1316 ioc3_stop(ip);
1317 ioc3_free_rings(ip);
1318out_res:
1319 pci_release_regions(pdev);
1320out_free:
1321 free_netdev(dev);
1322out_disable:
1323 /*
1324 * We should call pci_disable_device(pdev); here if the IOC3 wasn't
1325 * such a weird device ...
1326 */
1327out:
1328 return err;
1329}
1330
1331static void __devexit ioc3_remove_one (struct pci_dev *pdev)
1332{
1333 struct net_device *dev = pci_get_drvdata(pdev);
1334 struct ioc3_private *ip = netdev_priv(dev);
1335 struct ioc3 *ioc3 = ip->regs;
1336
1337 unregister_netdev(dev);
1338 iounmap(ioc3);
1339 pci_release_regions(pdev);
1340 free_netdev(dev);
1341 /*
1342 * We should call pci_disable_device(pdev); here if the IOC3 wasn't
1343 * such a weird device ...
1344 */
1345}
1346
1347static struct pci_device_id ioc3_pci_tbl[] = {
1348 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3, PCI_ANY_ID, PCI_ANY_ID },
1349 { 0 }
1350};
1351MODULE_DEVICE_TABLE(pci, ioc3_pci_tbl);
1352
1353static struct pci_driver ioc3_driver = {
1354 .name = "ioc3-eth",
1355 .id_table = ioc3_pci_tbl,
1356 .probe = ioc3_probe,
1357 .remove = __devexit_p(ioc3_remove_one),
1358};
1359
1360static int __init ioc3_init_module(void)
1361{
70f1e002 1362 return pci_register_driver(&ioc3_driver);
1da177e4
LT
1363}
1364
1365static void __exit ioc3_cleanup_module(void)
1366{
1367 pci_unregister_driver(&ioc3_driver);
1368}
1369
1370static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1371{
1372 unsigned long data;
1373 struct ioc3_private *ip = netdev_priv(dev);
1374 struct ioc3 *ioc3 = ip->regs;
1375 unsigned int len;
1376 struct ioc3_etxd *desc;
1377 uint32_t w0 = 0;
1378 int produce;
1379
1380#ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
1381 /*
1382 * IOC3 has a fairly simple minded checksumming hardware which simply
1383 * adds up the 1's complement checksum for the entire packet and
1384 * inserts it at an offset which can be specified in the descriptor
1385 * into the transmit packet. This means we have to compensate for the
1386 * MAC header which should not be summed and the TCP/UDP pseudo headers
1387 * manually.
1388 */
84fa7933 1389 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1da177e4
LT
1390 int proto = ntohs(skb->nh.iph->protocol);
1391 unsigned int csoff;
1392 struct iphdr *ih = skb->nh.iph;
1393 uint32_t csum, ehsum;
1394 uint16_t *eh;
1395
1396 /* The MAC header. skb->mac seem the logic approach
1397 to find the MAC header - except it's a NULL pointer ... */
1398 eh = (uint16_t *) skb->data;
1399
1400 /* Sum up dest addr, src addr and protocol */
1401 ehsum = eh[0] + eh[1] + eh[2] + eh[3] + eh[4] + eh[5] + eh[6];
1402
1403 /* Fold ehsum. can't use csum_fold which negates also ... */
1404 ehsum = (ehsum & 0xffff) + (ehsum >> 16);
1405 ehsum = (ehsum & 0xffff) + (ehsum >> 16);
1406
1407 /* Skip IP header; it's sum is always zero and was
1408 already filled in by ip_output.c */
1409 csum = csum_tcpudp_nofold(ih->saddr, ih->daddr,
1410 ih->tot_len - (ih->ihl << 2),
1411 proto, 0xffff ^ ehsum);
1412
1413 csum = (csum & 0xffff) + (csum >> 16); /* Fold again */
1414 csum = (csum & 0xffff) + (csum >> 16);
1415
1416 csoff = ETH_HLEN + (ih->ihl << 2);
1417 if (proto == IPPROTO_UDP) {
1418 csoff += offsetof(struct udphdr, check);
1419 skb->h.uh->check = csum;
1420 }
1421 if (proto == IPPROTO_TCP) {
1422 csoff += offsetof(struct tcphdr, check);
1423 skb->h.th->check = csum;
1424 }
1425
1426 w0 = ETXD_DOCHECKSUM | (csoff << ETXD_CHKOFF_SHIFT);
1427 }
1428#endif /* CONFIG_SGI_IOC3_ETH_HW_TX_CSUM */
1429
1430 spin_lock_irq(&ip->ioc3_lock);
1431
1432 data = (unsigned long) skb->data;
1433 len = skb->len;
1434
1435 produce = ip->tx_pi;
1436 desc = &ip->txr[produce];
1437
1438 if (len <= 104) {
1439 /* Short packet, let's copy it directly into the ring. */
1440 memcpy(desc->data, skb->data, skb->len);
1441 if (len < ETH_ZLEN) {
1442 /* Very short packet, pad with zeros at the end. */
1443 memset(desc->data + len, 0, ETH_ZLEN - len);
1444 len = ETH_ZLEN;
1445 }
1446 desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_D0V | w0);
1447 desc->bufcnt = cpu_to_be32(len);
1448 } else if ((data ^ (data + len - 1)) & 0x4000) {
1449 unsigned long b2 = (data | 0x3fffUL) + 1UL;
1450 unsigned long s1 = b2 - data;
1451 unsigned long s2 = data + len - b2;
1452
1453 desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE |
1454 ETXD_B1V | ETXD_B2V | w0);
1455 desc->bufcnt = cpu_to_be32((s1 << ETXD_B1CNT_SHIFT) |
1456 (s2 << ETXD_B2CNT_SHIFT));
1457 desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
1458 desc->p2 = cpu_to_be64(ioc3_map((void *) b2, 1));
1459 } else {
1460 /* Normal sized packet that doesn't cross a page boundary. */
1461 desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_B1V | w0);
1462 desc->bufcnt = cpu_to_be32(len << ETXD_B1CNT_SHIFT);
1463 desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
1464 }
1465
1466 BARRIER();
1467
1468 dev->trans_start = jiffies;
1469 ip->tx_skbs[produce] = skb; /* Remember skb */
1470 produce = (produce + 1) & 127;
1471 ip->tx_pi = produce;
1472 ioc3_w_etpir(produce << 7); /* Fire ... */
1473
1474 ip->txqlen++;
1475
1476 if (ip->txqlen >= 127)
1477 netif_stop_queue(dev);
1478
1479 spin_unlock_irq(&ip->ioc3_lock);
1480
1481 return 0;
1482}
1483
1484static void ioc3_timeout(struct net_device *dev)
1485{
1486 struct ioc3_private *ip = netdev_priv(dev);
1487
1488 printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
1489
1490 spin_lock_irq(&ip->ioc3_lock);
1491
1492 ioc3_stop(ip);
1493 ioc3_init(dev);
1494 ioc3_mii_init(ip);
1495
1496 spin_unlock_irq(&ip->ioc3_lock);
1497
1498 netif_wake_queue(dev);
1499}
1500
1501/*
1502 * Given a multicast ethernet address, this routine calculates the
1503 * address's bit index in the logical address filter mask
1504 */
1505
1506static inline unsigned int ioc3_hash(const unsigned char *addr)
1507{
1508 unsigned int temp = 0;
1509 u32 crc;
1510 int bits;
1511
1512 crc = ether_crc_le(ETH_ALEN, addr);
1513
1514 crc &= 0x3f; /* bit reverse lowest 6 bits for hash index */
1515 for (bits = 6; --bits >= 0; ) {
1516 temp <<= 1;
1517 temp |= (crc & 0x1);
1518 crc >>= 1;
1519 }
1520
1521 return temp;
1522}
1523
1524static void ioc3_get_drvinfo (struct net_device *dev,
1525 struct ethtool_drvinfo *info)
1526{
1527 struct ioc3_private *ip = netdev_priv(dev);
852ea22a 1528
1da177e4
LT
1529 strcpy (info->driver, IOC3_NAME);
1530 strcpy (info->version, IOC3_VERSION);
1531 strcpy (info->bus_info, pci_name(ip->pdev));
1532}
1533
1534static int ioc3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1535{
1536 struct ioc3_private *ip = netdev_priv(dev);
1537 int rc;
1538
1539 spin_lock_irq(&ip->ioc3_lock);
1540 rc = mii_ethtool_gset(&ip->mii, cmd);
1541 spin_unlock_irq(&ip->ioc3_lock);
1542
1543 return rc;
1544}
1545
1546static int ioc3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1547{
1548 struct ioc3_private *ip = netdev_priv(dev);
1549 int rc;
1550
1551 spin_lock_irq(&ip->ioc3_lock);
1552 rc = mii_ethtool_sset(&ip->mii, cmd);
1553 spin_unlock_irq(&ip->ioc3_lock);
852ea22a 1554
1da177e4
LT
1555 return rc;
1556}
1557
1558static int ioc3_nway_reset(struct net_device *dev)
1559{
1560 struct ioc3_private *ip = netdev_priv(dev);
1561 int rc;
1562
1563 spin_lock_irq(&ip->ioc3_lock);
1564 rc = mii_nway_restart(&ip->mii);
1565 spin_unlock_irq(&ip->ioc3_lock);
1566
1567 return rc;
1568}
1569
1570static u32 ioc3_get_link(struct net_device *dev)
1571{
1572 struct ioc3_private *ip = netdev_priv(dev);
1573 int rc;
1574
1575 spin_lock_irq(&ip->ioc3_lock);
1576 rc = mii_link_ok(&ip->mii);
1577 spin_unlock_irq(&ip->ioc3_lock);
1578
1579 return rc;
1580}
1581
7282d491 1582static const struct ethtool_ops ioc3_ethtool_ops = {
1da177e4
LT
1583 .get_drvinfo = ioc3_get_drvinfo,
1584 .get_settings = ioc3_get_settings,
1585 .set_settings = ioc3_set_settings,
1586 .nway_reset = ioc3_nway_reset,
1587 .get_link = ioc3_get_link,
1588};
1589
1590static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1591{
1592 struct ioc3_private *ip = netdev_priv(dev);
1593 int rc;
1594
1595 spin_lock_irq(&ip->ioc3_lock);
1596 rc = generic_mii_ioctl(&ip->mii, if_mii(rq), cmd, NULL);
1597 spin_unlock_irq(&ip->ioc3_lock);
1598
1599 return rc;
1600}
1601
1602static void ioc3_set_multicast_list(struct net_device *dev)
1603{
1604 struct dev_mc_list *dmi = dev->mc_list;
1605 struct ioc3_private *ip = netdev_priv(dev);
1606 struct ioc3 *ioc3 = ip->regs;
1607 u64 ehar = 0;
1608 int i;
1609
1610 netif_stop_queue(dev); /* Lock out others. */
1611
1612 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
1da177e4
LT
1613 ip->emcr |= EMCR_PROMISC;
1614 ioc3_w_emcr(ip->emcr);
1615 (void) ioc3_r_emcr();
1616 } else {
1617 ip->emcr &= ~EMCR_PROMISC;
1618 ioc3_w_emcr(ip->emcr); /* Clear promiscuous. */
1619 (void) ioc3_r_emcr();
1620
1621 if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
1622 /* Too many for hashing to make sense or we want all
1623 multicast packets anyway, so skip computing all the
1624 hashes and just accept all packets. */
1625 ip->ehar_h = 0xffffffff;
1626 ip->ehar_l = 0xffffffff;
1627 } else {
1628 for (i = 0; i < dev->mc_count; i++) {
1629 char *addr = dmi->dmi_addr;
1630 dmi = dmi->next;
1631
1632 if (!(*addr & 1))
1633 continue;
1634
1635 ehar |= (1UL << ioc3_hash(addr));
1636 }
1637 ip->ehar_h = ehar >> 32;
1638 ip->ehar_l = ehar & 0xffffffff;
1639 }
1640 ioc3_w_ehar_h(ip->ehar_h);
1641 ioc3_w_ehar_l(ip->ehar_l);
1642 }
1643
1644 netif_wake_queue(dev); /* Let us get going again. */
1645}
1646
1647MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
1648MODULE_DESCRIPTION("SGI IOC3 Ethernet driver");
1649MODULE_LICENSE("GPL");
1650
1651module_init(ioc3_init_module);
1652module_exit(ioc3_cleanup_module);