]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/igb/e1000_hw.h
Merge branch 'master' of master.kernel.org:/pub/scm/linux/kernel/git/davem/net-2.6
[net-next-2.6.git] / drivers / net / igb / e1000_hw.h
CommitLineData
9d5c8243
AK
1/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
86d5d38f 4 Copyright(c) 2007-2009 Intel Corporation.
9d5c8243
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_HW_H_
29#define _E1000_HW_H_
30
31#include <linux/types.h>
32#include <linux/delay.h>
33#include <linux/io.h>
c041076a 34#include <linux/netdevice.h>
9d5c8243 35
9d5c8243
AK
36#include "e1000_regs.h"
37#include "e1000_defines.h"
38
39struct e1000_hw;
40
2d064c06
AD
41#define E1000_DEV_ID_82576 0x10C9
42#define E1000_DEV_ID_82576_FIBER 0x10E6
43#define E1000_DEV_ID_82576_SERDES 0x10E7
c8ea5ea9 44#define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8
b894fa26 45#define E1000_DEV_ID_82576_QUAD_COPPER_ET2 0x1526
9eb2341d 46#define E1000_DEV_ID_82576_NS 0x150A
747d49ba 47#define E1000_DEV_ID_82576_NS_SERDES 0x1518
4703bf73 48#define E1000_DEV_ID_82576_SERDES_QUAD 0x150D
9d5c8243
AK
49#define E1000_DEV_ID_82575EB_COPPER 0x10A7
50#define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
51#define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
bb2ac47b
AD
52#define E1000_DEV_ID_82580_COPPER 0x150E
53#define E1000_DEV_ID_82580_FIBER 0x150F
54#define E1000_DEV_ID_82580_SERDES 0x1510
55#define E1000_DEV_ID_82580_SGMII 0x1511
56#define E1000_DEV_ID_82580_COPPER_DUAL 0x1516
308fb39a
JG
57#define E1000_DEV_ID_DH89XXCC_SGMII 0x0436
58#define E1000_DEV_ID_DH89XXCC_SERDES 0x0438
d2ba2ed8
AD
59#define E1000_DEV_ID_I350_COPPER 0x1521
60#define E1000_DEV_ID_I350_FIBER 0x1522
61#define E1000_DEV_ID_I350_SERDES 0x1523
62#define E1000_DEV_ID_I350_SGMII 0x1524
9d5c8243
AK
63
64#define E1000_REVISION_2 2
65#define E1000_REVISION_4 4
66
70d92f86 67#define E1000_FUNC_0 0
9d5c8243 68#define E1000_FUNC_1 1
bb2ac47b
AD
69#define E1000_FUNC_2 2
70#define E1000_FUNC_3 3
9d5c8243 71
bb2ac47b 72#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
22896639 73#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
bb2ac47b
AD
74#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2 6
75#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3 9
22896639 76
9d5c8243
AK
77enum e1000_mac_type {
78 e1000_undefined = 0,
79 e1000_82575,
2d064c06 80 e1000_82576,
bb2ac47b 81 e1000_82580,
d2ba2ed8 82 e1000_i350,
9d5c8243
AK
83 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
84};
85
86enum e1000_media_type {
87 e1000_media_type_unknown = 0,
88 e1000_media_type_copper = 1,
dcc3ae9a 89 e1000_media_type_internal_serdes = 2,
9d5c8243
AK
90 e1000_num_media_types
91};
92
93enum e1000_nvm_type {
94 e1000_nvm_unknown = 0,
95 e1000_nvm_none,
96 e1000_nvm_eeprom_spi,
9d5c8243
AK
97 e1000_nvm_flash_hw,
98 e1000_nvm_flash_sw
99};
100
101enum e1000_nvm_override {
102 e1000_nvm_override_none = 0,
103 e1000_nvm_override_spi_small,
104 e1000_nvm_override_spi_large,
9d5c8243
AK
105};
106
107enum e1000_phy_type {
108 e1000_phy_unknown = 0,
109 e1000_phy_none,
110 e1000_phy_m88,
111 e1000_phy_igp,
112 e1000_phy_igp_2,
113 e1000_phy_gg82563,
114 e1000_phy_igp_3,
115 e1000_phy_ife,
2909c3f7 116 e1000_phy_82580,
9d5c8243
AK
117};
118
119enum e1000_bus_type {
120 e1000_bus_type_unknown = 0,
121 e1000_bus_type_pci,
122 e1000_bus_type_pcix,
123 e1000_bus_type_pci_express,
124 e1000_bus_type_reserved
125};
126
127enum e1000_bus_speed {
128 e1000_bus_speed_unknown = 0,
129 e1000_bus_speed_33,
130 e1000_bus_speed_66,
131 e1000_bus_speed_100,
132 e1000_bus_speed_120,
133 e1000_bus_speed_133,
134 e1000_bus_speed_2500,
135 e1000_bus_speed_5000,
136 e1000_bus_speed_reserved
137};
138
139enum e1000_bus_width {
140 e1000_bus_width_unknown = 0,
141 e1000_bus_width_pcie_x1,
142 e1000_bus_width_pcie_x2,
143 e1000_bus_width_pcie_x4 = 4,
144 e1000_bus_width_pcie_x8 = 8,
145 e1000_bus_width_32,
146 e1000_bus_width_64,
147 e1000_bus_width_reserved
148};
149
150enum e1000_1000t_rx_status {
151 e1000_1000t_rx_status_not_ok = 0,
152 e1000_1000t_rx_status_ok,
153 e1000_1000t_rx_status_undefined = 0xFF
154};
155
156enum e1000_rev_polarity {
157 e1000_rev_polarity_normal = 0,
158 e1000_rev_polarity_reversed,
159 e1000_rev_polarity_undefined = 0xFF
160};
161
0cce119a 162enum e1000_fc_mode {
9d5c8243
AK
163 e1000_fc_none = 0,
164 e1000_fc_rx_pause,
165 e1000_fc_tx_pause,
166 e1000_fc_full,
167 e1000_fc_default = 0xFF
168};
169
9d5c8243
AK
170/* Statistics counters collected by the MAC */
171struct e1000_hw_stats {
172 u64 crcerrs;
173 u64 algnerrc;
174 u64 symerrs;
175 u64 rxerrc;
176 u64 mpc;
177 u64 scc;
178 u64 ecol;
179 u64 mcc;
180 u64 latecol;
181 u64 colc;
182 u64 dc;
183 u64 tncrs;
184 u64 sec;
185 u64 cexterr;
186 u64 rlec;
187 u64 xonrxc;
188 u64 xontxc;
189 u64 xoffrxc;
190 u64 xofftxc;
191 u64 fcruc;
192 u64 prc64;
193 u64 prc127;
194 u64 prc255;
195 u64 prc511;
196 u64 prc1023;
197 u64 prc1522;
198 u64 gprc;
199 u64 bprc;
200 u64 mprc;
201 u64 gptc;
202 u64 gorc;
203 u64 gotc;
204 u64 rnbc;
205 u64 ruc;
206 u64 rfc;
207 u64 roc;
208 u64 rjc;
209 u64 mgprc;
210 u64 mgpdc;
211 u64 mgptc;
212 u64 tor;
213 u64 tot;
214 u64 tpr;
215 u64 tpt;
216 u64 ptc64;
217 u64 ptc127;
218 u64 ptc255;
219 u64 ptc511;
220 u64 ptc1023;
221 u64 ptc1522;
222 u64 mptc;
223 u64 bptc;
224 u64 tsctc;
225 u64 tsctfc;
226 u64 iac;
227 u64 icrxptc;
228 u64 icrxatc;
229 u64 ictxptc;
230 u64 ictxatc;
231 u64 ictxqec;
232 u64 ictxqmtc;
233 u64 icrxdmtc;
234 u64 icrxoc;
235 u64 cbtmpc;
236 u64 htdpmc;
237 u64 cbrdpc;
238 u64 cbrmpc;
239 u64 rpthc;
240 u64 hgptc;
241 u64 htcbdpc;
242 u64 hgorc;
243 u64 hgotc;
244 u64 lenerrs;
245 u64 scvpc;
246 u64 hrmpc;
dda0e083 247 u64 doosync;
9d5c8243
AK
248};
249
250struct e1000_phy_stats {
251 u32 idle_errors;
252 u32 receive_errors;
253};
254
255struct e1000_host_mng_dhcp_cookie {
256 u32 signature;
257 u8 status;
258 u8 reserved0;
259 u16 vlan_id;
260 u32 reserved1;
261 u16 reserved2;
262 u8 reserved3;
263 u8 checksum;
264};
265
266/* Host Interface "Rev 1" */
267struct e1000_host_command_header {
268 u8 command_id;
269 u8 command_length;
270 u8 command_options;
271 u8 checksum;
272};
273
274#define E1000_HI_MAX_DATA_LENGTH 252
275struct e1000_host_command_info {
276 struct e1000_host_command_header command_header;
277 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
278};
279
280/* Host Interface "Rev 2" */
281struct e1000_host_mng_command_header {
282 u8 command_id;
283 u8 checksum;
284 u16 reserved1;
285 u16 reserved2;
286 u16 command_length;
287};
288
289#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
290struct e1000_host_mng_command_info {
291 struct e1000_host_mng_command_header command_header;
292 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
293};
294
295#include "e1000_mac.h"
296#include "e1000_phy.h"
297#include "e1000_nvm.h"
4ae196df 298#include "e1000_mbx.h"
9d5c8243
AK
299
300struct e1000_mac_operations {
301 s32 (*check_for_link)(struct e1000_hw *);
302 s32 (*reset_hw)(struct e1000_hw *);
303 s32 (*init_hw)(struct e1000_hw *);
2d064c06 304 bool (*check_mng_mode)(struct e1000_hw *);
9d5c8243
AK
305 s32 (*setup_physical_interface)(struct e1000_hw *);
306 void (*rar_set)(struct e1000_hw *, u8 *, u32);
307 s32 (*read_mac_addr)(struct e1000_hw *);
308 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
309};
310
311struct e1000_phy_operations {
a8d2a0c2 312 s32 (*acquire)(struct e1000_hw *);
bb2ac47b 313 s32 (*check_polarity)(struct e1000_hw *);
2d064c06 314 s32 (*check_reset_block)(struct e1000_hw *);
9d5c8243
AK
315 s32 (*force_speed_duplex)(struct e1000_hw *);
316 s32 (*get_cfg_done)(struct e1000_hw *hw);
317 s32 (*get_cable_length)(struct e1000_hw *);
318 s32 (*get_phy_info)(struct e1000_hw *);
a8d2a0c2
AD
319 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
320 void (*release)(struct e1000_hw *);
321 s32 (*reset)(struct e1000_hw *);
9d5c8243
AK
322 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
323 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
a8d2a0c2 324 s32 (*write_reg)(struct e1000_hw *, u32, u16);
9d5c8243
AK
325};
326
327struct e1000_nvm_operations {
312c75ae
AD
328 s32 (*acquire)(struct e1000_hw *);
329 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
330 void (*release)(struct e1000_hw *);
331 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
9d5c8243
AK
332};
333
334struct e1000_info {
335 s32 (*get_invariants)(struct e1000_hw *);
336 struct e1000_mac_operations *mac_ops;
337 struct e1000_phy_operations *phy_ops;
338 struct e1000_nvm_operations *nvm_ops;
339};
340
341extern const struct e1000_info e1000_82575_info;
342
343struct e1000_mac_info {
344 struct e1000_mac_operations ops;
345
346 u8 addr[6];
347 u8 perm_addr[6];
348
349 enum e1000_mac_type type;
350
9d5c8243
AK
351 u32 ledctl_default;
352 u32 ledctl_mode1;
353 u32 ledctl_mode2;
354 u32 mc_filter_type;
9d5c8243
AK
355 u32 txcw;
356
9d5c8243 357 u16 mta_reg_count;
68d480c4 358 u16 uta_reg_count;
28fc06f5
AD
359
360 /* Maximum size of the MTA register table in all supported adapters */
361 #define MAX_MTA_REG 128
362 u32 mta_shadow[MAX_MTA_REG];
9d5c8243
AK
363 u16 rar_entry_count;
364
365 u8 forced_speed_duplex;
366
367 bool adaptive_ifs;
368 bool arc_subsystem_valid;
369 bool asf_firmware_present;
370 bool autoneg;
371 bool autoneg_failed;
9d5c8243
AK
372 bool disable_hw_init_bits;
373 bool get_link_status;
374 bool ifs_params_forced;
375 bool in_ifs_mode;
376 bool report_tx_early;
377 bool serdes_has_link;
378 bool tx_pkt_filtering;
379};
380
381struct e1000_phy_info {
382 struct e1000_phy_operations ops;
383
384 enum e1000_phy_type type;
385
386 enum e1000_1000t_rx_status local_rx;
387 enum e1000_1000t_rx_status remote_rx;
388 enum e1000_ms_type ms_type;
389 enum e1000_ms_type original_ms_type;
390 enum e1000_rev_polarity cable_polarity;
391 enum e1000_smart_speed smart_speed;
392
393 u32 addr;
394 u32 id;
395 u32 reset_delay_us; /* in usec */
396 u32 revision;
397
398 enum e1000_media_type media_type;
399
400 u16 autoneg_advertised;
401 u16 autoneg_mask;
402 u16 cable_length;
403 u16 max_cable_length;
404 u16 min_cable_length;
405
406 u8 mdix;
407
408 bool disable_polarity_correction;
409 bool is_mdix;
410 bool polarity_correction;
411 bool reset_disable;
412 bool speed_downgraded;
413 bool autoneg_wait_to_complete;
414};
415
416struct e1000_nvm_info {
417 struct e1000_nvm_operations ops;
418
419 enum e1000_nvm_type type;
420 enum e1000_nvm_override override;
421
422 u32 flash_bank_size;
423 u32 flash_base_addr;
424
425 u16 word_size;
426 u16 delay_usec;
427 u16 address_bits;
428 u16 opcode_bits;
429 u16 page_size;
430};
431
432struct e1000_bus_info {
433 enum e1000_bus_type type;
434 enum e1000_bus_speed speed;
435 enum e1000_bus_width width;
436
437 u32 snoop;
438
439 u16 func;
440 u16 pci_cmd_word;
441};
442
443struct e1000_fc_info {
444 u32 high_water; /* Flow control high-water mark */
445 u32 low_water; /* Flow control low-water mark */
446 u16 pause_time; /* Flow control pause timer */
447 bool send_xon; /* Flow control send XON */
448 bool strict_ieee; /* Strict IEEE mode */
0cce119a
AD
449 enum e1000_fc_mode current_mode; /* Type of flow control */
450 enum e1000_fc_mode requested_mode;
9d5c8243
AK
451};
452
4ae196df
AD
453struct e1000_mbx_operations {
454 s32 (*init_params)(struct e1000_hw *hw);
455 s32 (*read)(struct e1000_hw *, u32 *, u16, u16);
456 s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
457 s32 (*read_posted)(struct e1000_hw *, u32 *, u16, u16);
458 s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
459 s32 (*check_for_msg)(struct e1000_hw *, u16);
460 s32 (*check_for_ack)(struct e1000_hw *, u16);
461 s32 (*check_for_rst)(struct e1000_hw *, u16);
462};
463
464struct e1000_mbx_stats {
465 u32 msgs_tx;
466 u32 msgs_rx;
467
468 u32 acks;
469 u32 reqs;
470 u32 rsts;
471};
472
473struct e1000_mbx_info {
474 struct e1000_mbx_operations ops;
475 struct e1000_mbx_stats stats;
476 u32 timeout;
477 u32 usec_delay;
478 u16 size;
479};
480
c1889bfe
AD
481struct e1000_dev_spec_82575 {
482 bool sgmii_active;
bb2ac47b 483 bool global_device_reset;
c1889bfe
AD
484};
485
9d5c8243
AK
486struct e1000_hw {
487 void *back;
9d5c8243
AK
488
489 u8 __iomem *hw_addr;
490 u8 __iomem *flash_address;
491 unsigned long io_base;
492
493 struct e1000_mac_info mac;
494 struct e1000_fc_info fc;
495 struct e1000_phy_info phy;
496 struct e1000_nvm_info nvm;
497 struct e1000_bus_info bus;
4ae196df 498 struct e1000_mbx_info mbx;
9d5c8243
AK
499 struct e1000_host_mng_dhcp_cookie mng_cookie;
500
c1889bfe
AD
501 union {
502 struct e1000_dev_spec_82575 _82575;
503 } dev_spec;
9d5c8243
AK
504
505 u16 device_id;
506 u16 subsystem_vendor_id;
507 u16 subsystem_device_id;
508 u16 vendor_id;
509
510 u8 revision_id;
511};
512
c041076a 513extern struct net_device *igb_get_hw_dev(struct e1000_hw *hw);
652fff32 514#define hw_dbg(format, arg...) \
c041076a
AD
515 netdev_dbg(igb_get_hw_dev(hw), format, ##arg)
516
009bc06e
AD
517/* These functions must be implemented by drivers */
518s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
519s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
c041076a 520#endif /* _E1000_HW_H_ */