]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/gianfar.c
net: Fix new EMAC driver for NAPI changes
[net-next-2.6.git] / drivers / net / gianfar.c
CommitLineData
0bbaf069 1/*
1da177e4
LT
2 * drivers/net/gianfar.c
3 *
4 * Gianfar Ethernet Driver
7f7f5316
AF
5 * This driver is designed for the non-CPM ethernet controllers
6 * on the 85xx and 83xx family of integrated processors
1da177e4
LT
7 * Based on 8260_io/fcc_enet.c
8 *
9 * Author: Andy Fleming
4c8d3d99 10 * Maintainer: Kumar Gala
1da177e4 11 *
e8a2b6a4 12 * Copyright (c) 2002-2006 Freescale Semiconductor, Inc.
538cc7ee 13 * Copyright (c) 2007 MontaVista Software, Inc.
1da177e4
LT
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
0bbaf069 27 *
1da177e4
LT
28 * The driver is initialized through platform_device. Structures which
29 * define the configuration needed by the board are defined in a
30 * board structure in arch/ppc/platforms (though I do not
31 * discount the possibility that other architectures could one
bb40dcbb 32 * day be supported.
1da177e4
LT
33 *
34 * The Gianfar Ethernet Controller uses a ring of buffer
35 * descriptors. The beginning is indicated by a register
0bbaf069
KG
36 * pointing to the physical address of the start of the ring.
37 * The end is determined by a "wrap" bit being set in the
1da177e4
LT
38 * last descriptor of the ring.
39 *
40 * When a packet is received, the RXF bit in the
0bbaf069 41 * IEVENT register is set, triggering an interrupt when the
1da177e4
LT
42 * corresponding bit in the IMASK register is also set (if
43 * interrupt coalescing is active, then the interrupt may not
44 * happen immediately, but will wait until either a set number
bb40dcbb 45 * of frames or amount of time have passed). In NAPI, the
1da177e4
LT
46 * interrupt handler will signal there is work to be done, and
47 * exit. Without NAPI, the packet(s) will be handled
48 * immediately. Both methods will start at the last known empty
0bbaf069 49 * descriptor, and process every subsequent descriptor until there
1da177e4
LT
50 * are none left with data (NAPI will stop after a set number of
51 * packets to give time to other tasks, but will eventually
52 * process all the packets). The data arrives inside a
53 * pre-allocated skb, and so after the skb is passed up to the
54 * stack, a new skb must be allocated, and the address field in
55 * the buffer descriptor must be updated to indicate this new
56 * skb.
57 *
58 * When the kernel requests that a packet be transmitted, the
59 * driver starts where it left off last time, and points the
60 * descriptor at the buffer which was passed in. The driver
61 * then informs the DMA engine that there are packets ready to
62 * be transmitted. Once the controller is finished transmitting
63 * the packet, an interrupt may be triggered (under the same
64 * conditions as for reception, but depending on the TXF bit).
65 * The driver then cleans up the buffer.
66 */
67
1da177e4 68#include <linux/kernel.h>
1da177e4
LT
69#include <linux/string.h>
70#include <linux/errno.h>
bb40dcbb 71#include <linux/unistd.h>
1da177e4
LT
72#include <linux/slab.h>
73#include <linux/interrupt.h>
74#include <linux/init.h>
75#include <linux/delay.h>
76#include <linux/netdevice.h>
77#include <linux/etherdevice.h>
78#include <linux/skbuff.h>
0bbaf069 79#include <linux/if_vlan.h>
1da177e4
LT
80#include <linux/spinlock.h>
81#include <linux/mm.h>
d052d1be 82#include <linux/platform_device.h>
0bbaf069
KG
83#include <linux/ip.h>
84#include <linux/tcp.h>
85#include <linux/udp.h>
9c07b884 86#include <linux/in.h>
1da177e4
LT
87
88#include <asm/io.h>
89#include <asm/irq.h>
90#include <asm/uaccess.h>
91#include <linux/module.h>
1da177e4
LT
92#include <linux/dma-mapping.h>
93#include <linux/crc32.h>
bb40dcbb
AF
94#include <linux/mii.h>
95#include <linux/phy.h>
1da177e4
LT
96
97#include "gianfar.h"
bb40dcbb 98#include "gianfar_mii.h"
1da177e4
LT
99
100#define TX_TIMEOUT (1*HZ)
101#define SKB_ALLOC_TIMEOUT 1000000
102#undef BRIEF_GFAR_ERRORS
103#undef VERBOSE_GFAR_ERRORS
104
105#ifdef CONFIG_GFAR_NAPI
106#define RECEIVE(x) netif_receive_skb(x)
107#else
108#define RECEIVE(x) netif_rx(x)
109#endif
110
111const char gfar_driver_name[] = "Gianfar Ethernet";
7f7f5316 112const char gfar_driver_version[] = "1.3";
1da177e4 113
1da177e4
LT
114static int gfar_enet_open(struct net_device *dev);
115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
116static void gfar_timeout(struct net_device *dev);
117static int gfar_close(struct net_device *dev);
118struct sk_buff *gfar_new_skb(struct net_device *dev, struct rxbd8 *bdp);
1da177e4
LT
119static int gfar_set_mac_address(struct net_device *dev);
120static int gfar_change_mtu(struct net_device *dev, int new_mtu);
7d12e780
DH
121static irqreturn_t gfar_error(int irq, void *dev_id);
122static irqreturn_t gfar_transmit(int irq, void *dev_id);
123static irqreturn_t gfar_interrupt(int irq, void *dev_id);
1da177e4
LT
124static void adjust_link(struct net_device *dev);
125static void init_registers(struct net_device *dev);
126static int init_phy(struct net_device *dev);
3ae5eaec
RK
127static int gfar_probe(struct platform_device *pdev);
128static int gfar_remove(struct platform_device *pdev);
bb40dcbb 129static void free_skb_resources(struct gfar_private *priv);
1da177e4
LT
130static void gfar_set_multi(struct net_device *dev);
131static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
d3c12873
KJ
132static void gfar_configure_serdes(struct net_device *dev);
133extern int gfar_local_mdio_write(struct gfar_mii *regs, int mii_id, int regnum, u16 value);
134extern int gfar_local_mdio_read(struct gfar_mii *regs, int mii_id, int regnum);
1da177e4 135#ifdef CONFIG_GFAR_NAPI
bea3348e 136static int gfar_poll(struct napi_struct *napi, int budget);
1da177e4 137#endif
f2d71c2d
VW
138#ifdef CONFIG_NET_POLL_CONTROLLER
139static void gfar_netpoll(struct net_device *dev);
140#endif
0bbaf069 141int gfar_clean_rx_ring(struct net_device *dev, int rx_work_limit);
1da177e4 142static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb, int length);
0bbaf069
KG
143static void gfar_vlan_rx_register(struct net_device *netdev,
144 struct vlan_group *grp);
7f7f5316
AF
145void gfar_halt(struct net_device *dev);
146void gfar_start(struct net_device *dev);
147static void gfar_clear_exact_match(struct net_device *dev);
148static void gfar_set_mac_for_addr(struct net_device *dev, int num, u8 *addr);
1da177e4 149
7282d491 150extern const struct ethtool_ops gfar_ethtool_ops;
1da177e4
LT
151
152MODULE_AUTHOR("Freescale Semiconductor, Inc");
153MODULE_DESCRIPTION("Gianfar Ethernet Driver");
154MODULE_LICENSE("GPL");
155
7f7f5316
AF
156/* Returns 1 if incoming frames use an FCB */
157static inline int gfar_uses_fcb(struct gfar_private *priv)
0bbaf069 158{
7f7f5316 159 return (priv->vlan_enable || priv->rx_csum_enable);
0bbaf069 160}
bb40dcbb
AF
161
162/* Set up the ethernet device structure, private data,
163 * and anything else we need before we start */
3ae5eaec 164static int gfar_probe(struct platform_device *pdev)
1da177e4
LT
165{
166 u32 tempval;
167 struct net_device *dev = NULL;
168 struct gfar_private *priv = NULL;
1da177e4
LT
169 struct gianfar_platform_data *einfo;
170 struct resource *r;
1da177e4 171 int err = 0;
0795af57 172 DECLARE_MAC_BUF(mac);
1da177e4
LT
173
174 einfo = (struct gianfar_platform_data *) pdev->dev.platform_data;
175
bb40dcbb 176 if (NULL == einfo) {
1da177e4
LT
177 printk(KERN_ERR "gfar %d: Missing additional data!\n",
178 pdev->id);
179
180 return -ENODEV;
181 }
182
183 /* Create an ethernet device instance */
184 dev = alloc_etherdev(sizeof (*priv));
185
bb40dcbb 186 if (NULL == dev)
1da177e4
LT
187 return -ENOMEM;
188
189 priv = netdev_priv(dev);
bea3348e 190 priv->dev = dev;
1da177e4
LT
191
192 /* Set the info in the priv to the current info */
193 priv->einfo = einfo;
194
195 /* fill out IRQ fields */
196 if (einfo->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
197 priv->interruptTransmit = platform_get_irq_byname(pdev, "tx");
198 priv->interruptReceive = platform_get_irq_byname(pdev, "rx");
199 priv->interruptError = platform_get_irq_byname(pdev, "error");
48944738
DV
200 if (priv->interruptTransmit < 0 || priv->interruptReceive < 0 || priv->interruptError < 0)
201 goto regs_fail;
1da177e4
LT
202 } else {
203 priv->interruptTransmit = platform_get_irq(pdev, 0);
48944738
DV
204 if (priv->interruptTransmit < 0)
205 goto regs_fail;
1da177e4
LT
206 }
207
208 /* get a pointer to the register memory */
209 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
cc8c6e37 210 priv->regs = ioremap(r->start, sizeof (struct gfar));
1da177e4 211
bb40dcbb 212 if (NULL == priv->regs) {
1da177e4
LT
213 err = -ENOMEM;
214 goto regs_fail;
215 }
216
fef6108d
AF
217 spin_lock_init(&priv->txlock);
218 spin_lock_init(&priv->rxlock);
1da177e4 219
3ae5eaec 220 platform_set_drvdata(pdev, dev);
1da177e4
LT
221
222 /* Stop the DMA engine now, in case it was running before */
223 /* (The firmware could have used it, and left it running). */
224 /* To do this, we write Graceful Receive Stop and Graceful */
225 /* Transmit Stop, and then wait until the corresponding bits */
226 /* in IEVENT indicate the stops have completed. */
227 tempval = gfar_read(&priv->regs->dmactrl);
228 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
229 gfar_write(&priv->regs->dmactrl, tempval);
230
231 tempval = gfar_read(&priv->regs->dmactrl);
232 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
233 gfar_write(&priv->regs->dmactrl, tempval);
234
235 while (!(gfar_read(&priv->regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC)))
236 cpu_relax();
237
238 /* Reset MAC layer */
239 gfar_write(&priv->regs->maccfg1, MACCFG1_SOFT_RESET);
240
241 tempval = (MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
242 gfar_write(&priv->regs->maccfg1, tempval);
243
244 /* Initialize MACCFG2. */
245 gfar_write(&priv->regs->maccfg2, MACCFG2_INIT_SETTINGS);
246
247 /* Initialize ECNTRL */
248 gfar_write(&priv->regs->ecntrl, ECNTRL_INIT_SETTINGS);
249
250 /* Copy the station address into the dev structure, */
251 memcpy(dev->dev_addr, einfo->mac_addr, MAC_ADDR_LEN);
252
253 /* Set the dev->base_addr to the gfar reg region */
254 dev->base_addr = (unsigned long) (priv->regs);
255
3ae5eaec 256 SET_NETDEV_DEV(dev, &pdev->dev);
1da177e4
LT
257
258 /* Fill in the dev structure */
259 dev->open = gfar_enet_open;
260 dev->hard_start_xmit = gfar_start_xmit;
261 dev->tx_timeout = gfar_timeout;
262 dev->watchdog_timeo = TX_TIMEOUT;
94e8cc35 263#ifdef CONFIG_GFAR_NAPI
bea3348e 264 netif_napi_add(dev, &priv->napi, gfar_poll, GFAR_DEV_WEIGHT);
94e8cc35 265#endif
f2d71c2d
VW
266#ifdef CONFIG_NET_POLL_CONTROLLER
267 dev->poll_controller = gfar_netpoll;
1da177e4
LT
268#endif
269 dev->stop = gfar_close;
1da177e4
LT
270 dev->change_mtu = gfar_change_mtu;
271 dev->mtu = 1500;
272 dev->set_multicast_list = gfar_set_multi;
273
0bbaf069
KG
274 dev->ethtool_ops = &gfar_ethtool_ops;
275
276 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
277 priv->rx_csum_enable = 1;
278 dev->features |= NETIF_F_IP_CSUM;
279 } else
280 priv->rx_csum_enable = 0;
281
282 priv->vlgrp = NULL;
1da177e4 283
0bbaf069
KG
284 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
285 dev->vlan_rx_register = gfar_vlan_rx_register;
1da177e4 286
0bbaf069
KG
287 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
288
289 priv->vlan_enable = 1;
290 }
291
292 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
293 priv->extended_hash = 1;
294 priv->hash_width = 9;
295
296 priv->hash_regs[0] = &priv->regs->igaddr0;
297 priv->hash_regs[1] = &priv->regs->igaddr1;
298 priv->hash_regs[2] = &priv->regs->igaddr2;
299 priv->hash_regs[3] = &priv->regs->igaddr3;
300 priv->hash_regs[4] = &priv->regs->igaddr4;
301 priv->hash_regs[5] = &priv->regs->igaddr5;
302 priv->hash_regs[6] = &priv->regs->igaddr6;
303 priv->hash_regs[7] = &priv->regs->igaddr7;
304 priv->hash_regs[8] = &priv->regs->gaddr0;
305 priv->hash_regs[9] = &priv->regs->gaddr1;
306 priv->hash_regs[10] = &priv->regs->gaddr2;
307 priv->hash_regs[11] = &priv->regs->gaddr3;
308 priv->hash_regs[12] = &priv->regs->gaddr4;
309 priv->hash_regs[13] = &priv->regs->gaddr5;
310 priv->hash_regs[14] = &priv->regs->gaddr6;
311 priv->hash_regs[15] = &priv->regs->gaddr7;
312
313 } else {
314 priv->extended_hash = 0;
315 priv->hash_width = 8;
316
317 priv->hash_regs[0] = &priv->regs->gaddr0;
318 priv->hash_regs[1] = &priv->regs->gaddr1;
319 priv->hash_regs[2] = &priv->regs->gaddr2;
320 priv->hash_regs[3] = &priv->regs->gaddr3;
321 priv->hash_regs[4] = &priv->regs->gaddr4;
322 priv->hash_regs[5] = &priv->regs->gaddr5;
323 priv->hash_regs[6] = &priv->regs->gaddr6;
324 priv->hash_regs[7] = &priv->regs->gaddr7;
325 }
326
327 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
328 priv->padding = DEFAULT_PADDING;
329 else
330 priv->padding = 0;
331
0bbaf069
KG
332 if (dev->features & NETIF_F_IP_CSUM)
333 dev->hard_header_len += GMAC_FCB_LEN;
1da177e4
LT
334
335 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
1da177e4
LT
336 priv->tx_ring_size = DEFAULT_TX_RING_SIZE;
337 priv->rx_ring_size = DEFAULT_RX_RING_SIZE;
338
339 priv->txcoalescing = DEFAULT_TX_COALESCE;
340 priv->txcount = DEFAULT_TXCOUNT;
341 priv->txtime = DEFAULT_TXTIME;
342 priv->rxcoalescing = DEFAULT_RX_COALESCE;
343 priv->rxcount = DEFAULT_RXCOUNT;
344 priv->rxtime = DEFAULT_RXTIME;
345
0bbaf069
KG
346 /* Enable most messages by default */
347 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
348
1da177e4
LT
349 err = register_netdev(dev);
350
351 if (err) {
352 printk(KERN_ERR "%s: Cannot register net device, aborting.\n",
353 dev->name);
354 goto register_fail;
355 }
356
7f7f5316
AF
357 /* Create all the sysfs files */
358 gfar_init_sysfs(dev);
359
1da177e4 360 /* Print out the device info */
0795af57
JP
361 printk(KERN_INFO DEVICE_NAME "%s\n",
362 dev->name, print_mac(mac, dev->dev_addr));
1da177e4
LT
363
364 /* Even more device info helps when determining which kernel */
7f7f5316 365 /* provided which set of benchmarks. */
1da177e4
LT
366#ifdef CONFIG_GFAR_NAPI
367 printk(KERN_INFO "%s: Running with NAPI enabled\n", dev->name);
368#else
369 printk(KERN_INFO "%s: Running with NAPI disabled\n", dev->name);
370#endif
371 printk(KERN_INFO "%s: %d/%d RX/TX BD ring size\n",
372 dev->name, priv->rx_ring_size, priv->tx_ring_size);
373
374 return 0;
375
376register_fail:
cc8c6e37 377 iounmap(priv->regs);
1da177e4
LT
378regs_fail:
379 free_netdev(dev);
bb40dcbb 380 return err;
1da177e4
LT
381}
382
3ae5eaec 383static int gfar_remove(struct platform_device *pdev)
1da177e4 384{
3ae5eaec 385 struct net_device *dev = platform_get_drvdata(pdev);
1da177e4
LT
386 struct gfar_private *priv = netdev_priv(dev);
387
3ae5eaec 388 platform_set_drvdata(pdev, NULL);
1da177e4 389
cc8c6e37 390 iounmap(priv->regs);
1da177e4
LT
391 free_netdev(dev);
392
393 return 0;
394}
395
396
e8a2b6a4
AF
397/* Reads the controller's registers to determine what interface
398 * connects it to the PHY.
399 */
400static phy_interface_t gfar_get_interface(struct net_device *dev)
401{
402 struct gfar_private *priv = netdev_priv(dev);
403 u32 ecntrl = gfar_read(&priv->regs->ecntrl);
404
405 if (ecntrl & ECNTRL_SGMII_MODE)
406 return PHY_INTERFACE_MODE_SGMII;
407
408 if (ecntrl & ECNTRL_TBI_MODE) {
409 if (ecntrl & ECNTRL_REDUCED_MODE)
410 return PHY_INTERFACE_MODE_RTBI;
411 else
412 return PHY_INTERFACE_MODE_TBI;
413 }
414
415 if (ecntrl & ECNTRL_REDUCED_MODE) {
416 if (ecntrl & ECNTRL_REDUCED_MII_MODE)
417 return PHY_INTERFACE_MODE_RMII;
7132ab7f
AF
418 else {
419 phy_interface_t interface = priv->einfo->interface;
420
421 /*
422 * This isn't autodetected right now, so it must
423 * be set by the device tree or platform code.
424 */
425 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
426 return PHY_INTERFACE_MODE_RGMII_ID;
427
e8a2b6a4 428 return PHY_INTERFACE_MODE_RGMII;
7132ab7f 429 }
e8a2b6a4
AF
430 }
431
432 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
433 return PHY_INTERFACE_MODE_GMII;
434
435 return PHY_INTERFACE_MODE_MII;
436}
437
438
bb40dcbb
AF
439/* Initializes driver's PHY state, and attaches to the PHY.
440 * Returns 0 on success.
1da177e4
LT
441 */
442static int init_phy(struct net_device *dev)
443{
444 struct gfar_private *priv = netdev_priv(dev);
bb40dcbb
AF
445 uint gigabit_support =
446 priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
447 SUPPORTED_1000baseT_Full : 0;
448 struct phy_device *phydev;
4d3248a2 449 char phy_id[BUS_ID_SIZE];
e8a2b6a4 450 phy_interface_t interface;
1da177e4
LT
451
452 priv->oldlink = 0;
453 priv->oldspeed = 0;
454 priv->oldduplex = -1;
455
4d3248a2
KG
456 snprintf(phy_id, BUS_ID_SIZE, PHY_ID_FMT, priv->einfo->bus_id, priv->einfo->phy_id);
457
e8a2b6a4
AF
458 interface = gfar_get_interface(dev);
459
460 phydev = phy_connect(dev, phy_id, &adjust_link, 0, interface);
1da177e4 461
d3c12873
KJ
462 if (interface == PHY_INTERFACE_MODE_SGMII)
463 gfar_configure_serdes(dev);
464
bb40dcbb
AF
465 if (IS_ERR(phydev)) {
466 printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
467 return PTR_ERR(phydev);
1da177e4
LT
468 }
469
bb40dcbb
AF
470 /* Remove any features not supported by the controller */
471 phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
472 phydev->advertising = phydev->supported;
1da177e4 473
bb40dcbb 474 priv->phydev = phydev;
1da177e4
LT
475
476 return 0;
1da177e4
LT
477}
478
d3c12873
KJ
479static void gfar_configure_serdes(struct net_device *dev)
480{
481 struct gfar_private *priv = netdev_priv(dev);
482 struct gfar_mii __iomem *regs =
483 (void __iomem *)&priv->regs->gfar_mii_regs;
484
485 /* Initialise TBI i/f to communicate with serdes (lynx phy) */
486
487 /* Single clk mode, mii mode off(for aerdes communication) */
488 gfar_local_mdio_write(regs, TBIPA_VALUE, MII_TBICON, TBICON_CLK_SELECT);
489
490 /* Supported pause and full-duplex, no half-duplex */
491 gfar_local_mdio_write(regs, TBIPA_VALUE, MII_ADVERTISE,
492 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
493 ADVERTISE_1000XPSE_ASYM);
494
495 /* ANEG enable, restart ANEG, full duplex mode, speed[1] set */
496 gfar_local_mdio_write(regs, TBIPA_VALUE, MII_BMCR, BMCR_ANENABLE |
497 BMCR_ANRESTART | BMCR_FULLDPLX | BMCR_SPEED1000);
498}
499
1da177e4
LT
500static void init_registers(struct net_device *dev)
501{
502 struct gfar_private *priv = netdev_priv(dev);
503
504 /* Clear IEVENT */
505 gfar_write(&priv->regs->ievent, IEVENT_INIT_CLEAR);
506
507 /* Initialize IMASK */
508 gfar_write(&priv->regs->imask, IMASK_INIT_CLEAR);
509
510 /* Init hash registers to zero */
0bbaf069
KG
511 gfar_write(&priv->regs->igaddr0, 0);
512 gfar_write(&priv->regs->igaddr1, 0);
513 gfar_write(&priv->regs->igaddr2, 0);
514 gfar_write(&priv->regs->igaddr3, 0);
515 gfar_write(&priv->regs->igaddr4, 0);
516 gfar_write(&priv->regs->igaddr5, 0);
517 gfar_write(&priv->regs->igaddr6, 0);
518 gfar_write(&priv->regs->igaddr7, 0);
1da177e4
LT
519
520 gfar_write(&priv->regs->gaddr0, 0);
521 gfar_write(&priv->regs->gaddr1, 0);
522 gfar_write(&priv->regs->gaddr2, 0);
523 gfar_write(&priv->regs->gaddr3, 0);
524 gfar_write(&priv->regs->gaddr4, 0);
525 gfar_write(&priv->regs->gaddr5, 0);
526 gfar_write(&priv->regs->gaddr6, 0);
527 gfar_write(&priv->regs->gaddr7, 0);
528
1da177e4
LT
529 /* Zero out the rmon mib registers if it has them */
530 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
cc8c6e37 531 memset_io(&(priv->regs->rmon), 0, sizeof (struct rmon_mib));
1da177e4
LT
532
533 /* Mask off the CAM interrupts */
534 gfar_write(&priv->regs->rmon.cam1, 0xffffffff);
535 gfar_write(&priv->regs->rmon.cam2, 0xffffffff);
536 }
537
538 /* Initialize the max receive buffer length */
539 gfar_write(&priv->regs->mrblr, priv->rx_buffer_size);
540
1da177e4
LT
541 /* Initialize the Minimum Frame Length Register */
542 gfar_write(&priv->regs->minflr, MINFLR_INIT_SETTINGS);
543
1da177e4
LT
544 /* Assign the TBI an address which won't conflict with the PHYs */
545 gfar_write(&priv->regs->tbipa, TBIPA_VALUE);
546}
547
0bbaf069
KG
548
549/* Halt the receive and transmit queues */
550void gfar_halt(struct net_device *dev)
1da177e4
LT
551{
552 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 553 struct gfar __iomem *regs = priv->regs;
1da177e4
LT
554 u32 tempval;
555
1da177e4
LT
556 /* Mask all interrupts */
557 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
558
559 /* Clear all interrupts */
560 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
561
562 /* Stop the DMA, and wait for it to stop */
563 tempval = gfar_read(&priv->regs->dmactrl);
564 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS))
565 != (DMACTRL_GRS | DMACTRL_GTS)) {
566 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
567 gfar_write(&priv->regs->dmactrl, tempval);
568
569 while (!(gfar_read(&priv->regs->ievent) &
570 (IEVENT_GRSC | IEVENT_GTSC)))
571 cpu_relax();
572 }
573
574 /* Disable Rx and Tx */
575 tempval = gfar_read(&regs->maccfg1);
576 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
577 gfar_write(&regs->maccfg1, tempval);
0bbaf069
KG
578}
579
580void stop_gfar(struct net_device *dev)
581{
582 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 583 struct gfar __iomem *regs = priv->regs;
0bbaf069
KG
584 unsigned long flags;
585
bb40dcbb
AF
586 phy_stop(priv->phydev);
587
0bbaf069 588 /* Lock it down */
fef6108d
AF
589 spin_lock_irqsave(&priv->txlock, flags);
590 spin_lock(&priv->rxlock);
0bbaf069 591
0bbaf069 592 gfar_halt(dev);
1da177e4 593
fef6108d
AF
594 spin_unlock(&priv->rxlock);
595 spin_unlock_irqrestore(&priv->txlock, flags);
1da177e4
LT
596
597 /* Free the IRQs */
598 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
599 free_irq(priv->interruptError, dev);
600 free_irq(priv->interruptTransmit, dev);
601 free_irq(priv->interruptReceive, dev);
602 } else {
bb40dcbb 603 free_irq(priv->interruptTransmit, dev);
1da177e4
LT
604 }
605
606 free_skb_resources(priv);
607
608 dma_free_coherent(NULL,
609 sizeof(struct txbd8)*priv->tx_ring_size
610 + sizeof(struct rxbd8)*priv->rx_ring_size,
611 priv->tx_bd_base,
0bbaf069 612 gfar_read(&regs->tbase0));
1da177e4
LT
613}
614
615/* If there are any tx skbs or rx skbs still around, free them.
616 * Then free tx_skbuff and rx_skbuff */
bb40dcbb 617static void free_skb_resources(struct gfar_private *priv)
1da177e4
LT
618{
619 struct rxbd8 *rxbdp;
620 struct txbd8 *txbdp;
621 int i;
622
623 /* Go through all the buffer descriptors and free their data buffers */
624 txbdp = priv->tx_bd_base;
625
626 for (i = 0; i < priv->tx_ring_size; i++) {
627
628 if (priv->tx_skbuff[i]) {
629 dma_unmap_single(NULL, txbdp->bufPtr,
630 txbdp->length,
631 DMA_TO_DEVICE);
632 dev_kfree_skb_any(priv->tx_skbuff[i]);
633 priv->tx_skbuff[i] = NULL;
634 }
635 }
636
637 kfree(priv->tx_skbuff);
638
639 rxbdp = priv->rx_bd_base;
640
641 /* rx_skbuff is not guaranteed to be allocated, so only
642 * free it and its contents if it is allocated */
643 if(priv->rx_skbuff != NULL) {
644 for (i = 0; i < priv->rx_ring_size; i++) {
645 if (priv->rx_skbuff[i]) {
646 dma_unmap_single(NULL, rxbdp->bufPtr,
7f7f5316 647 priv->rx_buffer_size,
1da177e4
LT
648 DMA_FROM_DEVICE);
649
650 dev_kfree_skb_any(priv->rx_skbuff[i]);
651 priv->rx_skbuff[i] = NULL;
652 }
653
654 rxbdp->status = 0;
655 rxbdp->length = 0;
656 rxbdp->bufPtr = 0;
657
658 rxbdp++;
659 }
660
661 kfree(priv->rx_skbuff);
662 }
663}
664
0bbaf069
KG
665void gfar_start(struct net_device *dev)
666{
667 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 668 struct gfar __iomem *regs = priv->regs;
0bbaf069
KG
669 u32 tempval;
670
671 /* Enable Rx and Tx in MACCFG1 */
672 tempval = gfar_read(&regs->maccfg1);
673 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
674 gfar_write(&regs->maccfg1, tempval);
675
676 /* Initialize DMACTRL to have WWR and WOP */
677 tempval = gfar_read(&priv->regs->dmactrl);
678 tempval |= DMACTRL_INIT_SETTINGS;
679 gfar_write(&priv->regs->dmactrl, tempval);
680
0bbaf069
KG
681 /* Make sure we aren't stopped */
682 tempval = gfar_read(&priv->regs->dmactrl);
683 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
684 gfar_write(&priv->regs->dmactrl, tempval);
685
fef6108d
AF
686 /* Clear THLT/RHLT, so that the DMA starts polling now */
687 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT);
688 gfar_write(&regs->rstat, RSTAT_CLEAR_RHALT);
689
0bbaf069
KG
690 /* Unmask the interrupts we look for */
691 gfar_write(&regs->imask, IMASK_DEFAULT);
692}
693
1da177e4
LT
694/* Bring the controller up and running */
695int startup_gfar(struct net_device *dev)
696{
697 struct txbd8 *txbdp;
698 struct rxbd8 *rxbdp;
699 dma_addr_t addr;
700 unsigned long vaddr;
701 int i;
702 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 703 struct gfar __iomem *regs = priv->regs;
1da177e4 704 int err = 0;
0bbaf069 705 u32 rctrl = 0;
7f7f5316 706 u32 attrs = 0;
1da177e4
LT
707
708 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
709
710 /* Allocate memory for the buffer descriptors */
0bbaf069 711 vaddr = (unsigned long) dma_alloc_coherent(NULL,
1da177e4
LT
712 sizeof (struct txbd8) * priv->tx_ring_size +
713 sizeof (struct rxbd8) * priv->rx_ring_size,
714 &addr, GFP_KERNEL);
715
716 if (vaddr == 0) {
0bbaf069
KG
717 if (netif_msg_ifup(priv))
718 printk(KERN_ERR "%s: Could not allocate buffer descriptors!\n",
719 dev->name);
1da177e4
LT
720 return -ENOMEM;
721 }
722
723 priv->tx_bd_base = (struct txbd8 *) vaddr;
724
725 /* enet DMA only understands physical addresses */
0bbaf069 726 gfar_write(&regs->tbase0, addr);
1da177e4
LT
727
728 /* Start the rx descriptor ring where the tx ring leaves off */
729 addr = addr + sizeof (struct txbd8) * priv->tx_ring_size;
730 vaddr = vaddr + sizeof (struct txbd8) * priv->tx_ring_size;
731 priv->rx_bd_base = (struct rxbd8 *) vaddr;
0bbaf069 732 gfar_write(&regs->rbase0, addr);
1da177e4
LT
733
734 /* Setup the skbuff rings */
735 priv->tx_skbuff =
736 (struct sk_buff **) kmalloc(sizeof (struct sk_buff *) *
737 priv->tx_ring_size, GFP_KERNEL);
738
bb40dcbb 739 if (NULL == priv->tx_skbuff) {
0bbaf069
KG
740 if (netif_msg_ifup(priv))
741 printk(KERN_ERR "%s: Could not allocate tx_skbuff\n",
742 dev->name);
1da177e4
LT
743 err = -ENOMEM;
744 goto tx_skb_fail;
745 }
746
747 for (i = 0; i < priv->tx_ring_size; i++)
748 priv->tx_skbuff[i] = NULL;
749
750 priv->rx_skbuff =
751 (struct sk_buff **) kmalloc(sizeof (struct sk_buff *) *
752 priv->rx_ring_size, GFP_KERNEL);
753
bb40dcbb 754 if (NULL == priv->rx_skbuff) {
0bbaf069
KG
755 if (netif_msg_ifup(priv))
756 printk(KERN_ERR "%s: Could not allocate rx_skbuff\n",
757 dev->name);
1da177e4
LT
758 err = -ENOMEM;
759 goto rx_skb_fail;
760 }
761
762 for (i = 0; i < priv->rx_ring_size; i++)
763 priv->rx_skbuff[i] = NULL;
764
765 /* Initialize some variables in our dev structure */
766 priv->dirty_tx = priv->cur_tx = priv->tx_bd_base;
767 priv->cur_rx = priv->rx_bd_base;
768 priv->skb_curtx = priv->skb_dirtytx = 0;
769 priv->skb_currx = 0;
770
771 /* Initialize Transmit Descriptor Ring */
772 txbdp = priv->tx_bd_base;
773 for (i = 0; i < priv->tx_ring_size; i++) {
774 txbdp->status = 0;
775 txbdp->length = 0;
776 txbdp->bufPtr = 0;
777 txbdp++;
778 }
779
780 /* Set the last descriptor in the ring to indicate wrap */
781 txbdp--;
782 txbdp->status |= TXBD_WRAP;
783
784 rxbdp = priv->rx_bd_base;
785 for (i = 0; i < priv->rx_ring_size; i++) {
786 struct sk_buff *skb = NULL;
787
788 rxbdp->status = 0;
789
790 skb = gfar_new_skb(dev, rxbdp);
791
792 priv->rx_skbuff[i] = skb;
793
794 rxbdp++;
795 }
796
797 /* Set the last descriptor in the ring to wrap */
798 rxbdp--;
799 rxbdp->status |= RXBD_WRAP;
800
801 /* If the device has multiple interrupts, register for
802 * them. Otherwise, only register for the one */
803 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
0bbaf069 804 /* Install our interrupt handlers for Error,
1da177e4
LT
805 * Transmit, and Receive */
806 if (request_irq(priv->interruptError, gfar_error,
807 0, "enet_error", dev) < 0) {
0bbaf069
KG
808 if (netif_msg_intr(priv))
809 printk(KERN_ERR "%s: Can't get IRQ %d\n",
810 dev->name, priv->interruptError);
1da177e4
LT
811
812 err = -1;
813 goto err_irq_fail;
814 }
815
816 if (request_irq(priv->interruptTransmit, gfar_transmit,
817 0, "enet_tx", dev) < 0) {
0bbaf069
KG
818 if (netif_msg_intr(priv))
819 printk(KERN_ERR "%s: Can't get IRQ %d\n",
820 dev->name, priv->interruptTransmit);
1da177e4
LT
821
822 err = -1;
823
824 goto tx_irq_fail;
825 }
826
827 if (request_irq(priv->interruptReceive, gfar_receive,
828 0, "enet_rx", dev) < 0) {
0bbaf069
KG
829 if (netif_msg_intr(priv))
830 printk(KERN_ERR "%s: Can't get IRQ %d (receive0)\n",
831 dev->name, priv->interruptReceive);
1da177e4
LT
832
833 err = -1;
834 goto rx_irq_fail;
835 }
836 } else {
837 if (request_irq(priv->interruptTransmit, gfar_interrupt,
838 0, "gfar_interrupt", dev) < 0) {
0bbaf069
KG
839 if (netif_msg_intr(priv))
840 printk(KERN_ERR "%s: Can't get IRQ %d\n",
841 dev->name, priv->interruptError);
1da177e4
LT
842
843 err = -1;
844 goto err_irq_fail;
845 }
846 }
847
bb40dcbb 848 phy_start(priv->phydev);
1da177e4
LT
849
850 /* Configure the coalescing support */
851 if (priv->txcoalescing)
852 gfar_write(&regs->txic,
853 mk_ic_value(priv->txcount, priv->txtime));
854 else
855 gfar_write(&regs->txic, 0);
856
857 if (priv->rxcoalescing)
858 gfar_write(&regs->rxic,
859 mk_ic_value(priv->rxcount, priv->rxtime));
860 else
861 gfar_write(&regs->rxic, 0);
862
0bbaf069
KG
863 if (priv->rx_csum_enable)
864 rctrl |= RCTRL_CHECKSUMMING;
1da177e4 865
7f7f5316 866 if (priv->extended_hash) {
0bbaf069 867 rctrl |= RCTRL_EXTHASH;
1da177e4 868
7f7f5316
AF
869 gfar_clear_exact_match(dev);
870 rctrl |= RCTRL_EMEN;
871 }
872
0bbaf069
KG
873 if (priv->vlan_enable)
874 rctrl |= RCTRL_VLAN;
1da177e4 875
7f7f5316
AF
876 if (priv->padding) {
877 rctrl &= ~RCTRL_PAL_MASK;
878 rctrl |= RCTRL_PADDING(priv->padding);
879 }
880
0bbaf069
KG
881 /* Init rctrl based on our settings */
882 gfar_write(&priv->regs->rctrl, rctrl);
1da177e4 883
0bbaf069
KG
884 if (dev->features & NETIF_F_IP_CSUM)
885 gfar_write(&priv->regs->tctrl, TCTRL_INIT_CSUM);
1da177e4 886
7f7f5316
AF
887 /* Set the extraction length and index */
888 attrs = ATTRELI_EL(priv->rx_stash_size) |
889 ATTRELI_EI(priv->rx_stash_index);
890
891 gfar_write(&priv->regs->attreli, attrs);
892
893 /* Start with defaults, and add stashing or locking
894 * depending on the approprate variables */
895 attrs = ATTR_INIT_SETTINGS;
896
897 if (priv->bd_stash_en)
898 attrs |= ATTR_BDSTASH;
899
900 if (priv->rx_stash_size != 0)
901 attrs |= ATTR_BUFSTASH;
902
903 gfar_write(&priv->regs->attr, attrs);
904
905 gfar_write(&priv->regs->fifo_tx_thr, priv->fifo_threshold);
906 gfar_write(&priv->regs->fifo_tx_starve, priv->fifo_starve);
907 gfar_write(&priv->regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
908
909 /* Start the controller */
0bbaf069 910 gfar_start(dev);
1da177e4
LT
911
912 return 0;
913
914rx_irq_fail:
915 free_irq(priv->interruptTransmit, dev);
916tx_irq_fail:
917 free_irq(priv->interruptError, dev);
918err_irq_fail:
919rx_skb_fail:
920 free_skb_resources(priv);
921tx_skb_fail:
922 dma_free_coherent(NULL,
923 sizeof(struct txbd8)*priv->tx_ring_size
924 + sizeof(struct rxbd8)*priv->rx_ring_size,
925 priv->tx_bd_base,
0bbaf069 926 gfar_read(&regs->tbase0));
1da177e4 927
1da177e4
LT
928 return err;
929}
930
931/* Called when something needs to use the ethernet device */
932/* Returns 0 for success. */
933static int gfar_enet_open(struct net_device *dev)
934{
293c8513 935#ifdef CONFIG_GFAR_NAPI
94e8cc35 936 struct gfar_private *priv = netdev_priv(dev);
293c8513 937#endif
1da177e4
LT
938 int err;
939
293c8513 940#ifdef CONFIG_GFAR_NAPI
bea3348e 941 napi_enable(&priv->napi);
293c8513 942#endif
bea3348e 943
1da177e4
LT
944 /* Initialize a bunch of registers */
945 init_registers(dev);
946
947 gfar_set_mac_address(dev);
948
949 err = init_phy(dev);
950
bea3348e 951 if(err) {
293c8513 952#ifdef CONFIG_GFAR_NAPI
bea3348e 953 napi_disable(&priv->napi);
293c8513 954#endif
1da177e4 955 return err;
bea3348e 956 }
1da177e4
LT
957
958 err = startup_gfar(dev);
bea3348e 959 if (err)
293c8513 960#ifdef CONFIG_GFAR_NAPI
bea3348e 961 napi_disable(&priv->napi);
293c8513 962#endif
1da177e4
LT
963
964 netif_start_queue(dev);
965
966 return err;
967}
968
7f7f5316 969static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb, struct txbd8 *bdp)
0bbaf069
KG
970{
971 struct txfcb *fcb = (struct txfcb *)skb_push (skb, GMAC_FCB_LEN);
972
973 memset(fcb, 0, GMAC_FCB_LEN);
974
0bbaf069
KG
975 return fcb;
976}
977
978static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb)
979{
7f7f5316 980 u8 flags = 0;
0bbaf069
KG
981
982 /* If we're here, it's a IP packet with a TCP or UDP
983 * payload. We set it to checksum, using a pseudo-header
984 * we provide
985 */
7f7f5316 986 flags = TXFCB_DEFAULT;
0bbaf069 987
7f7f5316
AF
988 /* Tell the controller what the protocol is */
989 /* And provide the already calculated phcs */
eddc9ec5 990 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
7f7f5316 991 flags |= TXFCB_UDP;
4bedb452 992 fcb->phcs = udp_hdr(skb)->check;
7f7f5316 993 } else
8da32de5 994 fcb->phcs = tcp_hdr(skb)->check;
0bbaf069
KG
995
996 /* l3os is the distance between the start of the
997 * frame (skb->data) and the start of the IP hdr.
998 * l4os is the distance between the start of the
999 * l3 hdr and the l4 hdr */
bbe735e4 1000 fcb->l3os = (u16)(skb_network_offset(skb) - GMAC_FCB_LEN);
cfe1fc77 1001 fcb->l4os = skb_network_header_len(skb);
0bbaf069 1002
7f7f5316 1003 fcb->flags = flags;
0bbaf069
KG
1004}
1005
7f7f5316 1006void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
0bbaf069 1007{
7f7f5316 1008 fcb->flags |= TXFCB_VLN;
0bbaf069
KG
1009 fcb->vlctl = vlan_tx_tag_get(skb);
1010}
1011
1da177e4
LT
1012/* This is called by the kernel when a frame is ready for transmission. */
1013/* It is pointed to by the dev->hard_start_xmit function pointer */
1014static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
1015{
1016 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1017 struct txfcb *fcb = NULL;
1da177e4 1018 struct txbd8 *txbdp;
7f7f5316 1019 u16 status;
fef6108d 1020 unsigned long flags;
1da177e4
LT
1021
1022 /* Update transmit stats */
09f75cd7 1023 dev->stats.tx_bytes += skb->len;
1da177e4
LT
1024
1025 /* Lock priv now */
fef6108d 1026 spin_lock_irqsave(&priv->txlock, flags);
1da177e4
LT
1027
1028 /* Point at the first free tx descriptor */
1029 txbdp = priv->cur_tx;
1030
1031 /* Clear all but the WRAP status flags */
7f7f5316 1032 status = txbdp->status & TXBD_WRAP;
1da177e4 1033
0bbaf069 1034 /* Set up checksumming */
7f7f5316 1035 if (likely((dev->features & NETIF_F_IP_CSUM)
84fa7933 1036 && (CHECKSUM_PARTIAL == skb->ip_summed))) {
0bbaf069 1037 fcb = gfar_add_fcb(skb, txbdp);
7f7f5316 1038 status |= TXBD_TOE;
0bbaf069
KG
1039 gfar_tx_checksum(skb, fcb);
1040 }
1041
1042 if (priv->vlan_enable &&
1043 unlikely(priv->vlgrp && vlan_tx_tag_present(skb))) {
7f7f5316 1044 if (unlikely(NULL == fcb)) {
0bbaf069 1045 fcb = gfar_add_fcb(skb, txbdp);
7f7f5316
AF
1046 status |= TXBD_TOE;
1047 }
0bbaf069
KG
1048
1049 gfar_tx_vlan(skb, fcb);
1050 }
1051
1da177e4
LT
1052 /* Set buffer length and pointer */
1053 txbdp->length = skb->len;
0bbaf069 1054 txbdp->bufPtr = dma_map_single(NULL, skb->data,
1da177e4
LT
1055 skb->len, DMA_TO_DEVICE);
1056
1057 /* Save the skb pointer so we can free it later */
1058 priv->tx_skbuff[priv->skb_curtx] = skb;
1059
1060 /* Update the current skb pointer (wrapping if this was the last) */
1061 priv->skb_curtx =
1062 (priv->skb_curtx + 1) & TX_RING_MOD_MASK(priv->tx_ring_size);
1063
1064 /* Flag the BD as interrupt-causing */
7f7f5316 1065 status |= TXBD_INTERRUPT;
1da177e4
LT
1066
1067 /* Flag the BD as ready to go, last in frame, and */
1068 /* in need of CRC */
7f7f5316 1069 status |= (TXBD_READY | TXBD_LAST | TXBD_CRC);
1da177e4
LT
1070
1071 dev->trans_start = jiffies;
1072
3b6330ce
SW
1073 /* The powerpc-specific eieio() is used, as wmb() has too strong
1074 * semantics (it requires synchronization between cacheable and
1075 * uncacheable mappings, which eieio doesn't provide and which we
1076 * don't need), thus requiring a more expensive sync instruction. At
1077 * some point, the set of architecture-independent barrier functions
1078 * should be expanded to include weaker barriers.
1079 */
1080
1081 eieio();
7f7f5316
AF
1082 txbdp->status = status;
1083
1da177e4
LT
1084 /* If this was the last BD in the ring, the next one */
1085 /* is at the beginning of the ring */
1086 if (txbdp->status & TXBD_WRAP)
1087 txbdp = priv->tx_bd_base;
1088 else
1089 txbdp++;
1090
1091 /* If the next BD still needs to be cleaned up, then the bds
1092 are full. We need to tell the kernel to stop sending us stuff. */
1093 if (txbdp == priv->dirty_tx) {
1094 netif_stop_queue(dev);
1095
09f75cd7 1096 dev->stats.tx_fifo_errors++;
1da177e4
LT
1097 }
1098
1099 /* Update the current txbd to the next one */
1100 priv->cur_tx = txbdp;
1101
1102 /* Tell the DMA to go go go */
1103 gfar_write(&priv->regs->tstat, TSTAT_CLEAR_THALT);
1104
1105 /* Unlock priv */
fef6108d 1106 spin_unlock_irqrestore(&priv->txlock, flags);
1da177e4
LT
1107
1108 return 0;
1109}
1110
1111/* Stops the kernel queue, and halts the controller */
1112static int gfar_close(struct net_device *dev)
1113{
1114 struct gfar_private *priv = netdev_priv(dev);
bea3348e 1115
293c8513 1116#ifdef CONFIG_GFAR_NAPI
bea3348e 1117 napi_disable(&priv->napi);
293c8513 1118#endif
bea3348e 1119
1da177e4
LT
1120 stop_gfar(dev);
1121
bb40dcbb
AF
1122 /* Disconnect from the PHY */
1123 phy_disconnect(priv->phydev);
1124 priv->phydev = NULL;
1da177e4
LT
1125
1126 netif_stop_queue(dev);
1127
1128 return 0;
1129}
1130
1da177e4
LT
1131/* Changes the mac address if the controller is not running. */
1132int gfar_set_mac_address(struct net_device *dev)
1133{
7f7f5316 1134 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
1da177e4
LT
1135
1136 return 0;
1137}
1138
1139
0bbaf069
KG
1140/* Enables and disables VLAN insertion/extraction */
1141static void gfar_vlan_rx_register(struct net_device *dev,
1142 struct vlan_group *grp)
1143{
1144 struct gfar_private *priv = netdev_priv(dev);
1145 unsigned long flags;
1146 u32 tempval;
1147
fef6108d 1148 spin_lock_irqsave(&priv->rxlock, flags);
0bbaf069
KG
1149
1150 priv->vlgrp = grp;
1151
1152 if (grp) {
1153 /* Enable VLAN tag insertion */
1154 tempval = gfar_read(&priv->regs->tctrl);
1155 tempval |= TCTRL_VLINS;
1156
1157 gfar_write(&priv->regs->tctrl, tempval);
6aa20a22 1158
0bbaf069
KG
1159 /* Enable VLAN tag extraction */
1160 tempval = gfar_read(&priv->regs->rctrl);
1161 tempval |= RCTRL_VLEX;
1162 gfar_write(&priv->regs->rctrl, tempval);
1163 } else {
1164 /* Disable VLAN tag insertion */
1165 tempval = gfar_read(&priv->regs->tctrl);
1166 tempval &= ~TCTRL_VLINS;
1167 gfar_write(&priv->regs->tctrl, tempval);
1168
1169 /* Disable VLAN tag extraction */
1170 tempval = gfar_read(&priv->regs->rctrl);
1171 tempval &= ~RCTRL_VLEX;
1172 gfar_write(&priv->regs->rctrl, tempval);
1173 }
1174
fef6108d 1175 spin_unlock_irqrestore(&priv->rxlock, flags);
0bbaf069
KG
1176}
1177
1da177e4
LT
1178static int gfar_change_mtu(struct net_device *dev, int new_mtu)
1179{
1180 int tempsize, tempval;
1181 struct gfar_private *priv = netdev_priv(dev);
1182 int oldsize = priv->rx_buffer_size;
0bbaf069
KG
1183 int frame_size = new_mtu + ETH_HLEN;
1184
1185 if (priv->vlan_enable)
1186 frame_size += VLAN_ETH_HLEN;
1187
1188 if (gfar_uses_fcb(priv))
1189 frame_size += GMAC_FCB_LEN;
1190
1191 frame_size += priv->padding;
1da177e4
LT
1192
1193 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
0bbaf069
KG
1194 if (netif_msg_drv(priv))
1195 printk(KERN_ERR "%s: Invalid MTU setting\n",
1196 dev->name);
1da177e4
LT
1197 return -EINVAL;
1198 }
1199
1200 tempsize =
1201 (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
1202 INCREMENTAL_BUFFER_SIZE;
1203
1204 /* Only stop and start the controller if it isn't already
7f7f5316 1205 * stopped, and we changed something */
1da177e4
LT
1206 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
1207 stop_gfar(dev);
1208
1209 priv->rx_buffer_size = tempsize;
1210
1211 dev->mtu = new_mtu;
1212
1213 gfar_write(&priv->regs->mrblr, priv->rx_buffer_size);
1214 gfar_write(&priv->regs->maxfrm, priv->rx_buffer_size);
1215
1216 /* If the mtu is larger than the max size for standard
1217 * ethernet frames (ie, a jumbo frame), then set maccfg2
1218 * to allow huge frames, and to check the length */
1219 tempval = gfar_read(&priv->regs->maccfg2);
1220
1221 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE)
1222 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
1223 else
1224 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
1225
1226 gfar_write(&priv->regs->maccfg2, tempval);
1227
1228 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
1229 startup_gfar(dev);
1230
1231 return 0;
1232}
1233
1234/* gfar_timeout gets called when a packet has not been
1235 * transmitted after a set amount of time.
1236 * For now, assume that clearing out all the structures, and
1237 * starting over will fix the problem. */
1238static void gfar_timeout(struct net_device *dev)
1239{
1240 struct gfar_private *priv = netdev_priv(dev);
1241
09f75cd7 1242 dev->stats.tx_errors++;
1da177e4
LT
1243
1244 if (dev->flags & IFF_UP) {
1245 stop_gfar(dev);
1246 startup_gfar(dev);
1247 }
1248
1249 netif_schedule(dev);
1250}
1251
1252/* Interrupt Handler for Transmit complete */
7d12e780 1253static irqreturn_t gfar_transmit(int irq, void *dev_id)
1da177e4
LT
1254{
1255 struct net_device *dev = (struct net_device *) dev_id;
1256 struct gfar_private *priv = netdev_priv(dev);
1257 struct txbd8 *bdp;
1258
1259 /* Clear IEVENT */
1260 gfar_write(&priv->regs->ievent, IEVENT_TX_MASK);
1261
1262 /* Lock priv */
fef6108d 1263 spin_lock(&priv->txlock);
1da177e4
LT
1264 bdp = priv->dirty_tx;
1265 while ((bdp->status & TXBD_READY) == 0) {
1266 /* If dirty_tx and cur_tx are the same, then either the */
1267 /* ring is empty or full now (it could only be full in the beginning, */
1268 /* obviously). If it is empty, we are done. */
1269 if ((bdp == priv->cur_tx) && (netif_queue_stopped(dev) == 0))
1270 break;
1271
09f75cd7 1272 dev->stats.tx_packets++;
1da177e4
LT
1273
1274 /* Deferred means some collisions occurred during transmit, */
1275 /* but we eventually sent the packet. */
1276 if (bdp->status & TXBD_DEF)
09f75cd7 1277 dev->stats.collisions++;
1da177e4
LT
1278
1279 /* Free the sk buffer associated with this TxBD */
1280 dev_kfree_skb_irq(priv->tx_skbuff[priv->skb_dirtytx]);
1281 priv->tx_skbuff[priv->skb_dirtytx] = NULL;
1282 priv->skb_dirtytx =
1283 (priv->skb_dirtytx +
1284 1) & TX_RING_MOD_MASK(priv->tx_ring_size);
1285
1286 /* update bdp to point at next bd in the ring (wrapping if necessary) */
1287 if (bdp->status & TXBD_WRAP)
1288 bdp = priv->tx_bd_base;
1289 else
1290 bdp++;
1291
1292 /* Move dirty_tx to be the next bd */
1293 priv->dirty_tx = bdp;
1294
1295 /* We freed a buffer, so now we can restart transmission */
1296 if (netif_queue_stopped(dev))
1297 netif_wake_queue(dev);
1298 } /* while ((bdp->status & TXBD_READY) == 0) */
1299
1300 /* If we are coalescing the interrupts, reset the timer */
1301 /* Otherwise, clear it */
1302 if (priv->txcoalescing)
1303 gfar_write(&priv->regs->txic,
1304 mk_ic_value(priv->txcount, priv->txtime));
1305 else
1306 gfar_write(&priv->regs->txic, 0);
1307
fef6108d 1308 spin_unlock(&priv->txlock);
1da177e4
LT
1309
1310 return IRQ_HANDLED;
1311}
1312
1313struct sk_buff * gfar_new_skb(struct net_device *dev, struct rxbd8 *bdp)
1314{
7f7f5316 1315 unsigned int alignamount;
1da177e4
LT
1316 struct gfar_private *priv = netdev_priv(dev);
1317 struct sk_buff *skb = NULL;
1318 unsigned int timeout = SKB_ALLOC_TIMEOUT;
1319
1320 /* We have to allocate the skb, so keep trying till we succeed */
1321 while ((!skb) && timeout--)
1322 skb = dev_alloc_skb(priv->rx_buffer_size + RXBUF_ALIGNMENT);
1323
bb40dcbb 1324 if (NULL == skb)
1da177e4
LT
1325 return NULL;
1326
7f7f5316 1327 alignamount = RXBUF_ALIGNMENT -
bea3348e 1328 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1));
7f7f5316 1329
1da177e4
LT
1330 /* We need the data buffer to be aligned properly. We will reserve
1331 * as many bytes as needed to align the data properly
1332 */
7f7f5316 1333 skb_reserve(skb, alignamount);
1da177e4 1334
1da177e4 1335 bdp->bufPtr = dma_map_single(NULL, skb->data,
7f7f5316 1336 priv->rx_buffer_size, DMA_FROM_DEVICE);
1da177e4
LT
1337
1338 bdp->length = 0;
1339
1340 /* Mark the buffer empty */
3b6330ce 1341 eieio();
1da177e4
LT
1342 bdp->status |= (RXBD_EMPTY | RXBD_INTERRUPT);
1343
1344 return skb;
1345}
1346
1347static inline void count_errors(unsigned short status, struct gfar_private *priv)
1348{
09f75cd7 1349 struct net_device_stats *stats = &dev->stats;
1da177e4
LT
1350 struct gfar_extra_stats *estats = &priv->extra_stats;
1351
1352 /* If the packet was truncated, none of the other errors
1353 * matter */
1354 if (status & RXBD_TRUNCATED) {
1355 stats->rx_length_errors++;
1356
1357 estats->rx_trunc++;
1358
1359 return;
1360 }
1361 /* Count the errors, if there were any */
1362 if (status & (RXBD_LARGE | RXBD_SHORT)) {
1363 stats->rx_length_errors++;
1364
1365 if (status & RXBD_LARGE)
1366 estats->rx_large++;
1367 else
1368 estats->rx_short++;
1369 }
1370 if (status & RXBD_NONOCTET) {
1371 stats->rx_frame_errors++;
1372 estats->rx_nonoctet++;
1373 }
1374 if (status & RXBD_CRCERR) {
1375 estats->rx_crcerr++;
1376 stats->rx_crc_errors++;
1377 }
1378 if (status & RXBD_OVERRUN) {
1379 estats->rx_overrun++;
1380 stats->rx_crc_errors++;
1381 }
1382}
1383
7d12e780 1384irqreturn_t gfar_receive(int irq, void *dev_id)
1da177e4
LT
1385{
1386 struct net_device *dev = (struct net_device *) dev_id;
1387 struct gfar_private *priv = netdev_priv(dev);
1da177e4
LT
1388#ifdef CONFIG_GFAR_NAPI
1389 u32 tempval;
fef6108d
AF
1390#else
1391 unsigned long flags;
1da177e4
LT
1392#endif
1393
1394 /* Clear IEVENT, so rx interrupt isn't called again
1395 * because of this interrupt */
1396 gfar_write(&priv->regs->ievent, IEVENT_RX_MASK);
1397
1398 /* support NAPI */
1399#ifdef CONFIG_GFAR_NAPI
bea3348e 1400 if (netif_rx_schedule_prep(dev, &priv->napi)) {
1da177e4
LT
1401 tempval = gfar_read(&priv->regs->imask);
1402 tempval &= IMASK_RX_DISABLED;
1403 gfar_write(&priv->regs->imask, tempval);
1404
bea3348e 1405 __netif_rx_schedule(dev, &priv->napi);
1da177e4 1406 } else {
0bbaf069
KG
1407 if (netif_msg_rx_err(priv))
1408 printk(KERN_DEBUG "%s: receive called twice (%x)[%x]\n",
1409 dev->name, gfar_read(&priv->regs->ievent),
1410 gfar_read(&priv->regs->imask));
1da177e4
LT
1411 }
1412#else
1413
fef6108d 1414 spin_lock_irqsave(&priv->rxlock, flags);
1da177e4
LT
1415 gfar_clean_rx_ring(dev, priv->rx_ring_size);
1416
1417 /* If we are coalescing interrupts, update the timer */
1418 /* Otherwise, clear it */
1419 if (priv->rxcoalescing)
1420 gfar_write(&priv->regs->rxic,
1421 mk_ic_value(priv->rxcount, priv->rxtime));
1422 else
1423 gfar_write(&priv->regs->rxic, 0);
1424
fef6108d 1425 spin_unlock_irqrestore(&priv->rxlock, flags);
1da177e4
LT
1426#endif
1427
1428 return IRQ_HANDLED;
1429}
1430
0bbaf069
KG
1431static inline int gfar_rx_vlan(struct sk_buff *skb,
1432 struct vlan_group *vlgrp, unsigned short vlctl)
1433{
1434#ifdef CONFIG_GFAR_NAPI
1435 return vlan_hwaccel_receive_skb(skb, vlgrp, vlctl);
1436#else
1437 return vlan_hwaccel_rx(skb, vlgrp, vlctl);
1438#endif
1439}
1440
1441static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
1442{
1443 /* If valid headers were found, and valid sums
1444 * were verified, then we tell the kernel that no
1445 * checksumming is necessary. Otherwise, it is */
7f7f5316 1446 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
0bbaf069
KG
1447 skb->ip_summed = CHECKSUM_UNNECESSARY;
1448 else
1449 skb->ip_summed = CHECKSUM_NONE;
1450}
1451
1452
1453static inline struct rxfcb *gfar_get_fcb(struct sk_buff *skb)
1454{
1455 struct rxfcb *fcb = (struct rxfcb *)skb->data;
1456
1457 /* Remove the FCB from the skb */
1458 skb_pull(skb, GMAC_FCB_LEN);
1459
1460 return fcb;
1461}
1da177e4
LT
1462
1463/* gfar_process_frame() -- handle one incoming packet if skb
1464 * isn't NULL. */
1465static int gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
1466 int length)
1467{
1468 struct gfar_private *priv = netdev_priv(dev);
0bbaf069 1469 struct rxfcb *fcb = NULL;
1da177e4 1470
bb40dcbb 1471 if (NULL == skb) {
0bbaf069
KG
1472 if (netif_msg_rx_err(priv))
1473 printk(KERN_WARNING "%s: Missing skb!!.\n", dev->name);
09f75cd7 1474 dev->stats.rx_dropped++;
1da177e4
LT
1475 priv->extra_stats.rx_skbmissing++;
1476 } else {
0bbaf069
KG
1477 int ret;
1478
1da177e4
LT
1479 /* Prep the skb for the packet */
1480 skb_put(skb, length);
1481
0bbaf069
KG
1482 /* Grab the FCB if there is one */
1483 if (gfar_uses_fcb(priv))
1484 fcb = gfar_get_fcb(skb);
1485
1486 /* Remove the padded bytes, if there are any */
1487 if (priv->padding)
1488 skb_pull(skb, priv->padding);
1489
1490 if (priv->rx_csum_enable)
1491 gfar_rx_checksum(skb, fcb);
1492
1da177e4
LT
1493 /* Tell the skb what kind of packet this is */
1494 skb->protocol = eth_type_trans(skb, dev);
1495
1496 /* Send the packet up the stack */
7f7f5316 1497 if (unlikely(priv->vlgrp && (fcb->flags & RXFCB_VLN)))
0bbaf069
KG
1498 ret = gfar_rx_vlan(skb, priv->vlgrp, fcb->vlctl);
1499 else
1500 ret = RECEIVE(skb);
1501
1502 if (NET_RX_DROP == ret)
1da177e4 1503 priv->extra_stats.kernel_dropped++;
1da177e4
LT
1504 }
1505
1506 return 0;
1507}
1508
1509/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
0bbaf069 1510 * until the budget/quota has been reached. Returns the number
1da177e4
LT
1511 * of frames handled
1512 */
0bbaf069 1513int gfar_clean_rx_ring(struct net_device *dev, int rx_work_limit)
1da177e4
LT
1514{
1515 struct rxbd8 *bdp;
1516 struct sk_buff *skb;
1517 u16 pkt_len;
1518 int howmany = 0;
1519 struct gfar_private *priv = netdev_priv(dev);
1520
1521 /* Get the first full descriptor */
1522 bdp = priv->cur_rx;
1523
1524 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
3b6330ce 1525 rmb();
1da177e4
LT
1526 skb = priv->rx_skbuff[priv->skb_currx];
1527
1528 if (!(bdp->status &
1529 (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET
1530 | RXBD_CRCERR | RXBD_OVERRUN | RXBD_TRUNCATED))) {
1531 /* Increment the number of packets */
09f75cd7 1532 dev->stats.rx_packets++;
1da177e4
LT
1533 howmany++;
1534
1535 /* Remove the FCS from the packet length */
1536 pkt_len = bdp->length - 4;
1537
1538 gfar_process_frame(dev, skb, pkt_len);
1539
09f75cd7 1540 dev->stats.rx_bytes += pkt_len;
1da177e4
LT
1541 } else {
1542 count_errors(bdp->status, priv);
1543
1544 if (skb)
1545 dev_kfree_skb_any(skb);
1546
1547 priv->rx_skbuff[priv->skb_currx] = NULL;
1548 }
1549
1550 dev->last_rx = jiffies;
1551
1552 /* Clear the status flags for this buffer */
1553 bdp->status &= ~RXBD_STATS;
1554
1555 /* Add another skb for the future */
1556 skb = gfar_new_skb(dev, bdp);
1557 priv->rx_skbuff[priv->skb_currx] = skb;
1558
1559 /* Update to the next pointer */
1560 if (bdp->status & RXBD_WRAP)
1561 bdp = priv->rx_bd_base;
1562 else
1563 bdp++;
1564
1565 /* update to point at the next skb */
1566 priv->skb_currx =
1567 (priv->skb_currx +
1568 1) & RX_RING_MOD_MASK(priv->rx_ring_size);
1569
1570 }
1571
1572 /* Update the current rxbd pointer to be the next one */
1573 priv->cur_rx = bdp;
1574
1da177e4
LT
1575 return howmany;
1576}
1577
1578#ifdef CONFIG_GFAR_NAPI
bea3348e 1579static int gfar_poll(struct napi_struct *napi, int budget)
1da177e4 1580{
bea3348e
SH
1581 struct gfar_private *priv = container_of(napi, struct gfar_private, napi);
1582 struct net_device *dev = priv->dev;
1da177e4 1583 int howmany;
1da177e4 1584
bea3348e 1585 howmany = gfar_clean_rx_ring(dev, budget);
1da177e4 1586
bea3348e
SH
1587 if (howmany < budget) {
1588 netif_rx_complete(dev, napi);
1da177e4
LT
1589
1590 /* Clear the halt bit in RSTAT */
1591 gfar_write(&priv->regs->rstat, RSTAT_CLEAR_RHALT);
1592
1593 gfar_write(&priv->regs->imask, IMASK_DEFAULT);
1594
1595 /* If we are coalescing interrupts, update the timer */
1596 /* Otherwise, clear it */
1597 if (priv->rxcoalescing)
1598 gfar_write(&priv->regs->rxic,
1599 mk_ic_value(priv->rxcount, priv->rxtime));
1600 else
1601 gfar_write(&priv->regs->rxic, 0);
1da177e4
LT
1602 }
1603
bea3348e 1604 return howmany;
1da177e4
LT
1605}
1606#endif
1607
f2d71c2d
VW
1608#ifdef CONFIG_NET_POLL_CONTROLLER
1609/*
1610 * Polling 'interrupt' - used by things like netconsole to send skbs
1611 * without having to re-enable interrupts. It's not called while
1612 * the interrupt routine is executing.
1613 */
1614static void gfar_netpoll(struct net_device *dev)
1615{
1616 struct gfar_private *priv = netdev_priv(dev);
1617
1618 /* If the device has multiple interrupts, run tx/rx */
1619 if (priv->einfo->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
1620 disable_irq(priv->interruptTransmit);
1621 disable_irq(priv->interruptReceive);
1622 disable_irq(priv->interruptError);
1623 gfar_interrupt(priv->interruptTransmit, dev);
1624 enable_irq(priv->interruptError);
1625 enable_irq(priv->interruptReceive);
1626 enable_irq(priv->interruptTransmit);
1627 } else {
1628 disable_irq(priv->interruptTransmit);
1629 gfar_interrupt(priv->interruptTransmit, dev);
1630 enable_irq(priv->interruptTransmit);
1631 }
1632}
1633#endif
1634
1da177e4 1635/* The interrupt handler for devices with one interrupt */
7d12e780 1636static irqreturn_t gfar_interrupt(int irq, void *dev_id)
1da177e4
LT
1637{
1638 struct net_device *dev = dev_id;
1639 struct gfar_private *priv = netdev_priv(dev);
1640
1641 /* Save ievent for future reference */
1642 u32 events = gfar_read(&priv->regs->ievent);
1643
1da177e4 1644 /* Check for reception */
538cc7ee 1645 if (events & IEVENT_RX_MASK)
7d12e780 1646 gfar_receive(irq, dev_id);
1da177e4
LT
1647
1648 /* Check for transmit completion */
538cc7ee 1649 if (events & IEVENT_TX_MASK)
7d12e780 1650 gfar_transmit(irq, dev_id);
1da177e4 1651
538cc7ee
SS
1652 /* Check for errors */
1653 if (events & IEVENT_ERR_MASK)
1654 gfar_error(irq, dev_id);
1da177e4
LT
1655
1656 return IRQ_HANDLED;
1657}
1658
1da177e4
LT
1659/* Called every time the controller might need to be made
1660 * aware of new link state. The PHY code conveys this
bb40dcbb 1661 * information through variables in the phydev structure, and this
1da177e4
LT
1662 * function converts those variables into the appropriate
1663 * register values, and can bring down the device if needed.
1664 */
1665static void adjust_link(struct net_device *dev)
1666{
1667 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 1668 struct gfar __iomem *regs = priv->regs;
bb40dcbb
AF
1669 unsigned long flags;
1670 struct phy_device *phydev = priv->phydev;
1671 int new_state = 0;
1672
fef6108d 1673 spin_lock_irqsave(&priv->txlock, flags);
bb40dcbb
AF
1674 if (phydev->link) {
1675 u32 tempval = gfar_read(&regs->maccfg2);
7f7f5316 1676 u32 ecntrl = gfar_read(&regs->ecntrl);
1da177e4 1677
1da177e4
LT
1678 /* Now we make sure that we can be in full duplex mode.
1679 * If not, we operate in half-duplex mode. */
bb40dcbb
AF
1680 if (phydev->duplex != priv->oldduplex) {
1681 new_state = 1;
1682 if (!(phydev->duplex))
1da177e4 1683 tempval &= ~(MACCFG2_FULL_DUPLEX);
bb40dcbb 1684 else
1da177e4 1685 tempval |= MACCFG2_FULL_DUPLEX;
1da177e4 1686
bb40dcbb 1687 priv->oldduplex = phydev->duplex;
1da177e4
LT
1688 }
1689
bb40dcbb
AF
1690 if (phydev->speed != priv->oldspeed) {
1691 new_state = 1;
1692 switch (phydev->speed) {
1da177e4 1693 case 1000:
1da177e4
LT
1694 tempval =
1695 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
1da177e4
LT
1696 break;
1697 case 100:
1698 case 10:
1da177e4
LT
1699 tempval =
1700 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
7f7f5316
AF
1701
1702 /* Reduced mode distinguishes
1703 * between 10 and 100 */
1704 if (phydev->speed == SPEED_100)
1705 ecntrl |= ECNTRL_R100;
1706 else
1707 ecntrl &= ~(ECNTRL_R100);
1da177e4
LT
1708 break;
1709 default:
0bbaf069
KG
1710 if (netif_msg_link(priv))
1711 printk(KERN_WARNING
bb40dcbb
AF
1712 "%s: Ack! Speed (%d) is not 10/100/1000!\n",
1713 dev->name, phydev->speed);
1da177e4
LT
1714 break;
1715 }
1716
bb40dcbb 1717 priv->oldspeed = phydev->speed;
1da177e4
LT
1718 }
1719
bb40dcbb 1720 gfar_write(&regs->maccfg2, tempval);
7f7f5316 1721 gfar_write(&regs->ecntrl, ecntrl);
bb40dcbb 1722
1da177e4 1723 if (!priv->oldlink) {
bb40dcbb 1724 new_state = 1;
1da177e4 1725 priv->oldlink = 1;
1da177e4
LT
1726 netif_schedule(dev);
1727 }
bb40dcbb
AF
1728 } else if (priv->oldlink) {
1729 new_state = 1;
1730 priv->oldlink = 0;
1731 priv->oldspeed = 0;
1732 priv->oldduplex = -1;
1da177e4 1733 }
1da177e4 1734
bb40dcbb
AF
1735 if (new_state && netif_msg_link(priv))
1736 phy_print_status(phydev);
1737
fef6108d 1738 spin_unlock_irqrestore(&priv->txlock, flags);
bb40dcbb 1739}
1da177e4
LT
1740
1741/* Update the hash table based on the current list of multicast
1742 * addresses we subscribe to. Also, change the promiscuity of
1743 * the device based on the flags (this function is called
1744 * whenever dev->flags is changed */
1745static void gfar_set_multi(struct net_device *dev)
1746{
1747 struct dev_mc_list *mc_ptr;
1748 struct gfar_private *priv = netdev_priv(dev);
cc8c6e37 1749 struct gfar __iomem *regs = priv->regs;
1da177e4
LT
1750 u32 tempval;
1751
1752 if(dev->flags & IFF_PROMISC) {
1da177e4
LT
1753 /* Set RCTRL to PROM */
1754 tempval = gfar_read(&regs->rctrl);
1755 tempval |= RCTRL_PROM;
1756 gfar_write(&regs->rctrl, tempval);
1757 } else {
1758 /* Set RCTRL to not PROM */
1759 tempval = gfar_read(&regs->rctrl);
1760 tempval &= ~(RCTRL_PROM);
1761 gfar_write(&regs->rctrl, tempval);
1762 }
6aa20a22 1763
1da177e4
LT
1764 if(dev->flags & IFF_ALLMULTI) {
1765 /* Set the hash to rx all multicast frames */
0bbaf069
KG
1766 gfar_write(&regs->igaddr0, 0xffffffff);
1767 gfar_write(&regs->igaddr1, 0xffffffff);
1768 gfar_write(&regs->igaddr2, 0xffffffff);
1769 gfar_write(&regs->igaddr3, 0xffffffff);
1770 gfar_write(&regs->igaddr4, 0xffffffff);
1771 gfar_write(&regs->igaddr5, 0xffffffff);
1772 gfar_write(&regs->igaddr6, 0xffffffff);
1773 gfar_write(&regs->igaddr7, 0xffffffff);
1da177e4
LT
1774 gfar_write(&regs->gaddr0, 0xffffffff);
1775 gfar_write(&regs->gaddr1, 0xffffffff);
1776 gfar_write(&regs->gaddr2, 0xffffffff);
1777 gfar_write(&regs->gaddr3, 0xffffffff);
1778 gfar_write(&regs->gaddr4, 0xffffffff);
1779 gfar_write(&regs->gaddr5, 0xffffffff);
1780 gfar_write(&regs->gaddr6, 0xffffffff);
1781 gfar_write(&regs->gaddr7, 0xffffffff);
1782 } else {
7f7f5316
AF
1783 int em_num;
1784 int idx;
1785
1da177e4 1786 /* zero out the hash */
0bbaf069
KG
1787 gfar_write(&regs->igaddr0, 0x0);
1788 gfar_write(&regs->igaddr1, 0x0);
1789 gfar_write(&regs->igaddr2, 0x0);
1790 gfar_write(&regs->igaddr3, 0x0);
1791 gfar_write(&regs->igaddr4, 0x0);
1792 gfar_write(&regs->igaddr5, 0x0);
1793 gfar_write(&regs->igaddr6, 0x0);
1794 gfar_write(&regs->igaddr7, 0x0);
1da177e4
LT
1795 gfar_write(&regs->gaddr0, 0x0);
1796 gfar_write(&regs->gaddr1, 0x0);
1797 gfar_write(&regs->gaddr2, 0x0);
1798 gfar_write(&regs->gaddr3, 0x0);
1799 gfar_write(&regs->gaddr4, 0x0);
1800 gfar_write(&regs->gaddr5, 0x0);
1801 gfar_write(&regs->gaddr6, 0x0);
1802 gfar_write(&regs->gaddr7, 0x0);
1803
7f7f5316
AF
1804 /* If we have extended hash tables, we need to
1805 * clear the exact match registers to prepare for
1806 * setting them */
1807 if (priv->extended_hash) {
1808 em_num = GFAR_EM_NUM + 1;
1809 gfar_clear_exact_match(dev);
1810 idx = 1;
1811 } else {
1812 idx = 0;
1813 em_num = 0;
1814 }
1815
1da177e4
LT
1816 if(dev->mc_count == 0)
1817 return;
1818
1819 /* Parse the list, and set the appropriate bits */
1820 for(mc_ptr = dev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
7f7f5316
AF
1821 if (idx < em_num) {
1822 gfar_set_mac_for_addr(dev, idx,
1823 mc_ptr->dmi_addr);
1824 idx++;
1825 } else
1826 gfar_set_hash_for_addr(dev, mc_ptr->dmi_addr);
1da177e4
LT
1827 }
1828 }
1829
1830 return;
1831}
1832
7f7f5316
AF
1833
1834/* Clears each of the exact match registers to zero, so they
1835 * don't interfere with normal reception */
1836static void gfar_clear_exact_match(struct net_device *dev)
1837{
1838 int idx;
1839 u8 zero_arr[MAC_ADDR_LEN] = {0,0,0,0,0,0};
1840
1841 for(idx = 1;idx < GFAR_EM_NUM + 1;idx++)
1842 gfar_set_mac_for_addr(dev, idx, (u8 *)zero_arr);
1843}
1844
1da177e4
LT
1845/* Set the appropriate hash bit for the given addr */
1846/* The algorithm works like so:
1847 * 1) Take the Destination Address (ie the multicast address), and
1848 * do a CRC on it (little endian), and reverse the bits of the
1849 * result.
1850 * 2) Use the 8 most significant bits as a hash into a 256-entry
1851 * table. The table is controlled through 8 32-bit registers:
1852 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
1853 * gaddr7. This means that the 3 most significant bits in the
1854 * hash index which gaddr register to use, and the 5 other bits
1855 * indicate which bit (assuming an IBM numbering scheme, which
1856 * for PowerPC (tm) is usually the case) in the register holds
1857 * the entry. */
1858static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
1859{
1860 u32 tempval;
1861 struct gfar_private *priv = netdev_priv(dev);
1da177e4 1862 u32 result = ether_crc(MAC_ADDR_LEN, addr);
0bbaf069
KG
1863 int width = priv->hash_width;
1864 u8 whichbit = (result >> (32 - width)) & 0x1f;
1865 u8 whichreg = result >> (32 - width + 5);
1da177e4
LT
1866 u32 value = (1 << (31-whichbit));
1867
0bbaf069 1868 tempval = gfar_read(priv->hash_regs[whichreg]);
1da177e4 1869 tempval |= value;
0bbaf069 1870 gfar_write(priv->hash_regs[whichreg], tempval);
1da177e4
LT
1871
1872 return;
1873}
1874
7f7f5316
AF
1875
1876/* There are multiple MAC Address register pairs on some controllers
1877 * This function sets the numth pair to a given address
1878 */
1879static void gfar_set_mac_for_addr(struct net_device *dev, int num, u8 *addr)
1880{
1881 struct gfar_private *priv = netdev_priv(dev);
1882 int idx;
1883 char tmpbuf[MAC_ADDR_LEN];
1884 u32 tempval;
cc8c6e37 1885 u32 __iomem *macptr = &priv->regs->macstnaddr1;
7f7f5316
AF
1886
1887 macptr += num*2;
1888
1889 /* Now copy it into the mac registers backwards, cuz */
1890 /* little endian is silly */
1891 for (idx = 0; idx < MAC_ADDR_LEN; idx++)
1892 tmpbuf[MAC_ADDR_LEN - 1 - idx] = addr[idx];
1893
1894 gfar_write(macptr, *((u32 *) (tmpbuf)));
1895
1896 tempval = *((u32 *) (tmpbuf + 4));
1897
1898 gfar_write(macptr+1, tempval);
1899}
1900
1da177e4 1901/* GFAR error interrupt handler */
7d12e780 1902static irqreturn_t gfar_error(int irq, void *dev_id)
1da177e4
LT
1903{
1904 struct net_device *dev = dev_id;
1905 struct gfar_private *priv = netdev_priv(dev);
1906
1907 /* Save ievent for future reference */
1908 u32 events = gfar_read(&priv->regs->ievent);
1909
1910 /* Clear IEVENT */
1911 gfar_write(&priv->regs->ievent, IEVENT_ERR_MASK);
1912
1913 /* Hmm... */
0bbaf069
KG
1914 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
1915 printk(KERN_DEBUG "%s: error interrupt (ievent=0x%08x imask=0x%08x)\n",
538cc7ee 1916 dev->name, events, gfar_read(&priv->regs->imask));
1da177e4
LT
1917
1918 /* Update the error counters */
1919 if (events & IEVENT_TXE) {
09f75cd7 1920 dev->stats.tx_errors++;
1da177e4
LT
1921
1922 if (events & IEVENT_LC)
09f75cd7 1923 dev->stats.tx_window_errors++;
1da177e4 1924 if (events & IEVENT_CRL)
09f75cd7 1925 dev->stats.tx_aborted_errors++;
1da177e4 1926 if (events & IEVENT_XFUN) {
0bbaf069 1927 if (netif_msg_tx_err(priv))
538cc7ee
SS
1928 printk(KERN_DEBUG "%s: TX FIFO underrun, "
1929 "packet dropped.\n", dev->name);
09f75cd7 1930 dev->stats.tx_dropped++;
1da177e4
LT
1931 priv->extra_stats.tx_underrun++;
1932
1933 /* Reactivate the Tx Queues */
1934 gfar_write(&priv->regs->tstat, TSTAT_CLEAR_THALT);
1935 }
0bbaf069
KG
1936 if (netif_msg_tx_err(priv))
1937 printk(KERN_DEBUG "%s: Transmit Error\n", dev->name);
1da177e4
LT
1938 }
1939 if (events & IEVENT_BSY) {
09f75cd7 1940 dev->stats.rx_errors++;
1da177e4
LT
1941 priv->extra_stats.rx_bsy++;
1942
7d12e780 1943 gfar_receive(irq, dev_id);
1da177e4
LT
1944
1945#ifndef CONFIG_GFAR_NAPI
1946 /* Clear the halt bit in RSTAT */
1947 gfar_write(&priv->regs->rstat, RSTAT_CLEAR_RHALT);
1948#endif
1949
0bbaf069 1950 if (netif_msg_rx_err(priv))
538cc7ee
SS
1951 printk(KERN_DEBUG "%s: busy error (rstat: %x)\n",
1952 dev->name, gfar_read(&priv->regs->rstat));
1da177e4
LT
1953 }
1954 if (events & IEVENT_BABR) {
09f75cd7 1955 dev->stats.rx_errors++;
1da177e4
LT
1956 priv->extra_stats.rx_babr++;
1957
0bbaf069 1958 if (netif_msg_rx_err(priv))
538cc7ee 1959 printk(KERN_DEBUG "%s: babbling RX error\n", dev->name);
1da177e4
LT
1960 }
1961 if (events & IEVENT_EBERR) {
1962 priv->extra_stats.eberr++;
0bbaf069 1963 if (netif_msg_rx_err(priv))
538cc7ee 1964 printk(KERN_DEBUG "%s: bus error\n", dev->name);
1da177e4 1965 }
0bbaf069 1966 if ((events & IEVENT_RXC) && netif_msg_rx_status(priv))
538cc7ee 1967 printk(KERN_DEBUG "%s: control frame\n", dev->name);
1da177e4
LT
1968
1969 if (events & IEVENT_BABT) {
1970 priv->extra_stats.tx_babt++;
0bbaf069 1971 if (netif_msg_tx_err(priv))
538cc7ee 1972 printk(KERN_DEBUG "%s: babbling TX error\n", dev->name);
1da177e4
LT
1973 }
1974 return IRQ_HANDLED;
1975}
1976
1977/* Structure for a device driver */
3ae5eaec 1978static struct platform_driver gfar_driver = {
1da177e4
LT
1979 .probe = gfar_probe,
1980 .remove = gfar_remove,
3ae5eaec
RK
1981 .driver = {
1982 .name = "fsl-gianfar",
1983 },
1da177e4
LT
1984};
1985
1986static int __init gfar_init(void)
1987{
bb40dcbb
AF
1988 int err = gfar_mdio_init();
1989
1990 if (err)
1991 return err;
1992
3ae5eaec 1993 err = platform_driver_register(&gfar_driver);
bb40dcbb
AF
1994
1995 if (err)
1996 gfar_mdio_exit();
6aa20a22 1997
bb40dcbb 1998 return err;
1da177e4
LT
1999}
2000
2001static void __exit gfar_exit(void)
2002{
3ae5eaec 2003 platform_driver_unregister(&gfar_driver);
bb40dcbb 2004 gfar_mdio_exit();
1da177e4
LT
2005}
2006
2007module_init(gfar_init);
2008module_exit(gfar_exit);
2009