]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/dm9000.c
netsched: Allow var_sk_bound_if meta to work on all namespaces
[net-next-2.6.git] / drivers / net / dm9000.c
CommitLineData
a1365275 1/*
41c340f0 2 * Davicom DM9000 Fast Ethernet driver for Linux.
a1365275
SH
3 * Copyright (C) 1997 Sten Wang
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
41c340f0 15 * (C) Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
9ef9ac51 16 *
41c340f0
BD
17 * Additional updates, Copyright:
18 * Ben Dooks <ben@simtec.co.uk>
19 * Sascha Hauer <s.hauer@pengutronix.de>
a1365275
SH
20 */
21
22#include <linux/module.h>
23#include <linux/ioport.h>
24#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
26#include <linux/init.h>
27#include <linux/skbuff.h>
a1365275
SH
28#include <linux/spinlock.h>
29#include <linux/crc32.h>
30#include <linux/mii.h>
7da99859 31#include <linux/ethtool.h>
a1365275
SH
32#include <linux/dm9000.h>
33#include <linux/delay.h>
d052d1be 34#include <linux/platform_device.h>
4e4fc05a 35#include <linux/irq.h>
a1365275
SH
36
37#include <asm/delay.h>
38#include <asm/irq.h>
39#include <asm/io.h>
40
41#include "dm9000.h"
42
43/* Board/System/Debug information/definition ---------------- */
44
45#define DM9000_PHY 0x40 /* PHY address 0x01 */
46
59eae1fa
BD
47#define CARDNAME "dm9000"
48#define DRV_VERSION "1.31"
a1365275 49
a1365275
SH
50/*
51 * Transmit timeout, default 5 seconds.
52 */
53static int watchdog = 5000;
54module_param(watchdog, int, 0400);
55MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
56
9a2f037c
BD
57/* DM9000 register address locking.
58 *
59 * The DM9000 uses an address register to control where data written
60 * to the data register goes. This means that the address register
61 * must be preserved over interrupts or similar calls.
62 *
63 * During interrupt and other critical calls, a spinlock is used to
64 * protect the system, but the calls themselves save the address
65 * in the address register in case they are interrupting another
66 * access to the device.
67 *
68 * For general accesses a lock is provided so that calls which are
69 * allowed to sleep are serialised so that the address register does
70 * not need to be saved. This lock also serves to serialise access
71 * to the EEPROM and PHY access registers which are shared between
72 * these two devices.
73 */
74
6d406b3c
BD
75/* The driver supports the original DM9000E, and now the two newer
76 * devices, DM9000A and DM9000B.
77 */
78
79enum dm9000_type {
80 TYPE_DM9000E, /* original DM9000 */
81 TYPE_DM9000A,
82 TYPE_DM9000B
83};
84
a1365275
SH
85/* Structure/enum declaration ------------------------------- */
86typedef struct board_info {
87
59eae1fa
BD
88 void __iomem *io_addr; /* Register I/O base address */
89 void __iomem *io_data; /* Data I/O address */
90 u16 irq; /* IRQ */
a1365275 91
59eae1fa
BD
92 u16 tx_pkt_cnt;
93 u16 queue_pkt_len;
94 u16 queue_start_addr;
5dcc60b7 95 u16 queue_ip_summed;
59eae1fa
BD
96 u16 dbug_cnt;
97 u8 io_mode; /* 0:word, 2:byte */
98 u8 phy_addr;
99 u8 imr_all;
100
101 unsigned int flags;
102 unsigned int in_suspend :1;
c029f444 103 unsigned int wake_supported :1;
59eae1fa 104 int debug_level;
a1365275 105
6d406b3c 106 enum dm9000_type type;
5b2b4ff0 107
a1365275
SH
108 void (*inblk)(void __iomem *port, void *data, int length);
109 void (*outblk)(void __iomem *port, void *data, int length);
110 void (*dumpblk)(void __iomem *port, int length);
111
a76836f9
BD
112 struct device *dev; /* parent device */
113
a1365275
SH
114 struct resource *addr_res; /* resources found */
115 struct resource *data_res;
116 struct resource *addr_req; /* resources requested */
117 struct resource *data_req;
118 struct resource *irq_res;
119
c029f444
BD
120 int irq_wake;
121
9a2f037c
BD
122 struct mutex addr_lock; /* phy and eeprom access lock */
123
8f5bf5f2
BD
124 struct delayed_work phy_poll;
125 struct net_device *ndev;
126
59eae1fa 127 spinlock_t lock;
a1365275
SH
128
129 struct mii_if_info mii;
59eae1fa 130 u32 msg_enable;
c029f444 131 u32 wake_state;
5dcc60b7
YP
132
133 int rx_csum;
134 int can_csum;
135 int ip_summed;
a1365275
SH
136} board_info_t;
137
5b2b4ff0
BD
138/* debug code */
139
140#define dm9000_dbg(db, lev, msg...) do { \
141 if ((lev) < CONFIG_DM9000_DEBUGLEVEL && \
142 (lev) < db->debug_level) { \
143 dev_dbg(db->dev, msg); \
144 } \
145} while (0)
146
7da99859
BD
147static inline board_info_t *to_dm9000_board(struct net_device *dev)
148{
4cf1653a 149 return netdev_priv(dev);
7da99859
BD
150}
151
a1365275
SH
152/* DM9000 network board routine ---------------------------- */
153
154static void
155dm9000_reset(board_info_t * db)
156{
a76836f9
BD
157 dev_dbg(db->dev, "resetting device\n");
158
a1365275
SH
159 /* RESET device */
160 writeb(DM9000_NCR, db->io_addr);
161 udelay(200);
162 writeb(NCR_RST, db->io_data);
163 udelay(200);
164}
165
166/*
167 * Read a byte from I/O port
168 */
169static u8
170ior(board_info_t * db, int reg)
171{
172 writeb(reg, db->io_addr);
173 return readb(db->io_data);
174}
175
176/*
177 * Write a byte to I/O port
178 */
179
180static void
181iow(board_info_t * db, int reg, int value)
182{
183 writeb(reg, db->io_addr);
184 writeb(value, db->io_data);
185}
186
187/* routines for sending block to chip */
188
189static void dm9000_outblk_8bit(void __iomem *reg, void *data, int count)
190{
191 writesb(reg, data, count);
192}
193
194static void dm9000_outblk_16bit(void __iomem *reg, void *data, int count)
195{
196 writesw(reg, data, (count+1) >> 1);
197}
198
199static void dm9000_outblk_32bit(void __iomem *reg, void *data, int count)
200{
201 writesl(reg, data, (count+3) >> 2);
202}
203
204/* input block from chip to memory */
205
206static void dm9000_inblk_8bit(void __iomem *reg, void *data, int count)
207{
5f6b5517 208 readsb(reg, data, count);
a1365275
SH
209}
210
211
212static void dm9000_inblk_16bit(void __iomem *reg, void *data, int count)
213{
214 readsw(reg, data, (count+1) >> 1);
215}
216
217static void dm9000_inblk_32bit(void __iomem *reg, void *data, int count)
218{
219 readsl(reg, data, (count+3) >> 2);
220}
221
222/* dump block from chip to null */
223
224static void dm9000_dumpblk_8bit(void __iomem *reg, int count)
225{
226 int i;
227 int tmp;
228
229 for (i = 0; i < count; i++)
230 tmp = readb(reg);
231}
232
233static void dm9000_dumpblk_16bit(void __iomem *reg, int count)
234{
235 int i;
236 int tmp;
237
238 count = (count + 1) >> 1;
239
240 for (i = 0; i < count; i++)
241 tmp = readw(reg);
242}
243
244static void dm9000_dumpblk_32bit(void __iomem *reg, int count)
245{
246 int i;
247 int tmp;
248
249 count = (count + 3) >> 2;
250
251 for (i = 0; i < count; i++)
252 tmp = readl(reg);
253}
254
255/* dm9000_set_io
256 *
257 * select the specified set of io routines to use with the
258 * device
259 */
260
261static void dm9000_set_io(struct board_info *db, int byte_width)
262{
263 /* use the size of the data resource to work out what IO
264 * routines we want to use
265 */
266
267 switch (byte_width) {
268 case 1:
269 db->dumpblk = dm9000_dumpblk_8bit;
270 db->outblk = dm9000_outblk_8bit;
271 db->inblk = dm9000_inblk_8bit;
272 break;
273
a1365275
SH
274
275 case 3:
a76836f9
BD
276 dev_dbg(db->dev, ": 3 byte IO, falling back to 16bit\n");
277 case 2:
a1365275
SH
278 db->dumpblk = dm9000_dumpblk_16bit;
279 db->outblk = dm9000_outblk_16bit;
280 db->inblk = dm9000_inblk_16bit;
281 break;
282
283 case 4:
284 default:
285 db->dumpblk = dm9000_dumpblk_32bit;
286 db->outblk = dm9000_outblk_32bit;
287 db->inblk = dm9000_inblk_32bit;
288 break;
289 }
290}
291
8f5bf5f2
BD
292static void dm9000_schedule_poll(board_info_t *db)
293{
6d406b3c
BD
294 if (db->type == TYPE_DM9000E)
295 schedule_delayed_work(&db->phy_poll, HZ * 2);
8f5bf5f2 296}
a1365275 297
f8d79e79
BD
298static int dm9000_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
299{
300 board_info_t *dm = to_dm9000_board(dev);
301
302 if (!netif_running(dev))
303 return -EINVAL;
304
305 return generic_mii_ioctl(&dm->mii, if_mii(req), cmd, NULL);
306}
307
308static unsigned int
309dm9000_read_locked(board_info_t *db, int reg)
a1365275 310{
a1365275 311 unsigned long flags;
f8d79e79 312 unsigned int ret;
a1365275 313
f8d79e79
BD
314 spin_lock_irqsave(&db->lock, flags);
315 ret = ior(db, reg);
316 spin_unlock_irqrestore(&db->lock, flags);
a1365275 317
f8d79e79
BD
318 return ret;
319}
a1365275 320
f8d79e79
BD
321static int dm9000_wait_eeprom(board_info_t *db)
322{
323 unsigned int status;
324 int timeout = 8; /* wait max 8msec */
325
326 /* The DM9000 data sheets say we should be able to
327 * poll the ERRE bit in EPCR to wait for the EEPROM
328 * operation. From testing several chips, this bit
329 * does not seem to work.
330 *
331 * We attempt to use the bit, but fall back to the
332 * timeout (which is why we do not return an error
333 * on expiry) to say that the EEPROM operation has
334 * completed.
335 */
336
337 while (1) {
338 status = dm9000_read_locked(db, DM9000_EPCR);
339
340 if ((status & EPCR_ERRE) == 0)
341 break;
342
2fcf06ca
BD
343 msleep(1);
344
f8d79e79
BD
345 if (timeout-- < 0) {
346 dev_dbg(db->dev, "timeout waiting EEPROM\n");
347 break;
348 }
349 }
350
351 return 0;
a1365275
SH
352}
353
2fd0e33f 354/*
f8d79e79 355 * Read a word data from EEPROM
2fd0e33f 356 */
f8d79e79
BD
357static void
358dm9000_read_eeprom(board_info_t *db, int offset, u8 *to)
2fd0e33f 359{
f8d79e79
BD
360 unsigned long flags;
361
362 if (db->flags & DM9000_PLATF_NO_EEPROM) {
363 to[0] = 0xff;
364 to[1] = 0xff;
365 return;
366 }
367
368 mutex_lock(&db->addr_lock);
369
370 spin_lock_irqsave(&db->lock, flags);
371
372 iow(db, DM9000_EPAR, offset);
373 iow(db, DM9000_EPCR, EPCR_ERPRR);
374
375 spin_unlock_irqrestore(&db->lock, flags);
376
377 dm9000_wait_eeprom(db);
378
379 /* delay for at-least 150uS */
380 msleep(1);
381
382 spin_lock_irqsave(&db->lock, flags);
383
384 iow(db, DM9000_EPCR, 0x0);
385
386 to[0] = ior(db, DM9000_EPDRL);
387 to[1] = ior(db, DM9000_EPDRH);
388
389 spin_unlock_irqrestore(&db->lock, flags);
390
391 mutex_unlock(&db->addr_lock);
2fd0e33f 392}
a1365275 393
f8d79e79
BD
394/*
395 * Write a word data to SROM
396 */
397static void
398dm9000_write_eeprom(board_info_t *db, int offset, u8 *data)
f42d8aea 399{
f8d79e79 400 unsigned long flags;
f42d8aea 401
f8d79e79
BD
402 if (db->flags & DM9000_PLATF_NO_EEPROM)
403 return;
f42d8aea 404
f8d79e79
BD
405 mutex_lock(&db->addr_lock);
406
407 spin_lock_irqsave(&db->lock, flags);
408 iow(db, DM9000_EPAR, offset);
409 iow(db, DM9000_EPDRH, data[1]);
410 iow(db, DM9000_EPDRL, data[0]);
411 iow(db, DM9000_EPCR, EPCR_WEP | EPCR_ERPRW);
412 spin_unlock_irqrestore(&db->lock, flags);
413
414 dm9000_wait_eeprom(db);
415
416 mdelay(1); /* wait at least 150uS to clear */
417
418 spin_lock_irqsave(&db->lock, flags);
419 iow(db, DM9000_EPCR, 0);
420 spin_unlock_irqrestore(&db->lock, flags);
421
422 mutex_unlock(&db->addr_lock);
f42d8aea
BD
423}
424
7da99859
BD
425/* ethtool ops */
426
427static void dm9000_get_drvinfo(struct net_device *dev,
428 struct ethtool_drvinfo *info)
429{
430 board_info_t *dm = to_dm9000_board(dev);
431
432 strcpy(info->driver, CARDNAME);
433 strcpy(info->version, DRV_VERSION);
434 strcpy(info->bus_info, to_platform_device(dm->dev)->name);
435}
436
e662ee02
BD
437static u32 dm9000_get_msglevel(struct net_device *dev)
438{
439 board_info_t *dm = to_dm9000_board(dev);
440
441 return dm->msg_enable;
442}
443
444static void dm9000_set_msglevel(struct net_device *dev, u32 value)
445{
446 board_info_t *dm = to_dm9000_board(dev);
447
448 dm->msg_enable = value;
449}
450
7da99859
BD
451static int dm9000_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
452{
453 board_info_t *dm = to_dm9000_board(dev);
7da99859 454
7da99859 455 mii_ethtool_gset(&dm->mii, cmd);
7da99859
BD
456 return 0;
457}
458
459static int dm9000_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
460{
461 board_info_t *dm = to_dm9000_board(dev);
7da99859 462
9a2f037c 463 return mii_ethtool_sset(&dm->mii, cmd);
7da99859
BD
464}
465
466static int dm9000_nway_reset(struct net_device *dev)
467{
468 board_info_t *dm = to_dm9000_board(dev);
469 return mii_nway_restart(&dm->mii);
470}
471
5dcc60b7
YP
472static uint32_t dm9000_get_rx_csum(struct net_device *dev)
473{
474 board_info_t *dm = to_dm9000_board(dev);
475 return dm->rx_csum;
476}
477
478static int dm9000_set_rx_csum(struct net_device *dev, uint32_t data)
479{
480 board_info_t *dm = to_dm9000_board(dev);
481 unsigned long flags;
482
483 if (dm->can_csum) {
484 dm->rx_csum = data;
485
486 spin_lock_irqsave(&dm->lock, flags);
487 iow(dm, DM9000_RCSR, dm->rx_csum ? RCSR_CSUM : 0);
488 spin_unlock_irqrestore(&dm->lock, flags);
489
490 return 0;
491 }
492
493 return -EOPNOTSUPP;
494}
495
496static int dm9000_set_tx_csum(struct net_device *dev, uint32_t data)
497{
498 board_info_t *dm = to_dm9000_board(dev);
499 int ret = -EOPNOTSUPP;
500
501 if (dm->can_csum)
502 ret = ethtool_op_set_tx_csum(dev, data);
503 return ret;
504}
505
7da99859
BD
506static u32 dm9000_get_link(struct net_device *dev)
507{
508 board_info_t *dm = to_dm9000_board(dev);
aa1eb452
BD
509 u32 ret;
510
511 if (dm->flags & DM9000_PLATF_EXT_PHY)
512 ret = mii_link_ok(&dm->mii);
513 else
514 ret = dm9000_read_locked(dm, DM9000_NSR) & NSR_LINKST ? 1 : 0;
515
516 return ret;
7da99859
BD
517}
518
29d52e54
BD
519#define DM_EEPROM_MAGIC (0x444D394B)
520
521static int dm9000_get_eeprom_len(struct net_device *dev)
522{
523 return 128;
524}
525
526static int dm9000_get_eeprom(struct net_device *dev,
527 struct ethtool_eeprom *ee, u8 *data)
528{
529 board_info_t *dm = to_dm9000_board(dev);
530 int offset = ee->offset;
531 int len = ee->len;
532 int i;
533
534 /* EEPROM access is aligned to two bytes */
535
536 if ((len & 1) != 0 || (offset & 1) != 0)
537 return -EINVAL;
538
bb44fb70
BD
539 if (dm->flags & DM9000_PLATF_NO_EEPROM)
540 return -ENOENT;
541
29d52e54
BD
542 ee->magic = DM_EEPROM_MAGIC;
543
544 for (i = 0; i < len; i += 2)
545 dm9000_read_eeprom(dm, (offset + i) / 2, data + i);
546
547 return 0;
548}
549
550static int dm9000_set_eeprom(struct net_device *dev,
551 struct ethtool_eeprom *ee, u8 *data)
552{
553 board_info_t *dm = to_dm9000_board(dev);
554 int offset = ee->offset;
555 int len = ee->len;
556 int i;
557
558 /* EEPROM access is aligned to two bytes */
559
560 if ((len & 1) != 0 || (offset & 1) != 0)
561 return -EINVAL;
562
bb44fb70
BD
563 if (dm->flags & DM9000_PLATF_NO_EEPROM)
564 return -ENOENT;
565
29d52e54
BD
566 if (ee->magic != DM_EEPROM_MAGIC)
567 return -EINVAL;
568
569 for (i = 0; i < len; i += 2)
570 dm9000_write_eeprom(dm, (offset + i) / 2, data + i);
571
572 return 0;
573}
574
c029f444
BD
575static void dm9000_get_wol(struct net_device *dev, struct ethtool_wolinfo *w)
576{
577 board_info_t *dm = to_dm9000_board(dev);
578
579 memset(w, 0, sizeof(struct ethtool_wolinfo));
580
581 /* note, we could probably support wake-phy too */
582 w->supported = dm->wake_supported ? WAKE_MAGIC : 0;
583 w->wolopts = dm->wake_state;
584}
585
586static int dm9000_set_wol(struct net_device *dev, struct ethtool_wolinfo *w)
587{
588 board_info_t *dm = to_dm9000_board(dev);
589 unsigned long flags;
590 u32 opts = w->wolopts;
591 u32 wcr = 0;
592
593 if (!dm->wake_supported)
594 return -EOPNOTSUPP;
595
596 if (opts & ~WAKE_MAGIC)
597 return -EINVAL;
598
599 if (opts & WAKE_MAGIC)
600 wcr |= WCR_MAGICEN;
601
602 mutex_lock(&dm->addr_lock);
603
604 spin_lock_irqsave(&dm->lock, flags);
605 iow(dm, DM9000_WCR, wcr);
606 spin_unlock_irqrestore(&dm->lock, flags);
607
608 mutex_unlock(&dm->addr_lock);
609
610 if (dm->wake_state != opts) {
611 /* change in wol state, update IRQ state */
612
613 if (!dm->wake_state)
614 set_irq_wake(dm->irq_wake, 1);
615 else if (dm->wake_state & !opts)
616 set_irq_wake(dm->irq_wake, 0);
617 }
618
619 dm->wake_state = opts;
620 return 0;
621}
622
7da99859
BD
623static const struct ethtool_ops dm9000_ethtool_ops = {
624 .get_drvinfo = dm9000_get_drvinfo,
625 .get_settings = dm9000_get_settings,
626 .set_settings = dm9000_set_settings,
e662ee02
BD
627 .get_msglevel = dm9000_get_msglevel,
628 .set_msglevel = dm9000_set_msglevel,
7da99859
BD
629 .nway_reset = dm9000_nway_reset,
630 .get_link = dm9000_get_link,
c029f444
BD
631 .get_wol = dm9000_get_wol,
632 .set_wol = dm9000_set_wol,
29d52e54
BD
633 .get_eeprom_len = dm9000_get_eeprom_len,
634 .get_eeprom = dm9000_get_eeprom,
635 .set_eeprom = dm9000_set_eeprom,
5dcc60b7
YP
636 .get_rx_csum = dm9000_get_rx_csum,
637 .set_rx_csum = dm9000_set_rx_csum,
638 .get_tx_csum = ethtool_op_get_tx_csum,
639 .set_tx_csum = dm9000_set_tx_csum,
7da99859
BD
640};
641
f8dd0ecb
BD
642static void dm9000_show_carrier(board_info_t *db,
643 unsigned carrier, unsigned nsr)
644{
645 struct net_device *ndev = db->ndev;
646 unsigned ncr = dm9000_read_locked(db, DM9000_NCR);
647
648 if (carrier)
649 dev_info(db->dev, "%s: link up, %dMbps, %s-duplex, no LPA\n",
650 ndev->name, (nsr & NSR_SPEED) ? 10 : 100,
651 (ncr & NCR_FDX) ? "full" : "half");
652 else
653 dev_info(db->dev, "%s: link down\n", ndev->name);
654}
655
8f5bf5f2
BD
656static void
657dm9000_poll_work(struct work_struct *w)
658{
bf6aede7 659 struct delayed_work *dw = to_delayed_work(w);
8f5bf5f2 660 board_info_t *db = container_of(dw, board_info_t, phy_poll);
f8dd0ecb
BD
661 struct net_device *ndev = db->ndev;
662
663 if (db->flags & DM9000_PLATF_SIMPLE_PHY &&
664 !(db->flags & DM9000_PLATF_EXT_PHY)) {
665 unsigned nsr = dm9000_read_locked(db, DM9000_NSR);
666 unsigned old_carrier = netif_carrier_ok(ndev) ? 1 : 0;
667 unsigned new_carrier;
8f5bf5f2 668
f8dd0ecb
BD
669 new_carrier = (nsr & NSR_LINKST) ? 1 : 0;
670
671 if (old_carrier != new_carrier) {
672 if (netif_msg_link(db))
673 dm9000_show_carrier(db, new_carrier, nsr);
674
675 if (!new_carrier)
676 netif_carrier_off(ndev);
677 else
678 netif_carrier_on(ndev);
679 }
680 } else
681 mii_check_media(&db->mii, netif_msg_link(db), 0);
8f5bf5f2 682
f8dd0ecb 683 if (netif_running(ndev))
8f5bf5f2
BD
684 dm9000_schedule_poll(db);
685}
7da99859 686
a1365275
SH
687/* dm9000_release_board
688 *
689 * release a board, and any mapped resources
690 */
691
692static void
693dm9000_release_board(struct platform_device *pdev, struct board_info *db)
694{
a1365275
SH
695 /* unmap our resources */
696
697 iounmap(db->io_addr);
698 iounmap(db->io_data);
699
700 /* release the resources */
701
9088fa4f
BD
702 release_resource(db->data_req);
703 kfree(db->data_req);
a1365275 704
9088fa4f
BD
705 release_resource(db->addr_req);
706 kfree(db->addr_req);
a1365275
SH
707}
708
6d406b3c
BD
709static unsigned char dm9000_type_to_char(enum dm9000_type type)
710{
711 switch (type) {
712 case TYPE_DM9000E: return 'e';
713 case TYPE_DM9000A: return 'a';
714 case TYPE_DM9000B: return 'b';
715 }
716
717 return '?';
718}
719
a1365275 720/*
f8d79e79 721 * Set DM9000 multicast address
a1365275 722 */
f8d79e79
BD
723static void
724dm9000_hash_table(struct net_device *dev)
a1365275 725{
4cf1653a 726 board_info_t *db = netdev_priv(dev);
f8d79e79
BD
727 struct dev_mc_list *mcptr = dev->mc_list;
728 int mc_cnt = dev->mc_count;
729 int i, oft;
730 u32 hash_val;
731 u16 hash_table[4];
732 u8 rcr = RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN;
733 unsigned long flags;
a1365275 734
f8d79e79 735 dm9000_dbg(db, 1, "entering %s\n", __func__);
a1365275 736
f8d79e79 737 spin_lock_irqsave(&db->lock, flags);
a1365275 738
f8d79e79
BD
739 for (i = 0, oft = DM9000_PAR; i < 6; i++, oft++)
740 iow(db, oft, dev->dev_addr[i]);
a1365275 741
f8d79e79
BD
742 /* Clear Hash Table */
743 for (i = 0; i < 4; i++)
744 hash_table[i] = 0x0;
a76836f9 745
f8d79e79
BD
746 /* broadcast address */
747 hash_table[3] = 0x8000;
9ef9ac51 748
f8d79e79
BD
749 if (dev->flags & IFF_PROMISC)
750 rcr |= RCR_PRMSC;
8f5bf5f2 751
f8d79e79
BD
752 if (dev->flags & IFF_ALLMULTI)
753 rcr |= RCR_ALL;
08c3f57c 754
f8d79e79
BD
755 /* the multicast address in Hash Table : 64 bits */
756 for (i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
757 hash_val = ether_crc_le(6, mcptr->dmi_addr) & 0x3f;
758 hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
08c3f57c
LP
759 }
760
f8d79e79
BD
761 /* Write the hash table to MAC MD table */
762 for (i = 0, oft = DM9000_MAR; i < 4; i++) {
763 iow(db, oft++, hash_table[i]);
764 iow(db, oft++, hash_table[i] >> 8);
08c3f57c
LP
765 }
766
f8d79e79
BD
767 iow(db, DM9000_RCR, rcr);
768 spin_unlock_irqrestore(&db->lock, flags);
769}
08c3f57c 770
f8d79e79
BD
771/*
772 * Initilize dm9000 board
773 */
774static void
775dm9000_init_dm9000(struct net_device *dev)
776{
4cf1653a 777 board_info_t *db = netdev_priv(dev);
f8d79e79 778 unsigned int imr;
c029f444 779 unsigned int ncr;
08c3f57c 780
f8d79e79 781 dm9000_dbg(db, 1, "entering %s\n", __func__);
08c3f57c 782
f8d79e79
BD
783 /* I/O mode */
784 db->io_mode = ior(db, DM9000_ISR) >> 6; /* ISR bit7:6 keeps I/O mode */
08c3f57c 785
5dcc60b7
YP
786 /* Checksum mode */
787 dm9000_set_rx_csum(dev, db->rx_csum);
788
f8d79e79
BD
789 /* GPIO0 on pre-activate PHY */
790 iow(db, DM9000_GPR, 0); /* REG_1F bit0 activate phyxcer */
791 iow(db, DM9000_GPCR, GPCR_GEP_CNTL); /* Let GPIO0 output */
792 iow(db, DM9000_GPR, 0); /* Enable PHY */
08c3f57c 793
c029f444
BD
794 ncr = (db->flags & DM9000_PLATF_EXT_PHY) ? NCR_EXT_PHY : 0;
795
796 /* if wol is needed, then always set NCR_WAKEEN otherwise we end
797 * up dumping the wake events if we disable this. There is already
798 * a wake-mask in DM9000_WCR */
799 if (db->wake_supported)
800 ncr |= NCR_WAKEEN;
801
802 iow(db, DM9000_NCR, ncr);
33ba5091 803
a1365275
SH
804 /* Program operating register */
805 iow(db, DM9000_TCR, 0); /* TX Polling clear */
806 iow(db, DM9000_BPTR, 0x3f); /* Less 3Kb, 200us */
807 iow(db, DM9000_FCR, 0xff); /* Flow Control */
808 iow(db, DM9000_SMCR, 0); /* Special Mode */
809 /* clear TX status */
810 iow(db, DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END);
811 iow(db, DM9000_ISR, ISR_CLR_STATUS); /* Clear interrupt status */
812
813 /* Set address filter table */
814 dm9000_hash_table(dev);
815
6d406b3c
BD
816 imr = IMR_PAR | IMR_PTM | IMR_PRM;
817 if (db->type != TYPE_DM9000E)
818 imr |= IMR_LNKCHNG;
819
820 db->imr_all = imr;
821
a1365275 822 /* Enable TX/RX interrupt mask */
6d406b3c 823 iow(db, DM9000_IMR, imr);
a1365275
SH
824
825 /* Init Driver variable */
826 db->tx_pkt_cnt = 0;
827 db->queue_pkt_len = 0;
828 dev->trans_start = 0;
a1365275
SH
829}
830
f8d79e79
BD
831/* Our watchdog timed out. Called by the networking layer */
832static void dm9000_timeout(struct net_device *dev)
833{
4cf1653a 834 board_info_t *db = netdev_priv(dev);
f8d79e79
BD
835 u8 reg_save;
836 unsigned long flags;
837
838 /* Save previous register address */
839 reg_save = readb(db->io_addr);
840 spin_lock_irqsave(&db->lock, flags);
841
842 netif_stop_queue(dev);
843 dm9000_reset(db);
844 dm9000_init_dm9000(dev);
845 /* We can accept TX packets again */
846 dev->trans_start = jiffies;
847 netif_wake_queue(dev);
848
849 /* Restore previous register address */
850 writeb(reg_save, db->io_addr);
851 spin_unlock_irqrestore(&db->lock, flags);
852}
853
5dcc60b7
YP
854static void dm9000_send_packet(struct net_device *dev,
855 int ip_summed,
856 u16 pkt_len)
857{
858 board_info_t *dm = to_dm9000_board(dev);
859
860 /* The DM9000 is not smart enough to leave fragmented packets alone. */
861 if (dm->ip_summed != ip_summed) {
862 if (ip_summed == CHECKSUM_NONE)
863 iow(dm, DM9000_TCCR, 0);
864 else
865 iow(dm, DM9000_TCCR, TCCR_IP | TCCR_UDP | TCCR_TCP);
866 dm->ip_summed = ip_summed;
867 }
868
869 /* Set TX length to DM9000 */
870 iow(dm, DM9000_TXPLL, pkt_len);
871 iow(dm, DM9000_TXPLH, pkt_len >> 8);
872
873 /* Issue TX polling command */
874 iow(dm, DM9000_TCR, TCR_TXREQ); /* Cleared after TX complete */
875}
876
a1365275
SH
877/*
878 * Hardware start transmission.
879 * Send a packet to media from the upper layer.
880 */
881static int
882dm9000_start_xmit(struct sk_buff *skb, struct net_device *dev)
883{
c46ac946 884 unsigned long flags;
4cf1653a 885 board_info_t *db = netdev_priv(dev);
a1365275 886
5b2b4ff0 887 dm9000_dbg(db, 3, "%s:\n", __func__);
a1365275
SH
888
889 if (db->tx_pkt_cnt > 1)
5b548140 890 return NETDEV_TX_BUSY;
a1365275 891
c46ac946 892 spin_lock_irqsave(&db->lock, flags);
a1365275
SH
893
894 /* Move data to DM9000 TX RAM */
895 writeb(DM9000_MWCMD, db->io_addr);
896
897 (db->outblk)(db->io_data, skb->data, skb->len);
09f75cd7 898 dev->stats.tx_bytes += skb->len;
a1365275 899
c46ac946 900 db->tx_pkt_cnt++;
a1365275 901 /* TX control: First packet immediately send, second packet queue */
c46ac946 902 if (db->tx_pkt_cnt == 1) {
5dcc60b7 903 dm9000_send_packet(dev, skb->ip_summed, skb->len);
a1365275
SH
904 } else {
905 /* Second packet */
a1365275 906 db->queue_pkt_len = skb->len;
5dcc60b7 907 db->queue_ip_summed = skb->ip_summed;
c46ac946 908 netif_stop_queue(dev);
a1365275
SH
909 }
910
c46ac946
FW
911 spin_unlock_irqrestore(&db->lock, flags);
912
a1365275
SH
913 /* free this SKB */
914 dev_kfree_skb(skb);
915
6ed10654 916 return NETDEV_TX_OK;
a1365275
SH
917}
918
a1365275 919/*
f8d79e79
BD
920 * DM9000 interrupt handler
921 * receive the packet to upper layer, free the transmitted packet
a1365275 922 */
f8d79e79
BD
923
924static void dm9000_tx_done(struct net_device *dev, board_info_t *db)
a1365275 925{
f8d79e79 926 int tx_status = ior(db, DM9000_NSR); /* Got TX status */
a1365275 927
f8d79e79
BD
928 if (tx_status & (NSR_TX2END | NSR_TX1END)) {
929 /* One packet sent complete */
930 db->tx_pkt_cnt--;
931 dev->stats.tx_packets++;
a1365275 932
f8d79e79
BD
933 if (netif_msg_tx_done(db))
934 dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
c991d168 935
a1365275 936 /* Queue packet check & send */
5dcc60b7
YP
937 if (db->tx_pkt_cnt > 0)
938 dm9000_send_packet(dev, db->queue_ip_summed,
939 db->queue_pkt_len);
a1365275
SH
940 netif_wake_queue(dev);
941 }
942}
943
a1365275 944struct dm9000_rxhdr {
93116573
BD
945 u8 RxPktReady;
946 u8 RxStatus;
8b9fc8ae 947 __le16 RxLen;
a1365275
SH
948} __attribute__((__packed__));
949
950/*
951 * Received a packet and pass to upper layer
952 */
953static void
954dm9000_rx(struct net_device *dev)
955{
4cf1653a 956 board_info_t *db = netdev_priv(dev);
a1365275
SH
957 struct dm9000_rxhdr rxhdr;
958 struct sk_buff *skb;
959 u8 rxbyte, *rdptr;
6478fac6 960 bool GoodPacket;
a1365275
SH
961 int RxLen;
962
963 /* Check packet ready or not */
964 do {
965 ior(db, DM9000_MRCMDX); /* Dummy read */
966
967 /* Get most updated data */
968 rxbyte = readb(db->io_data);
969
970 /* Status check: this byte must be 0 or 1 */
5dcc60b7 971 if (rxbyte & DM9000_PKT_ERR) {
a76836f9 972 dev_warn(db->dev, "status check fail: %d\n", rxbyte);
a1365275
SH
973 iow(db, DM9000_RCR, 0x00); /* Stop Device */
974 iow(db, DM9000_ISR, IMR_PAR); /* Stop INT request */
975 return;
976 }
977
5dcc60b7 978 if (!(rxbyte & DM9000_PKT_RDY))
a1365275
SH
979 return;
980
981 /* A packet ready now & Get status/length */
6478fac6 982 GoodPacket = true;
a1365275
SH
983 writeb(DM9000_MRCMD, db->io_addr);
984
985 (db->inblk)(db->io_data, &rxhdr, sizeof(rxhdr));
986
93116573 987 RxLen = le16_to_cpu(rxhdr.RxLen);
a1365275 988
c991d168
BD
989 if (netif_msg_rx_status(db))
990 dev_dbg(db->dev, "RX: status %02x, length %04x\n",
991 rxhdr.RxStatus, RxLen);
992
a1365275
SH
993 /* Packet Status check */
994 if (RxLen < 0x40) {
6478fac6 995 GoodPacket = false;
c991d168
BD
996 if (netif_msg_rx_err(db))
997 dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
a1365275
SH
998 }
999
1000 if (RxLen > DM9000_PKT_MAX) {
a76836f9 1001 dev_dbg(db->dev, "RST: RX Len:%x\n", RxLen);
a1365275
SH
1002 }
1003
f8e5e776
BD
1004 /* rxhdr.RxStatus is identical to RSR register. */
1005 if (rxhdr.RxStatus & (RSR_FOE | RSR_CE | RSR_AE |
1006 RSR_PLE | RSR_RWTO |
1007 RSR_LCS | RSR_RF)) {
6478fac6 1008 GoodPacket = false;
f8e5e776 1009 if (rxhdr.RxStatus & RSR_FOE) {
c991d168
BD
1010 if (netif_msg_rx_err(db))
1011 dev_dbg(db->dev, "fifo error\n");
09f75cd7 1012 dev->stats.rx_fifo_errors++;
a1365275 1013 }
f8e5e776 1014 if (rxhdr.RxStatus & RSR_CE) {
c991d168
BD
1015 if (netif_msg_rx_err(db))
1016 dev_dbg(db->dev, "crc error\n");
09f75cd7 1017 dev->stats.rx_crc_errors++;
a1365275 1018 }
f8e5e776 1019 if (rxhdr.RxStatus & RSR_RF) {
c991d168
BD
1020 if (netif_msg_rx_err(db))
1021 dev_dbg(db->dev, "length error\n");
09f75cd7 1022 dev->stats.rx_length_errors++;
a1365275
SH
1023 }
1024 }
1025
1026 /* Move data from DM9000 */
1027 if (GoodPacket
1028 && ((skb = dev_alloc_skb(RxLen + 4)) != NULL)) {
a1365275
SH
1029 skb_reserve(skb, 2);
1030 rdptr = (u8 *) skb_put(skb, RxLen - 4);
1031
1032 /* Read received packet from RX SRAM */
1033
1034 (db->inblk)(db->io_data, rdptr, RxLen);
09f75cd7 1035 dev->stats.rx_bytes += RxLen;
a1365275
SH
1036
1037 /* Pass to upper layer */
1038 skb->protocol = eth_type_trans(skb, dev);
5dcc60b7
YP
1039 if (db->rx_csum) {
1040 if ((((rxbyte & 0x1c) << 3) & rxbyte) == 0)
1041 skb->ip_summed = CHECKSUM_UNNECESSARY;
1042 else
1043 skb->ip_summed = CHECKSUM_NONE;
1044 }
a1365275 1045 netif_rx(skb);
09f75cd7 1046 dev->stats.rx_packets++;
a1365275
SH
1047
1048 } else {
1049 /* need to dump the packet's data */
1050
1051 (db->dumpblk)(db->io_data, RxLen);
1052 }
5dcc60b7 1053 } while (rxbyte & DM9000_PKT_RDY);
a1365275
SH
1054}
1055
f8d79e79 1056static irqreturn_t dm9000_interrupt(int irq, void *dev_id)
39c341a8 1057{
f8d79e79 1058 struct net_device *dev = dev_id;
4cf1653a 1059 board_info_t *db = netdev_priv(dev);
f8d79e79 1060 int int_status;
e3162d38 1061 unsigned long flags;
f8d79e79 1062 u8 reg_save;
39c341a8 1063
f8d79e79 1064 dm9000_dbg(db, 3, "entering %s\n", __func__);
39c341a8 1065
f8d79e79 1066 /* A real interrupt coming */
39c341a8 1067
e3162d38
DB
1068 /* holders of db->lock must always block IRQs */
1069 spin_lock_irqsave(&db->lock, flags);
39c341a8 1070
f8d79e79
BD
1071 /* Save previous register address */
1072 reg_save = readb(db->io_addr);
39c341a8 1073
f8d79e79
BD
1074 /* Disable all interrupts */
1075 iow(db, DM9000_IMR, IMR_PAR);
39c341a8 1076
f8d79e79
BD
1077 /* Got DM9000 interrupt status */
1078 int_status = ior(db, DM9000_ISR); /* Got ISR */
1079 iow(db, DM9000_ISR, int_status); /* Clear ISR status */
39c341a8 1080
f8d79e79
BD
1081 if (netif_msg_intr(db))
1082 dev_dbg(db->dev, "interrupt status %02x\n", int_status);
1083
1084 /* Received the coming packet */
1085 if (int_status & ISR_PRS)
1086 dm9000_rx(dev);
1087
1088 /* Trnasmit Interrupt check */
1089 if (int_status & ISR_PTS)
1090 dm9000_tx_done(dev, db);
1091
1092 if (db->type != TYPE_DM9000E) {
1093 if (int_status & ISR_LNKCHNG) {
1094 /* fire a link-change request */
1095 schedule_delayed_work(&db->phy_poll, 1);
39c341a8
BD
1096 }
1097 }
1098
f8d79e79
BD
1099 /* Re-enable interrupt mask */
1100 iow(db, DM9000_IMR, db->imr_all);
1101
1102 /* Restore previous register address */
1103 writeb(reg_save, db->io_addr);
1104
e3162d38 1105 spin_unlock_irqrestore(&db->lock, flags);
f8d79e79
BD
1106
1107 return IRQ_HANDLED;
39c341a8
BD
1108}
1109
c029f444
BD
1110static irqreturn_t dm9000_wol_interrupt(int irq, void *dev_id)
1111{
1112 struct net_device *dev = dev_id;
1113 board_info_t *db = netdev_priv(dev);
1114 unsigned long flags;
1115 unsigned nsr, wcr;
1116
1117 spin_lock_irqsave(&db->lock, flags);
1118
1119 nsr = ior(db, DM9000_NSR);
1120 wcr = ior(db, DM9000_WCR);
1121
1122 dev_dbg(db->dev, "%s: NSR=0x%02x, WCR=0x%02x\n", __func__, nsr, wcr);
1123
1124 if (nsr & NSR_WAKEST) {
1125 /* clear, so we can avoid */
1126 iow(db, DM9000_NSR, NSR_WAKEST);
1127
1128 if (wcr & WCR_LINKST)
1129 dev_info(db->dev, "wake by link status change\n");
1130 if (wcr & WCR_SAMPLEST)
1131 dev_info(db->dev, "wake by sample packet\n");
1132 if (wcr & WCR_MAGICST )
1133 dev_info(db->dev, "wake by magic packet\n");
1134 if (!(wcr & (WCR_LINKST | WCR_SAMPLEST | WCR_MAGICST)))
1135 dev_err(db->dev, "wake signalled with no reason? "
1136 "NSR=0x%02x, WSR=0x%02x\n", nsr, wcr);
1137
1138 }
1139
1140 spin_unlock_irqrestore(&db->lock, flags);
1141
1142 return (nsr & NSR_WAKEST) ? IRQ_HANDLED : IRQ_NONE;
1143}
1144
f8d79e79 1145#ifdef CONFIG_NET_POLL_CONTROLLER
a1365275 1146/*
f8d79e79 1147 *Used by netconsole
a1365275 1148 */
f8d79e79 1149static void dm9000_poll_controller(struct net_device *dev)
a1365275 1150{
f8d79e79
BD
1151 disable_irq(dev->irq);
1152 dm9000_interrupt(dev->irq, dev);
1153 enable_irq(dev->irq);
1154}
1155#endif
9a2f037c 1156
f8d79e79
BD
1157/*
1158 * Open the interface.
1159 * The interface is opened whenever "ifconfig" actives it.
1160 */
1161static int
1162dm9000_open(struct net_device *dev)
1163{
4cf1653a 1164 board_info_t *db = netdev_priv(dev);
f8d79e79 1165 unsigned long irqflags = db->irq_res->flags & IRQF_TRIGGER_MASK;
621ddcb0 1166
f8d79e79
BD
1167 if (netif_msg_ifup(db))
1168 dev_dbg(db->dev, "enabling %s\n", dev->name);
621ddcb0 1169
f8d79e79
BD
1170 /* If there is no IRQ type specified, default to something that
1171 * may work, and tell the user that this is a problem */
621ddcb0 1172
6ff4ff06 1173 if (irqflags == IRQF_TRIGGER_NONE)
f8d79e79 1174 dev_warn(db->dev, "WARNING: no IRQ resource flags set.\n");
6ff4ff06 1175
f8d79e79 1176 irqflags |= IRQF_SHARED;
39c341a8 1177
f8d79e79
BD
1178 if (request_irq(dev->irq, &dm9000_interrupt, irqflags, dev->name, dev))
1179 return -EAGAIN;
621ddcb0 1180
f8d79e79
BD
1181 /* Initialize DM9000 board */
1182 dm9000_reset(db);
1183 dm9000_init_dm9000(dev);
621ddcb0 1184
f8d79e79
BD
1185 /* Init driver variable */
1186 db->dbug_cnt = 0;
86c62fab 1187
f8d79e79
BD
1188 mii_check_media(&db->mii, netif_msg_link(db), 1);
1189 netif_start_queue(dev);
1190
1191 dm9000_schedule_poll(db);
9a2f037c 1192
f8d79e79
BD
1193 return 0;
1194}
621ddcb0 1195
f8d79e79
BD
1196/*
1197 * Sleep, either by using msleep() or if we are suspending, then
1198 * use mdelay() to sleep.
1199 */
1200static void dm9000_msleep(board_info_t *db, unsigned int ms)
1201{
1202 if (db->in_suspend)
1203 mdelay(ms);
1204 else
1205 msleep(ms);
a1365275
SH
1206}
1207
a1365275 1208/*
f8d79e79 1209 * Read a word from phyxcer
a1365275 1210 */
f8d79e79
BD
1211static int
1212dm9000_phy_read(struct net_device *dev, int phy_reg_unused, int reg)
a1365275 1213{
4cf1653a 1214 board_info_t *db = netdev_priv(dev);
621ddcb0 1215 unsigned long flags;
f8d79e79
BD
1216 unsigned int reg_save;
1217 int ret;
bb44fb70 1218
9a2f037c
BD
1219 mutex_lock(&db->addr_lock);
1220
f8d79e79 1221 spin_lock_irqsave(&db->lock,flags);
621ddcb0 1222
f8d79e79
BD
1223 /* Save previous register address */
1224 reg_save = readb(db->io_addr);
39c341a8 1225
f8d79e79
BD
1226 /* Fill the phyxcer register into REG_0C */
1227 iow(db, DM9000_EPAR, DM9000_PHY | reg);
621ddcb0 1228
f8e5e776 1229 iow(db, DM9000_EPCR, EPCR_ERPRR | EPCR_EPOS); /* Issue phyxcer read command */
9a2f037c 1230
f8d79e79
BD
1231 writeb(reg_save, db->io_addr);
1232 spin_unlock_irqrestore(&db->lock,flags);
89c8b0e6 1233
321f69a4 1234 dm9000_msleep(db, 1); /* Wait read complete */
89c8b0e6
BD
1235
1236 spin_lock_irqsave(&db->lock,flags);
1237 reg_save = readb(db->io_addr);
1238
a1365275
SH
1239 iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer read command */
1240
1241 /* The read data keeps on REG_0D & REG_0E */
1242 ret = (ior(db, DM9000_EPDRH) << 8) | ior(db, DM9000_EPDRL);
1243
9ef9ac51
BD
1244 /* restore the previous address */
1245 writeb(reg_save, db->io_addr);
a1365275
SH
1246 spin_unlock_irqrestore(&db->lock,flags);
1247
9a2f037c 1248 mutex_unlock(&db->addr_lock);
37d5dca6
ES
1249
1250 dm9000_dbg(db, 5, "phy_read[%02x] -> %04x\n", reg, ret);
a1365275
SH
1251 return ret;
1252}
1253
1254/*
1255 * Write a word to phyxcer
1256 */
1257static void
59eae1fa
BD
1258dm9000_phy_write(struct net_device *dev,
1259 int phyaddr_unused, int reg, int value)
a1365275 1260{
4cf1653a 1261 board_info_t *db = netdev_priv(dev);
a1365275 1262 unsigned long flags;
9ef9ac51 1263 unsigned long reg_save;
a1365275 1264
37d5dca6 1265 dm9000_dbg(db, 5, "phy_write[%02x] = %04x\n", reg, value);
9a2f037c
BD
1266 mutex_lock(&db->addr_lock);
1267
a1365275
SH
1268 spin_lock_irqsave(&db->lock,flags);
1269
9ef9ac51
BD
1270 /* Save previous register address */
1271 reg_save = readb(db->io_addr);
1272
a1365275
SH
1273 /* Fill the phyxcer register into REG_0C */
1274 iow(db, DM9000_EPAR, DM9000_PHY | reg);
1275
1276 /* Fill the written data into REG_0D & REG_0E */
073d3f46
BD
1277 iow(db, DM9000_EPDRL, value);
1278 iow(db, DM9000_EPDRH, value >> 8);
a1365275 1279
f8e5e776 1280 iow(db, DM9000_EPCR, EPCR_EPOS | EPCR_ERPRW); /* Issue phyxcer write command */
89c8b0e6
BD
1281
1282 writeb(reg_save, db->io_addr);
9a2f037c 1283 spin_unlock_irqrestore(&db->lock, flags);
89c8b0e6 1284
321f69a4 1285 dm9000_msleep(db, 1); /* Wait write complete */
89c8b0e6
BD
1286
1287 spin_lock_irqsave(&db->lock,flags);
1288 reg_save = readb(db->io_addr);
1289
a1365275
SH
1290 iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer write command */
1291
9ef9ac51
BD
1292 /* restore the previous address */
1293 writeb(reg_save, db->io_addr);
1294
9a2f037c
BD
1295 spin_unlock_irqrestore(&db->lock, flags);
1296 mutex_unlock(&db->addr_lock);
a1365275
SH
1297}
1298
f8d79e79
BD
1299static void
1300dm9000_shutdown(struct net_device *dev)
1301{
4cf1653a 1302 board_info_t *db = netdev_priv(dev);
f8d79e79
BD
1303
1304 /* RESET device */
1305 dm9000_phy_write(dev, 0, MII_BMCR, BMCR_RESET); /* PHY RESET */
1306 iow(db, DM9000_GPR, 0x01); /* Power-Down PHY */
1307 iow(db, DM9000_IMR, IMR_PAR); /* Disable all interrupt */
1308 iow(db, DM9000_RCR, 0x00); /* Disable RX */
1309}
1310
1311/*
1312 * Stop the interface.
1313 * The interface is stopped when it is brought.
1314 */
1315static int
1316dm9000_stop(struct net_device *ndev)
1317{
4cf1653a 1318 board_info_t *db = netdev_priv(ndev);
f8d79e79
BD
1319
1320 if (netif_msg_ifdown(db))
1321 dev_dbg(db->dev, "shutting down %s\n", ndev->name);
1322
1323 cancel_delayed_work_sync(&db->phy_poll);
1324
1325 netif_stop_queue(ndev);
1326 netif_carrier_off(ndev);
1327
1328 /* free interrupt */
1329 free_irq(ndev->irq, ndev);
1330
1331 dm9000_shutdown(ndev);
1332
1333 return 0;
1334}
1335
d88106b7
AB
1336static const struct net_device_ops dm9000_netdev_ops = {
1337 .ndo_open = dm9000_open,
1338 .ndo_stop = dm9000_stop,
1339 .ndo_start_xmit = dm9000_start_xmit,
1340 .ndo_tx_timeout = dm9000_timeout,
1341 .ndo_set_multicast_list = dm9000_hash_table,
1342 .ndo_do_ioctl = dm9000_ioctl,
1343 .ndo_change_mtu = eth_change_mtu,
1344 .ndo_validate_addr = eth_validate_addr,
1345 .ndo_set_mac_address = eth_mac_addr,
1346#ifdef CONFIG_NET_POLL_CONTROLLER
1347 .ndo_poll_controller = dm9000_poll_controller,
1348#endif
1349};
1350
f8d79e79
BD
1351/*
1352 * Search DM9000 board, allocate space and register it
1353 */
1354static int __devinit
1355dm9000_probe(struct platform_device *pdev)
1356{
1357 struct dm9000_plat_data *pdata = pdev->dev.platform_data;
1358 struct board_info *db; /* Point a board information structure */
1359 struct net_device *ndev;
1360 const unsigned char *mac_src;
1361 int ret = 0;
1362 int iosize;
1363 int i;
1364 u32 id_val;
1365
1366 /* Init network device */
1367 ndev = alloc_etherdev(sizeof(struct board_info));
1368 if (!ndev) {
1369 dev_err(&pdev->dev, "could not allocate device.\n");
1370 return -ENOMEM;
1371 }
1372
1373 SET_NETDEV_DEV(ndev, &pdev->dev);
1374
1375 dev_dbg(&pdev->dev, "dm9000_probe()\n");
1376
1377 /* setup board info structure */
4cf1653a 1378 db = netdev_priv(ndev);
f8d79e79
BD
1379
1380 db->dev = &pdev->dev;
1381 db->ndev = ndev;
1382
1383 spin_lock_init(&db->lock);
1384 mutex_init(&db->addr_lock);
1385
1386 INIT_DELAYED_WORK(&db->phy_poll, dm9000_poll_work);
1387
1388 db->addr_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1389 db->data_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1390 db->irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1391
1392 if (db->addr_res == NULL || db->data_res == NULL ||
1393 db->irq_res == NULL) {
1394 dev_err(db->dev, "insufficient resources\n");
1395 ret = -ENOENT;
1396 goto out;
1397 }
1398
c029f444
BD
1399 db->irq_wake = platform_get_irq(pdev, 1);
1400 if (db->irq_wake >= 0) {
1401 dev_dbg(db->dev, "wakeup irq %d\n", db->irq_wake);
1402
1403 ret = request_irq(db->irq_wake, dm9000_wol_interrupt,
1404 IRQF_SHARED, dev_name(db->dev), ndev);
1405 if (ret) {
1406 dev_err(db->dev, "cannot get wakeup irq (%d)\n", ret);
1407 } else {
1408
1409 /* test to see if irq is really wakeup capable */
1410 ret = set_irq_wake(db->irq_wake, 1);
1411 if (ret) {
1412 dev_err(db->dev, "irq %d cannot set wakeup (%d)\n",
1413 db->irq_wake, ret);
1414 ret = 0;
1415 } else {
1416 set_irq_wake(db->irq_wake, 0);
1417 db->wake_supported = 1;
1418 }
1419 }
1420 }
1421
ec282e92 1422 iosize = resource_size(db->addr_res);
f8d79e79
BD
1423 db->addr_req = request_mem_region(db->addr_res->start, iosize,
1424 pdev->name);
1425
1426 if (db->addr_req == NULL) {
1427 dev_err(db->dev, "cannot claim address reg area\n");
1428 ret = -EIO;
1429 goto out;
1430 }
1431
1432 db->io_addr = ioremap(db->addr_res->start, iosize);
1433
1434 if (db->io_addr == NULL) {
1435 dev_err(db->dev, "failed to ioremap address reg\n");
1436 ret = -EINVAL;
1437 goto out;
1438 }
1439
ec282e92 1440 iosize = resource_size(db->data_res);
f8d79e79
BD
1441 db->data_req = request_mem_region(db->data_res->start, iosize,
1442 pdev->name);
1443
1444 if (db->data_req == NULL) {
1445 dev_err(db->dev, "cannot claim data reg area\n");
1446 ret = -EIO;
1447 goto out;
1448 }
1449
1450 db->io_data = ioremap(db->data_res->start, iosize);
1451
1452 if (db->io_data == NULL) {
1453 dev_err(db->dev, "failed to ioremap data reg\n");
1454 ret = -EINVAL;
1455 goto out;
1456 }
1457
1458 /* fill in parameters for net-dev structure */
1459 ndev->base_addr = (unsigned long)db->io_addr;
1460 ndev->irq = db->irq_res->start;
1461
1462 /* ensure at least we have a default set of IO routines */
1463 dm9000_set_io(db, iosize);
1464
1465 /* check to see if anything is being over-ridden */
1466 if (pdata != NULL) {
1467 /* check to see if the driver wants to over-ride the
1468 * default IO width */
1469
1470 if (pdata->flags & DM9000_PLATF_8BITONLY)
1471 dm9000_set_io(db, 1);
1472
1473 if (pdata->flags & DM9000_PLATF_16BITONLY)
1474 dm9000_set_io(db, 2);
1475
1476 if (pdata->flags & DM9000_PLATF_32BITONLY)
1477 dm9000_set_io(db, 4);
1478
1479 /* check to see if there are any IO routine
1480 * over-rides */
1481
1482 if (pdata->inblk != NULL)
1483 db->inblk = pdata->inblk;
1484
1485 if (pdata->outblk != NULL)
1486 db->outblk = pdata->outblk;
1487
1488 if (pdata->dumpblk != NULL)
1489 db->dumpblk = pdata->dumpblk;
1490
1491 db->flags = pdata->flags;
1492 }
1493
f8dd0ecb
BD
1494#ifdef CONFIG_DM9000_FORCE_SIMPLE_PHY_POLL
1495 db->flags |= DM9000_PLATF_SIMPLE_PHY;
1496#endif
1497
f8d79e79
BD
1498 dm9000_reset(db);
1499
1500 /* try multiple times, DM9000 sometimes gets the read wrong */
1501 for (i = 0; i < 8; i++) {
1502 id_val = ior(db, DM9000_VIDL);
1503 id_val |= (u32)ior(db, DM9000_VIDH) << 8;
1504 id_val |= (u32)ior(db, DM9000_PIDL) << 16;
1505 id_val |= (u32)ior(db, DM9000_PIDH) << 24;
1506
1507 if (id_val == DM9000_ID)
1508 break;
1509 dev_err(db->dev, "read wrong id 0x%08x\n", id_val);
1510 }
1511
1512 if (id_val != DM9000_ID) {
1513 dev_err(db->dev, "wrong id: 0x%08x\n", id_val);
1514 ret = -ENODEV;
1515 goto out;
1516 }
1517
1518 /* Identify what type of DM9000 we are working on */
1519
1520 id_val = ior(db, DM9000_CHIPR);
1521 dev_dbg(db->dev, "dm9000 revision 0x%02x\n", id_val);
1522
1523 switch (id_val) {
1524 case CHIPR_DM9000A:
1525 db->type = TYPE_DM9000A;
1526 break;
1527 case CHIPR_DM9000B:
1528 db->type = TYPE_DM9000B;
1529 break;
1530 default:
1531 dev_dbg(db->dev, "ID %02x => defaulting to DM9000E\n", id_val);
1532 db->type = TYPE_DM9000E;
1533 }
1534
5dcc60b7
YP
1535 /* dm9000a/b are capable of hardware checksum offload */
1536 if (db->type == TYPE_DM9000A || db->type == TYPE_DM9000B) {
1537 db->can_csum = 1;
1538 db->rx_csum = 1;
1539 ndev->features |= NETIF_F_IP_CSUM;
1540 }
1541
f8d79e79
BD
1542 /* from this point we assume that we have found a DM9000 */
1543
1544 /* driver system function */
1545 ether_setup(ndev);
1546
d88106b7
AB
1547 ndev->netdev_ops = &dm9000_netdev_ops;
1548 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
1549 ndev->ethtool_ops = &dm9000_ethtool_ops;
f8d79e79
BD
1550
1551 db->msg_enable = NETIF_MSG_LINK;
1552 db->mii.phy_id_mask = 0x1f;
1553 db->mii.reg_num_mask = 0x1f;
1554 db->mii.force_media = 0;
1555 db->mii.full_duplex = 0;
1556 db->mii.dev = ndev;
1557 db->mii.mdio_read = dm9000_phy_read;
1558 db->mii.mdio_write = dm9000_phy_write;
1559
1560 mac_src = "eeprom";
1561
1562 /* try reading the node address from the attached EEPROM */
1563 for (i = 0; i < 6; i += 2)
1564 dm9000_read_eeprom(db, i / 2, ndev->dev_addr+i);
1565
fe414248
LP
1566 if (!is_valid_ether_addr(ndev->dev_addr) && pdata != NULL) {
1567 mac_src = "platform data";
1568 memcpy(ndev->dev_addr, pdata->dev_addr, 6);
1569 }
1570
f8d79e79
BD
1571 if (!is_valid_ether_addr(ndev->dev_addr)) {
1572 /* try reading from mac */
1573
1574 mac_src = "chip";
1575 for (i = 0; i < 6; i++)
1576 ndev->dev_addr[i] = ior(db, i+DM9000_PAR);
1577 }
1578
1579 if (!is_valid_ether_addr(ndev->dev_addr))
1580 dev_warn(db->dev, "%s: Invalid ethernet MAC address. Please "
1581 "set using ifconfig\n", ndev->name);
1582
1583 platform_set_drvdata(pdev, ndev);
1584 ret = register_netdev(ndev);
1585
e174961c
JB
1586 if (ret == 0)
1587 printk(KERN_INFO "%s: dm9000%c at %p,%p IRQ %d MAC: %pM (%s)\n",
f8d79e79
BD
1588 ndev->name, dm9000_type_to_char(db->type),
1589 db->io_addr, db->io_data, ndev->irq,
e174961c 1590 ndev->dev_addr, mac_src);
f8d79e79
BD
1591 return 0;
1592
1593out:
1594 dev_err(db->dev, "not found (%d).\n", ret);
1595
1596 dm9000_release_board(pdev, db);
1597 free_netdev(ndev);
1598
1599 return ret;
1600}
1601
a1365275 1602static int
69222e2c 1603dm9000_drv_suspend(struct device *dev)
a1365275 1604{
69222e2c
MR
1605 struct platform_device *pdev = to_platform_device(dev);
1606 struct net_device *ndev = platform_get_drvdata(pdev);
321f69a4 1607 board_info_t *db;
a1365275 1608
9480e307 1609 if (ndev) {
4cf1653a 1610 db = netdev_priv(ndev);
321f69a4
BD
1611 db->in_suspend = 1;
1612
c029f444
BD
1613 if (!netif_running(ndev))
1614 return 0;
1615
1616 netif_device_detach(ndev);
1617
1618 /* only shutdown if not using WoL */
1619 if (!db->wake_state)
a1365275 1620 dm9000_shutdown(ndev);
a1365275
SH
1621 }
1622 return 0;
1623}
1624
1625static int
69222e2c 1626dm9000_drv_resume(struct device *dev)
a1365275 1627{
69222e2c
MR
1628 struct platform_device *pdev = to_platform_device(dev);
1629 struct net_device *ndev = platform_get_drvdata(pdev);
4cf1653a 1630 board_info_t *db = netdev_priv(ndev);
a1365275 1631
9480e307 1632 if (ndev) {
a1365275 1633 if (netif_running(ndev)) {
c029f444
BD
1634 /* reset if we were not in wake mode to ensure if
1635 * the device was powered off it is in a known state */
1636 if (!db->wake_state) {
1637 dm9000_reset(db);
1638 dm9000_init_dm9000(ndev);
1639 }
a1365275
SH
1640
1641 netif_device_attach(ndev);
1642 }
321f69a4
BD
1643
1644 db->in_suspend = 0;
a1365275
SH
1645 }
1646 return 0;
1647}
1648
69222e2c
MR
1649static struct dev_pm_ops dm9000_drv_pm_ops = {
1650 .suspend = dm9000_drv_suspend,
1651 .resume = dm9000_drv_resume,
1652};
1653
e21fd4f0 1654static int __devexit
3ae5eaec 1655dm9000_drv_remove(struct platform_device *pdev)
a1365275 1656{
3ae5eaec 1657 struct net_device *ndev = platform_get_drvdata(pdev);
a1365275 1658
3ae5eaec 1659 platform_set_drvdata(pdev, NULL);
a1365275
SH
1660
1661 unregister_netdev(ndev);
6817ba2c 1662 dm9000_release_board(pdev, (board_info_t *) netdev_priv(ndev));
9fd9f9b6 1663 free_netdev(ndev); /* free device structure */
a1365275 1664
a76836f9 1665 dev_dbg(&pdev->dev, "released and freed device\n");
a1365275
SH
1666 return 0;
1667}
1668
3ae5eaec 1669static struct platform_driver dm9000_driver = {
5d22a312
BD
1670 .driver = {
1671 .name = "dm9000",
1672 .owner = THIS_MODULE,
69222e2c 1673 .pm = &dm9000_drv_pm_ops,
5d22a312 1674 },
a1365275 1675 .probe = dm9000_probe,
e21fd4f0 1676 .remove = __devexit_p(dm9000_drv_remove),
a1365275
SH
1677};
1678
1679static int __init
1680dm9000_init(void)
1681{
7da99859 1682 printk(KERN_INFO "%s Ethernet Driver, V%s\n", CARDNAME, DRV_VERSION);
2ae2d77c 1683
59eae1fa 1684 return platform_driver_register(&dm9000_driver);
a1365275
SH
1685}
1686
1687static void __exit
1688dm9000_cleanup(void)
1689{
3ae5eaec 1690 platform_driver_unregister(&dm9000_driver);
a1365275
SH
1691}
1692
1693module_init(dm9000_init);
1694module_exit(dm9000_cleanup);
1695
1696MODULE_AUTHOR("Sascha Hauer, Ben Dooks");
1697MODULE_DESCRIPTION("Davicom DM9000 network driver");
1698MODULE_LICENSE("GPL");
72abb461 1699MODULE_ALIAS("platform:dm9000");