]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/benet/be_cmds.c
wan: dlci/sdla transmit return dehacking
[net-next-2.6.git] / drivers / net / benet / be_cmds.c
CommitLineData
6b7c5b94
SP
1/*
2 * Copyright (C) 2005 - 2009 ServerEngines
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
8788fdc2 19#include "be_cmds.h"
6b7c5b94 20
8788fdc2 21static void be_mcc_notify(struct be_adapter *adapter)
5fb379ee 22{
8788fdc2 23 struct be_queue_info *mccq = &adapter->mcc_obj.q;
5fb379ee
SP
24 u32 val = 0;
25
26 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
27 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
8788fdc2 28 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
5fb379ee
SP
29}
30
31/* To check if valid bit is set, check the entire word as we don't know
32 * the endianness of the data (old entry is host endian while a new entry is
33 * little endian) */
efd2e40a 34static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
5fb379ee
SP
35{
36 if (compl->flags != 0) {
37 compl->flags = le32_to_cpu(compl->flags);
38 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
39 return true;
40 } else {
41 return false;
42 }
43}
44
45/* Need to reset the entire word that houses the valid bit */
efd2e40a 46static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
5fb379ee
SP
47{
48 compl->flags = 0;
49}
50
8788fdc2 51static int be_mcc_compl_process(struct be_adapter *adapter,
efd2e40a 52 struct be_mcc_compl *compl)
5fb379ee
SP
53{
54 u16 compl_status, extd_status;
55
56 /* Just swap the status to host endian; mcc tag is opaquely copied
57 * from mcc_wrb */
58 be_dws_le_to_cpu(compl, 4);
59
60 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
61 CQE_STATUS_COMPL_MASK;
62 if (compl_status != MCC_STATUS_SUCCESS) {
63 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
64 CQE_STATUS_EXTD_MASK;
5f0b849e
SP
65 dev_warn(&adapter->pdev->dev,
66 "Error in cmd completion: status(compl/extd)=%d/%d\n",
5fb379ee
SP
67 compl_status, extd_status);
68 return -1;
69 }
70 return 0;
71}
72
a8f447bd 73/* Link state evt is a string of bytes; no need for endian swapping */
8788fdc2 74static void be_async_link_state_process(struct be_adapter *adapter,
a8f447bd
SP
75 struct be_async_event_link_state *evt)
76{
8788fdc2
SP
77 be_link_status_update(adapter,
78 evt->port_link_status == ASYNC_EVENT_LINK_UP);
a8f447bd
SP
79}
80
81static inline bool is_link_state_evt(u32 trailer)
82{
83 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
84 ASYNC_TRAILER_EVENT_CODE_MASK) ==
85 ASYNC_EVENT_CODE_LINK_STATE);
86}
5fb379ee 87
efd2e40a 88static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
5fb379ee 89{
8788fdc2 90 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
efd2e40a 91 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
5fb379ee
SP
92
93 if (be_mcc_compl_is_new(compl)) {
94 queue_tail_inc(mcc_cq);
95 return compl;
96 }
97 return NULL;
98}
99
8788fdc2 100void be_process_mcc(struct be_adapter *adapter)
5fb379ee 101{
efd2e40a 102 struct be_mcc_compl *compl;
5fb379ee
SP
103 int num = 0;
104
8788fdc2
SP
105 spin_lock_bh(&adapter->mcc_cq_lock);
106 while ((compl = be_mcc_compl_get(adapter))) {
a8f447bd
SP
107 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
108 /* Interpret flags as an async trailer */
109 BUG_ON(!is_link_state_evt(compl->flags));
110
111 /* Interpret compl as a async link evt */
8788fdc2 112 be_async_link_state_process(adapter,
a8f447bd
SP
113 (struct be_async_event_link_state *) compl);
114 } else {
8788fdc2
SP
115 be_mcc_compl_process(adapter, compl);
116 atomic_dec(&adapter->mcc_obj.q.used);
5fb379ee
SP
117 }
118 be_mcc_compl_use(compl);
119 num++;
120 }
121 if (num)
8788fdc2
SP
122 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
123 spin_unlock_bh(&adapter->mcc_cq_lock);
5fb379ee
SP
124}
125
6ac7b687 126/* Wait till no more pending mcc requests are present */
8788fdc2 127static void be_mcc_wait_compl(struct be_adapter *adapter)
6ac7b687
SP
128{
129#define mcc_timeout 50000 /* 5s timeout */
130 int i;
131 for (i = 0; i < mcc_timeout; i++) {
8788fdc2
SP
132 be_process_mcc(adapter);
133 if (atomic_read(&adapter->mcc_obj.q.used) == 0)
6ac7b687
SP
134 break;
135 udelay(100);
136 }
137 if (i == mcc_timeout)
5f0b849e 138 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
6ac7b687
SP
139}
140
141/* Notify MCC requests and wait for completion */
8788fdc2 142static void be_mcc_notify_wait(struct be_adapter *adapter)
6ac7b687 143{
8788fdc2
SP
144 be_mcc_notify(adapter);
145 be_mcc_wait_compl(adapter);
6ac7b687
SP
146}
147
5f0b849e 148static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
6b7c5b94
SP
149{
150 int cnt = 0, wait = 5;
151 u32 ready;
152
153 do {
154 ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
155 if (ready)
156 break;
157
158 if (cnt > 200000) {
5f0b849e 159 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
6b7c5b94
SP
160 return -1;
161 }
162
163 if (cnt > 50)
164 wait = 200;
165 cnt += wait;
166 udelay(wait);
167 } while (true);
168
169 return 0;
170}
171
172/*
173 * Insert the mailbox address into the doorbell in two steps
5fb379ee 174 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
6b7c5b94 175 */
efd2e40a 176static int be_mbox_notify(struct be_adapter *adapter)
6b7c5b94
SP
177{
178 int status;
6b7c5b94 179 u32 val = 0;
8788fdc2
SP
180 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
181 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
6b7c5b94 182 struct be_mcc_mailbox *mbox = mbox_mem->va;
efd2e40a 183 struct be_mcc_compl *compl = &mbox->compl;
6b7c5b94 184
efd2e40a 185 memset(compl, 0, sizeof(*compl));
6b7c5b94 186
6b7c5b94
SP
187 val |= MPU_MAILBOX_DB_HI_MASK;
188 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
189 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
190 iowrite32(val, db);
191
192 /* wait for ready to be set */
5f0b849e 193 status = be_mbox_db_ready_wait(adapter, db);
6b7c5b94
SP
194 if (status != 0)
195 return status;
196
197 val = 0;
6b7c5b94
SP
198 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
199 val |= (u32)(mbox_mem->dma >> 4) << 2;
200 iowrite32(val, db);
201
5f0b849e 202 status = be_mbox_db_ready_wait(adapter, db);
6b7c5b94
SP
203 if (status != 0)
204 return status;
205
5fb379ee 206 /* A cq entry has been made now */
efd2e40a
SP
207 if (be_mcc_compl_is_new(compl)) {
208 status = be_mcc_compl_process(adapter, &mbox->compl);
209 be_mcc_compl_use(compl);
5fb379ee
SP
210 if (status)
211 return status;
212 } else {
5f0b849e 213 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
6b7c5b94
SP
214 return -1;
215 }
5fb379ee 216 return 0;
6b7c5b94
SP
217}
218
8788fdc2 219static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
6b7c5b94 220{
8788fdc2 221 u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
6b7c5b94
SP
222
223 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
224 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
225 return -1;
226 else
227 return 0;
228}
229
8788fdc2 230int be_cmd_POST(struct be_adapter *adapter)
6b7c5b94
SP
231{
232 u16 stage, error;
233
8788fdc2 234 error = be_POST_stage_get(adapter, &stage);
d9509ac1
SP
235 if (error || stage != POST_STAGE_ARMFW_RDY) {
236 dev_err(&adapter->pdev->dev, "POST failed.\n");
237 return -1;
238 }
6b7c5b94
SP
239
240 return 0;
6b7c5b94
SP
241}
242
243static inline void *embedded_payload(struct be_mcc_wrb *wrb)
244{
245 return wrb->payload.embedded_payload;
246}
247
248static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
249{
250 return &wrb->payload.sgl[0];
251}
252
253/* Don't touch the hdr after it's prepared */
254static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
255 bool embedded, u8 sge_cnt)
256{
257 if (embedded)
258 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
259 else
260 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
261 MCC_WRB_SGE_CNT_SHIFT;
262 wrb->payload_length = payload_len;
263 be_dws_cpu_to_le(wrb, 20);
264}
265
266/* Don't touch the hdr after it's prepared */
267static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
268 u8 subsystem, u8 opcode, int cmd_len)
269{
270 req_hdr->opcode = opcode;
271 req_hdr->subsystem = subsystem;
272 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
273}
274
275static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
276 struct be_dma_mem *mem)
277{
278 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
279 u64 dma = (u64)mem->dma;
280
281 for (i = 0; i < buf_pages; i++) {
282 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
283 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
284 dma += PAGE_SIZE_4K;
285 }
286}
287
288/* Converts interrupt delay in microseconds to multiplier value */
289static u32 eq_delay_to_mult(u32 usec_delay)
290{
291#define MAX_INTR_RATE 651042
292 const u32 round = 10;
293 u32 multiplier;
294
295 if (usec_delay == 0)
296 multiplier = 0;
297 else {
298 u32 interrupt_rate = 1000000 / usec_delay;
299 /* Max delay, corresponding to the lowest interrupt rate */
300 if (interrupt_rate == 0)
301 multiplier = 1023;
302 else {
303 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
304 multiplier /= interrupt_rate;
305 /* Round the multiplier to the closest value.*/
306 multiplier = (multiplier + round/2) / round;
307 multiplier = min(multiplier, (u32)1023);
308 }
309 }
310 return multiplier;
311}
312
313static inline struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
314{
315 return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
316}
317
5fb379ee
SP
318static inline struct be_mcc_wrb *wrb_from_mcc(struct be_queue_info *mccq)
319{
320 struct be_mcc_wrb *wrb = NULL;
321 if (atomic_read(&mccq->used) < mccq->len) {
322 wrb = queue_head_node(mccq);
323 queue_head_inc(mccq);
324 atomic_inc(&mccq->used);
325 memset(wrb, 0, sizeof(*wrb));
326 }
327 return wrb;
328}
329
8788fdc2 330int be_cmd_eq_create(struct be_adapter *adapter,
6b7c5b94
SP
331 struct be_queue_info *eq, int eq_delay)
332{
8788fdc2 333 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
334 struct be_cmd_req_eq_create *req = embedded_payload(wrb);
335 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
336 struct be_dma_mem *q_mem = &eq->dma_mem;
337 int status;
338
8788fdc2 339 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
340 memset(wrb, 0, sizeof(*wrb));
341
342 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
343
344 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
345 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
346
347 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
348
349 AMAP_SET_BITS(struct amap_eq_context, func, req->context,
eec368fb 350 be_pci_func(adapter));
6b7c5b94
SP
351 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
352 /* 4byte eqe*/
353 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
354 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
355 __ilog2_u32(eq->len/256));
356 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
357 eq_delay_to_mult(eq_delay));
358 be_dws_cpu_to_le(req->context, sizeof(req->context));
359
360 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
361
efd2e40a 362 status = be_mbox_notify(adapter);
6b7c5b94
SP
363 if (!status) {
364 eq->id = le16_to_cpu(resp->eq_id);
365 eq->created = true;
366 }
8788fdc2 367 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
368 return status;
369}
370
8788fdc2 371int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
6b7c5b94
SP
372 u8 type, bool permanent, u32 if_handle)
373{
8788fdc2 374 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
375 struct be_cmd_req_mac_query *req = embedded_payload(wrb);
376 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
377 int status;
378
8788fdc2 379 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
380 memset(wrb, 0, sizeof(*wrb));
381
382 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
383
384 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
385 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
386
387 req->type = type;
388 if (permanent) {
389 req->permanent = 1;
390 } else {
391 req->if_id = cpu_to_le16((u16)if_handle);
392 req->permanent = 0;
393 }
394
efd2e40a 395 status = be_mbox_notify(adapter);
6b7c5b94
SP
396 if (!status)
397 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
398
8788fdc2 399 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
400 return status;
401}
402
8788fdc2 403int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
6b7c5b94
SP
404 u32 if_id, u32 *pmac_id)
405{
8788fdc2 406 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
407 struct be_cmd_req_pmac_add *req = embedded_payload(wrb);
408 int status;
409
8788fdc2 410 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
411 memset(wrb, 0, sizeof(*wrb));
412
413 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
414
415 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
416 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
417
418 req->if_id = cpu_to_le32(if_id);
419 memcpy(req->mac_address, mac_addr, ETH_ALEN);
420
efd2e40a 421 status = be_mbox_notify(adapter);
6b7c5b94
SP
422 if (!status) {
423 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
424 *pmac_id = le32_to_cpu(resp->pmac_id);
425 }
426
8788fdc2 427 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
428 return status;
429}
430
8788fdc2 431int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
6b7c5b94 432{
8788fdc2 433 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
434 struct be_cmd_req_pmac_del *req = embedded_payload(wrb);
435 int status;
436
8788fdc2 437 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
438 memset(wrb, 0, sizeof(*wrb));
439
440 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
441
442 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
443 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
444
445 req->if_id = cpu_to_le32(if_id);
446 req->pmac_id = cpu_to_le32(pmac_id);
447
efd2e40a 448 status = be_mbox_notify(adapter);
8788fdc2 449 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
450
451 return status;
452}
453
8788fdc2 454int be_cmd_cq_create(struct be_adapter *adapter,
6b7c5b94
SP
455 struct be_queue_info *cq, struct be_queue_info *eq,
456 bool sol_evts, bool no_delay, int coalesce_wm)
457{
8788fdc2 458 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
459 struct be_cmd_req_cq_create *req = embedded_payload(wrb);
460 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
461 struct be_dma_mem *q_mem = &cq->dma_mem;
462 void *ctxt = &req->context;
463 int status;
464
8788fdc2 465 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
466 memset(wrb, 0, sizeof(*wrb));
467
468 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
469
470 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
471 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
472
473 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
474
475 AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
476 AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
477 AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
478 __ilog2_u32(cq->len/256));
479 AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
480 AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
481 AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
482 AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
5fb379ee 483 AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
eec368fb 484 AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
6b7c5b94
SP
485 be_dws_cpu_to_le(ctxt, sizeof(req->context));
486
487 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
488
efd2e40a 489 status = be_mbox_notify(adapter);
6b7c5b94
SP
490 if (!status) {
491 cq->id = le16_to_cpu(resp->cq_id);
492 cq->created = true;
493 }
8788fdc2 494 spin_unlock(&adapter->mbox_lock);
5fb379ee
SP
495
496 return status;
497}
498
499static u32 be_encoded_q_len(int q_len)
500{
501 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
502 if (len_encoded == 16)
503 len_encoded = 0;
504 return len_encoded;
505}
506
8788fdc2 507int be_cmd_mccq_create(struct be_adapter *adapter,
5fb379ee
SP
508 struct be_queue_info *mccq,
509 struct be_queue_info *cq)
510{
8788fdc2 511 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
5fb379ee
SP
512 struct be_cmd_req_mcc_create *req = embedded_payload(wrb);
513 struct be_dma_mem *q_mem = &mccq->dma_mem;
514 void *ctxt = &req->context;
515 int status;
516
8788fdc2 517 spin_lock(&adapter->mbox_lock);
5fb379ee
SP
518 memset(wrb, 0, sizeof(*wrb));
519
520 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
521
522 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
523 OPCODE_COMMON_MCC_CREATE, sizeof(*req));
524
525 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
526
eec368fb 527 AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
5fb379ee
SP
528 AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
529 AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
530 be_encoded_q_len(mccq->len));
531 AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
532
533 be_dws_cpu_to_le(ctxt, sizeof(req->context));
534
535 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
536
efd2e40a 537 status = be_mbox_notify(adapter);
5fb379ee
SP
538 if (!status) {
539 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
540 mccq->id = le16_to_cpu(resp->id);
541 mccq->created = true;
542 }
8788fdc2 543 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
544
545 return status;
546}
547
8788fdc2 548int be_cmd_txq_create(struct be_adapter *adapter,
6b7c5b94
SP
549 struct be_queue_info *txq,
550 struct be_queue_info *cq)
551{
8788fdc2 552 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
553 struct be_cmd_req_eth_tx_create *req = embedded_payload(wrb);
554 struct be_dma_mem *q_mem = &txq->dma_mem;
555 void *ctxt = &req->context;
556 int status;
557 u32 len_encoded;
558
8788fdc2 559 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
560 memset(wrb, 0, sizeof(*wrb));
561
562 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
563
564 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
565 sizeof(*req));
566
567 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
568 req->ulp_num = BE_ULP1_NUM;
569 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
570
571 len_encoded = fls(txq->len); /* log2(len) + 1 */
572 if (len_encoded == 16)
573 len_encoded = 0;
574 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, len_encoded);
575 AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
eec368fb 576 be_pci_func(adapter));
6b7c5b94
SP
577 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
578 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
579
580 be_dws_cpu_to_le(ctxt, sizeof(req->context));
581
582 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
583
efd2e40a 584 status = be_mbox_notify(adapter);
6b7c5b94
SP
585 if (!status) {
586 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
587 txq->id = le16_to_cpu(resp->cid);
588 txq->created = true;
589 }
8788fdc2 590 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
591
592 return status;
593}
594
8788fdc2 595int be_cmd_rxq_create(struct be_adapter *adapter,
6b7c5b94
SP
596 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
597 u16 max_frame_size, u32 if_id, u32 rss)
598{
8788fdc2 599 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
600 struct be_cmd_req_eth_rx_create *req = embedded_payload(wrb);
601 struct be_dma_mem *q_mem = &rxq->dma_mem;
602 int status;
603
8788fdc2 604 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
605 memset(wrb, 0, sizeof(*wrb));
606
607 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
608
609 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
610 sizeof(*req));
611
612 req->cq_id = cpu_to_le16(cq_id);
613 req->frag_size = fls(frag_size) - 1;
614 req->num_pages = 2;
615 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
616 req->interface_id = cpu_to_le32(if_id);
617 req->max_frame_size = cpu_to_le16(max_frame_size);
618 req->rss_queue = cpu_to_le32(rss);
619
efd2e40a 620 status = be_mbox_notify(adapter);
6b7c5b94
SP
621 if (!status) {
622 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
623 rxq->id = le16_to_cpu(resp->id);
624 rxq->created = true;
625 }
8788fdc2 626 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
627
628 return status;
629}
630
631/* Generic destroyer function for all types of queues */
8788fdc2 632int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
6b7c5b94
SP
633 int queue_type)
634{
8788fdc2 635 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
636 struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
637 u8 subsys = 0, opcode = 0;
638 int status;
639
8788fdc2 640 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
641
642 memset(wrb, 0, sizeof(*wrb));
643 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
644
645 switch (queue_type) {
646 case QTYPE_EQ:
647 subsys = CMD_SUBSYSTEM_COMMON;
648 opcode = OPCODE_COMMON_EQ_DESTROY;
649 break;
650 case QTYPE_CQ:
651 subsys = CMD_SUBSYSTEM_COMMON;
652 opcode = OPCODE_COMMON_CQ_DESTROY;
653 break;
654 case QTYPE_TXQ:
655 subsys = CMD_SUBSYSTEM_ETH;
656 opcode = OPCODE_ETH_TX_DESTROY;
657 break;
658 case QTYPE_RXQ:
659 subsys = CMD_SUBSYSTEM_ETH;
660 opcode = OPCODE_ETH_RX_DESTROY;
661 break;
5fb379ee
SP
662 case QTYPE_MCCQ:
663 subsys = CMD_SUBSYSTEM_COMMON;
664 opcode = OPCODE_COMMON_MCC_DESTROY;
665 break;
6b7c5b94 666 default:
5f0b849e 667 BUG();
6b7c5b94
SP
668 }
669 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
670 req->id = cpu_to_le16(q->id);
671
efd2e40a 672 status = be_mbox_notify(adapter);
5f0b849e 673
8788fdc2 674 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
675
676 return status;
677}
678
679/* Create an rx filtering policy configuration on an i/f */
8788fdc2 680int be_cmd_if_create(struct be_adapter *adapter, u32 flags, u8 *mac,
6b7c5b94
SP
681 bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
682{
8788fdc2 683 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
684 struct be_cmd_req_if_create *req = embedded_payload(wrb);
685 int status;
686
8788fdc2 687 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
688 memset(wrb, 0, sizeof(*wrb));
689
690 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
691
692 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
693 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
694
695 req->capability_flags = cpu_to_le32(flags);
696 req->enable_flags = cpu_to_le32(flags);
697 if (!pmac_invalid)
698 memcpy(req->mac_addr, mac, ETH_ALEN);
699
efd2e40a 700 status = be_mbox_notify(adapter);
6b7c5b94
SP
701 if (!status) {
702 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
703 *if_handle = le32_to_cpu(resp->interface_id);
704 if (!pmac_invalid)
705 *pmac_id = le32_to_cpu(resp->pmac_id);
706 }
707
8788fdc2 708 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
709 return status;
710}
711
8788fdc2 712int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
6b7c5b94 713{
8788fdc2 714 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
715 struct be_cmd_req_if_destroy *req = embedded_payload(wrb);
716 int status;
717
8788fdc2 718 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
719 memset(wrb, 0, sizeof(*wrb));
720
721 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
722
723 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
724 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
725
726 req->interface_id = cpu_to_le32(interface_id);
efd2e40a 727 status = be_mbox_notify(adapter);
6b7c5b94 728
8788fdc2 729 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
730
731 return status;
732}
733
734/* Get stats is a non embedded command: the request is not embedded inside
735 * WRB but is a separate dma memory block
736 */
8788fdc2 737int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
6b7c5b94 738{
8788fdc2 739 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
740 struct be_cmd_req_get_stats *req = nonemb_cmd->va;
741 struct be_sge *sge = nonembedded_sgl(wrb);
742 int status;
743
8788fdc2 744 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
745 memset(wrb, 0, sizeof(*wrb));
746
747 memset(req, 0, sizeof(*req));
748
749 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
750
751 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
752 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
753 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
754 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
755 sge->len = cpu_to_le32(nonemb_cmd->size);
756
efd2e40a 757 status = be_mbox_notify(adapter);
6b7c5b94
SP
758 if (!status) {
759 struct be_cmd_resp_get_stats *resp = nonemb_cmd->va;
760 be_dws_le_to_cpu(&resp->hw_stats, sizeof(resp->hw_stats));
761 }
762
8788fdc2 763 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
764 return status;
765}
766
8788fdc2 767int be_cmd_link_status_query(struct be_adapter *adapter,
a8f447bd 768 bool *link_up)
6b7c5b94 769{
8788fdc2 770 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
771 struct be_cmd_req_link_status *req = embedded_payload(wrb);
772 int status;
773
8788fdc2 774 spin_lock(&adapter->mbox_lock);
a8f447bd
SP
775
776 *link_up = false;
6b7c5b94
SP
777 memset(wrb, 0, sizeof(*wrb));
778
779 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
780
781 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
782 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
783
efd2e40a 784 status = be_mbox_notify(adapter);
6b7c5b94
SP
785 if (!status) {
786 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
a8f447bd
SP
787 if (resp->mac_speed != PHY_LINK_SPEED_ZERO)
788 *link_up = true;
6b7c5b94
SP
789 }
790
8788fdc2 791 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
792 return status;
793}
794
8788fdc2 795int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
6b7c5b94 796{
8788fdc2 797 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
798 struct be_cmd_req_get_fw_version *req = embedded_payload(wrb);
799 int status;
800
8788fdc2 801 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
802 memset(wrb, 0, sizeof(*wrb));
803
804 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
805
806 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
807 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
808
efd2e40a 809 status = be_mbox_notify(adapter);
6b7c5b94
SP
810 if (!status) {
811 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
812 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
813 }
814
8788fdc2 815 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
816 return status;
817}
818
819/* set the EQ delay interval of an EQ to specified value */
8788fdc2 820int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
6b7c5b94 821{
8788fdc2 822 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
823 struct be_cmd_req_modify_eq_delay *req = embedded_payload(wrb);
824 int status;
825
8788fdc2 826 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
827 memset(wrb, 0, sizeof(*wrb));
828
829 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
830
831 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
832 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
833
834 req->num_eq = cpu_to_le32(1);
835 req->delay[0].eq_id = cpu_to_le32(eq_id);
836 req->delay[0].phase = 0;
837 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
838
efd2e40a 839 status = be_mbox_notify(adapter);
6b7c5b94 840
8788fdc2 841 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
842 return status;
843}
844
8788fdc2 845int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
6b7c5b94
SP
846 u32 num, bool untagged, bool promiscuous)
847{
8788fdc2 848 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
849 struct be_cmd_req_vlan_config *req = embedded_payload(wrb);
850 int status;
851
8788fdc2 852 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
853 memset(wrb, 0, sizeof(*wrb));
854
855 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
856
857 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
858 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
859
860 req->interface_id = if_id;
861 req->promiscuous = promiscuous;
862 req->untagged = untagged;
863 req->num_vlan = num;
864 if (!promiscuous) {
865 memcpy(req->normal_vlan, vtag_array,
866 req->num_vlan * sizeof(vtag_array[0]));
867 }
868
efd2e40a 869 status = be_mbox_notify(adapter);
6b7c5b94 870
8788fdc2 871 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
872 return status;
873}
874
6ac7b687 875/* Use MCC for this command as it may be called in BH context */
8788fdc2 876int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
6b7c5b94 877{
6ac7b687
SP
878 struct be_mcc_wrb *wrb;
879 struct be_cmd_req_promiscuous_config *req;
6b7c5b94 880
8788fdc2 881 spin_lock_bh(&adapter->mcc_lock);
6ac7b687 882
8788fdc2 883 wrb = wrb_from_mcc(&adapter->mcc_obj.q);
6ac7b687
SP
884 BUG_ON(!wrb);
885
886 req = embedded_payload(wrb);
6b7c5b94
SP
887
888 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
889
890 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
891 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
892
893 if (port_num)
894 req->port1_promiscuous = en;
895 else
896 req->port0_promiscuous = en;
897
8788fdc2 898 be_mcc_notify_wait(adapter);
6b7c5b94 899
8788fdc2 900 spin_unlock_bh(&adapter->mcc_lock);
6ac7b687 901 return 0;
6b7c5b94
SP
902}
903
6ac7b687
SP
904/*
905 * Use MCC for this command as it may be called in BH context
906 * (mc == NULL) => multicast promiscous
907 */
8788fdc2 908int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
24307eef 909 struct dev_mc_list *mc_list, u32 mc_count)
6b7c5b94 910{
6ac7b687
SP
911#define BE_MAX_MC 32 /* set mcast promisc if > 32 */
912 struct be_mcc_wrb *wrb;
913 struct be_cmd_req_mcast_mac_config *req;
6b7c5b94 914
8788fdc2 915 spin_lock_bh(&adapter->mcc_lock);
6ac7b687 916
8788fdc2 917 wrb = wrb_from_mcc(&adapter->mcc_obj.q);
6ac7b687
SP
918 BUG_ON(!wrb);
919
920 req = embedded_payload(wrb);
6b7c5b94
SP
921
922 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
923
924 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
925 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
926
927 req->interface_id = if_id;
24307eef
SP
928 if (mc_list && mc_count <= BE_MAX_MC) {
929 int i;
930 struct dev_mc_list *mc;
931
932 req->num_mac = cpu_to_le16(mc_count);
933
934 for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
935 memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
936 } else {
937 req->promiscuous = 1;
6b7c5b94
SP
938 }
939
8788fdc2 940 be_mcc_notify_wait(adapter);
6b7c5b94 941
8788fdc2 942 spin_unlock_bh(&adapter->mcc_lock);
6ac7b687
SP
943
944 return 0;
6b7c5b94
SP
945}
946
8788fdc2 947int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
6b7c5b94 948{
8788fdc2 949 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
950 struct be_cmd_req_set_flow_control *req = embedded_payload(wrb);
951 int status;
952
8788fdc2 953 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
954
955 memset(wrb, 0, sizeof(*wrb));
956
957 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
958
959 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
960 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
961
962 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
963 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
964
efd2e40a 965 status = be_mbox_notify(adapter);
6b7c5b94 966
8788fdc2 967 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
968 return status;
969}
970
8788fdc2 971int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
6b7c5b94 972{
8788fdc2 973 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
974 struct be_cmd_req_get_flow_control *req = embedded_payload(wrb);
975 int status;
976
8788fdc2 977 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
978
979 memset(wrb, 0, sizeof(*wrb));
980
981 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
982
983 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
984 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
985
efd2e40a 986 status = be_mbox_notify(adapter);
6b7c5b94
SP
987 if (!status) {
988 struct be_cmd_resp_get_flow_control *resp =
989 embedded_payload(wrb);
990 *tx_fc = le16_to_cpu(resp->tx_flow_control);
991 *rx_fc = le16_to_cpu(resp->rx_flow_control);
992 }
993
8788fdc2 994 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
995 return status;
996}
997
8788fdc2 998int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num)
6b7c5b94 999{
8788fdc2 1000 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
6b7c5b94
SP
1001 struct be_cmd_req_query_fw_cfg *req = embedded_payload(wrb);
1002 int status;
1003
8788fdc2 1004 spin_lock(&adapter->mbox_lock);
6b7c5b94
SP
1005
1006 memset(wrb, 0, sizeof(*wrb));
1007
1008 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1009
1010 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1011 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1012
efd2e40a 1013 status = be_mbox_notify(adapter);
6b7c5b94
SP
1014 if (!status) {
1015 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1016 *port_num = le32_to_cpu(resp->phys_port);
1017 }
1018
8788fdc2 1019 spin_unlock(&adapter->mbox_lock);
6b7c5b94
SP
1020 return status;
1021}
14074eab 1022
1023int be_cmd_reset_function(struct be_adapter *adapter)
1024{
1025 struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
1026 struct be_cmd_req_hdr *req = embedded_payload(wrb);
1027 int status;
1028
1029 spin_lock(&adapter->mbox_lock);
1030
1031 memset(wrb, 0, sizeof(*wrb));
1032
1033 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1034
1035 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1036 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1037
1038 status = be_mbox_notify(adapter);
1039
1040 spin_unlock(&adapter->mbox_lock);
1041 return status;
1042}