]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/benet/be.h
be2net: add support to get vf config
[net-next-2.6.git] / drivers / net / benet / be.h
CommitLineData
6b7c5b94 1/*
294aedcf 2 * Copyright (C) 2005 - 2010 ServerEngines
6b7c5b94
SP
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
23#include <linux/version.h>
24#include <linux/delay.h>
25#include <net/tcp.h>
26#include <net/ip.h>
27#include <net/ipv6.h>
28#include <linux/if_vlan.h>
29#include <linux/workqueue.h>
30#include <linux/interrupt.h>
84517482 31#include <linux/firmware.h>
5a0e3ad6 32#include <linux/slab.h>
6b7c5b94
SP
33
34#include "be_hw.h"
35
9772a431 36#define DRV_VER "2.102.147u"
6b7c5b94
SP
37#define DRV_NAME "be2net"
38#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
12d7ea2c 39#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
c4ca2374 40#define OC_NAME "Emulex OneConnect 10Gbps NIC"
12d7ea2c 41#define OC_NAME1 "Emulex OneConnect 10Gbps NIC (be3)"
35ecf03c 42#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
6b7c5b94 43
c4ca2374
AK
44#define BE_VENDOR_ID 0x19a2
45#define BE_DEVICE_ID1 0x211
12d7ea2c 46#define BE_DEVICE_ID2 0x221
c4ca2374 47#define OC_DEVICE_ID1 0x700
e254f6ec 48#define OC_DEVICE_ID2 0x710
c4ca2374
AK
49
50static inline char *nic_name(struct pci_dev *pdev)
51{
12d7ea2c
AK
52 switch (pdev->device) {
53 case OC_DEVICE_ID1:
c4ca2374 54 return OC_NAME;
e254f6ec 55 case OC_DEVICE_ID2:
12d7ea2c
AK
56 return OC_NAME1;
57 case BE_DEVICE_ID2:
58 return BE3_NAME;
59 default:
c4ca2374 60 return BE_NAME;
12d7ea2c 61 }
c4ca2374
AK
62}
63
6b7c5b94
SP
64/* Number of bytes of an RX frame that are copied to skb->data */
65#define BE_HDR_LEN 64
66#define BE_MAX_JUMBO_FRAME_SIZE 9018
67#define BE_MIN_MTU 256
68
69#define BE_NUM_VLANS_SUPPORTED 64
70#define BE_MAX_EQD 96
71#define BE_MAX_TX_FRAG_COUNT 30
72
73#define EVNT_Q_LEN 1024
74#define TX_Q_LEN 2048
75#define TX_CQ_LEN 1024
76#define RX_Q_LEN 1024 /* Does not support any other value */
77#define RX_CQ_LEN 1024
5fb379ee 78#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
6b7c5b94
SP
79#define MCC_CQ_LEN 256
80
81#define BE_NAPI_WEIGHT 64
82#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
83#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
84
8788fdc2
SP
85#define FW_VER_LEN 32
86
ba343c77
SB
87#define BE_MAX_VF 32
88
6b7c5b94
SP
89struct be_dma_mem {
90 void *va;
91 dma_addr_t dma;
92 u32 size;
93};
94
95struct be_queue_info {
96 struct be_dma_mem dma_mem;
97 u16 len;
98 u16 entry_size; /* Size of an element in the queue */
99 u16 id;
100 u16 tail, head;
101 bool created;
102 atomic_t used; /* Number of valid elements in the queue */
103};
104
5fb379ee
SP
105static inline u32 MODULO(u16 val, u16 limit)
106{
107 BUG_ON(limit & (limit - 1));
108 return val & (limit - 1);
109}
110
111static inline void index_adv(u16 *index, u16 val, u16 limit)
112{
113 *index = MODULO((*index + val), limit);
114}
115
116static inline void index_inc(u16 *index, u16 limit)
117{
118 *index = MODULO((*index + 1), limit);
119}
120
121static inline void *queue_head_node(struct be_queue_info *q)
122{
123 return q->dma_mem.va + q->head * q->entry_size;
124}
125
126static inline void *queue_tail_node(struct be_queue_info *q)
127{
128 return q->dma_mem.va + q->tail * q->entry_size;
129}
130
131static inline void queue_head_inc(struct be_queue_info *q)
132{
133 index_inc(&q->head, q->len);
134}
135
136static inline void queue_tail_inc(struct be_queue_info *q)
137{
138 index_inc(&q->tail, q->len);
139}
140
5fb379ee
SP
141struct be_eq_obj {
142 struct be_queue_info q;
143 char desc[32];
144
145 /* Adaptive interrupt coalescing (AIC) info */
146 bool enable_aic;
147 u16 min_eqd; /* in usecs */
148 u16 max_eqd; /* in usecs */
149 u16 cur_eqd; /* in usecs */
150
151 struct napi_struct napi;
152};
153
154struct be_mcc_obj {
155 struct be_queue_info q;
156 struct be_queue_info cq;
7a1e9b20 157 bool rearm_cq;
5fb379ee
SP
158};
159
6b7c5b94
SP
160struct be_drvr_stats {
161 u32 be_tx_reqs; /* number of TX requests initiated */
162 u32 be_tx_stops; /* number of times TX Q was stopped */
163 u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
164 u32 be_tx_wrbs; /* number of tx WRBs used */
165 u32 be_tx_events; /* number of tx completion events */
166 u32 be_tx_compl; /* number of tx completion entries processed */
4097f663
SP
167 ulong be_tx_jiffies;
168 u64 be_tx_bytes;
169 u64 be_tx_bytes_prev;
91992e44 170 u64 be_tx_pkts;
6b7c5b94
SP
171 u32 be_tx_rate;
172
173 u32 cache_barrier[16];
174
175 u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
b7b83ac3 176 u32 be_rx_polls; /* number of times NAPI called poll function */
6b7c5b94
SP
177 u32 be_rx_events; /* number of ucast rx completion events */
178 u32 be_rx_compl; /* number of rx completion entries processed */
4097f663
SP
179 ulong be_rx_jiffies;
180 u64 be_rx_bytes;
181 u64 be_rx_bytes_prev;
91992e44 182 u64 be_rx_pkts;
6b7c5b94
SP
183 u32 be_rx_rate;
184 /* number of non ether type II frames dropped where
185 * frame len > length field of Mac Hdr */
186 u32 be_802_3_dropped_frames;
187 /* number of non ether type II frames malformed where
188 * in frame len < length field of Mac Hdr */
189 u32 be_802_3_malformed_frames;
190 u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
191 ulong rx_fps_jiffies; /* jiffies at last FPS calc */
192 u32 be_rx_frags;
193 u32 be_prev_rx_frags;
194 u32 be_rx_fps; /* Rx frags per second */
195};
196
197struct be_stats_obj {
198 struct be_drvr_stats drvr_stats;
6b7c5b94
SP
199 struct be_dma_mem cmd;
200};
201
6b7c5b94
SP
202struct be_tx_obj {
203 struct be_queue_info q;
204 struct be_queue_info cq;
205 /* Remember the skbs that were transmitted */
206 struct sk_buff *sent_skb_list[TX_Q_LEN];
207};
208
209/* Struct to remember the pages posted for rx frags */
210struct be_rx_page_info {
211 struct page *page;
fac6da5b 212 DEFINE_DMA_UNMAP_ADDR(bus);
6b7c5b94
SP
213 u16 page_offset;
214 bool last_page_user;
215};
216
217struct be_rx_obj {
218 struct be_queue_info q;
219 struct be_queue_info cq;
220 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
6b7c5b94
SP
221};
222
64600ea5
AK
223struct be_vf_cfg {
224 unsigned char vf_mac_addr[ETH_ALEN];
225 u32 vf_if_handle;
226 u32 vf_pmac_id;
227};
228
6b7c5b94 229#define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
9cd9000b 230#define BE_INVALID_PMAC_ID 0xffffffff
6b7c5b94
SP
231struct be_adapter {
232 struct pci_dev *pdev;
233 struct net_device *netdev;
234
8788fdc2
SP
235 u8 __iomem *csr;
236 u8 __iomem *db; /* Door Bell */
237 u8 __iomem *pcicfg; /* PCI config space */
8788fdc2
SP
238
239 spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
240 struct be_dma_mem mbox_mem;
241 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
242 * is stored for freeing purpose */
243 struct be_dma_mem mbox_mem_alloced;
244
245 struct be_mcc_obj mcc_obj;
246 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
247 spinlock_t mcc_cq_lock;
6b7c5b94
SP
248
249 struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
250 bool msix_enabled;
251 bool isr_registered;
252
253 /* TX Rings */
254 struct be_eq_obj tx_eq;
255 struct be_tx_obj tx_obj;
256
257 u32 cache_line_break[8];
258
259 /* Rx rings */
260 struct be_eq_obj rx_eq;
261 struct be_rx_obj rx_obj;
262 u32 big_page_size; /* Compounded page size shared by rx wrbs */
ea1dae11 263 bool rx_post_starved; /* Zero rx frags have been posted to BE */
6b7c5b94
SP
264
265 struct vlan_group *vlan_grp;
82903e4b
AK
266 u16 vlans_added;
267 u16 max_vlans; /* Number of vlans supported */
6b7c5b94 268 u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
e7b909a6 269 struct be_dma_mem mc_cmd_mem;
6b7c5b94
SP
270
271 struct be_stats_obj stats;
272 /* Work queue used to perform periodic tasks like getting statistics */
273 struct delayed_work work;
274
275 /* Ethtool knobs and info */
276 bool rx_csum; /* BE card must perform rx-checksumming */
6b7c5b94
SP
277 char fw_ver[FW_VER_LEN];
278 u32 if_handle; /* Used to configure filtering */
279 u32 pmac_id; /* MAC addr handle used by BE card */
280
cf588477 281 bool eeh_err;
a8f447bd 282 bool link_up;
6b7c5b94 283 u32 port_num;
24307eef 284 bool promiscuous;
71d8d1b5 285 bool wol;
dcb9b564 286 u32 cap;
9e90c961
AK
287 u32 rx_fc; /* Rx flow control */
288 u32 tx_fc; /* Tx flow control */
0dffc83e
AK
289 int link_speed;
290 u8 port_type;
16c02145 291 u8 transceiver;
ee3cb629 292 u8 autoneg;
7b139c83 293 u8 generation; /* BladeEngine ASIC generation */
dd131e76
SB
294 u32 flash_status;
295 struct completion flash_compl;
ba343c77
SB
296
297 bool sriov_enabled;
64600ea5 298 struct be_vf_cfg vf_cfg[BE_MAX_VF];
ba343c77 299 u8 base_eq_id;
344dbf10 300 u8 is_virtfn;
6b7c5b94
SP
301};
302
344dbf10 303#define be_physfn(adapter) (!adapter->is_virtfn)
ba343c77 304
7b139c83
AK
305/* BladeEngine Generation numbers */
306#define BE_GEN2 2
307#define BE_GEN3 3
308
0fc0b732 309extern const struct ethtool_ops be_ethtool_ops;
6b7c5b94
SP
310
311#define drvr_stats(adapter) (&adapter->stats.drvr_stats)
312
313#define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
314
6b7c5b94
SP
315#define PAGE_SHIFT_4K 12
316#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
317
318/* Returns number of pages spanned by the data starting at the given addr */
319#define PAGES_4K_SPANNED(_address, size) \
320 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
321 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
322
323/* Byte offset into the page corresponding to given address */
324#define OFFSET_IN_PAGE(addr) \
325 ((size_t)(addr) & (PAGE_SIZE_4K-1))
326
327/* Returns bit offset within a DWORD of a bitfield */
328#define AMAP_BIT_OFFSET(_struct, field) \
329 (((size_t)&(((_struct *)0)->field))%32)
330
331/* Returns the bit mask of the field that is NOT shifted into location. */
332static inline u32 amap_mask(u32 bitsize)
333{
334 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
335}
336
337static inline void
338amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
339{
340 u32 *dw = (u32 *) ptr + dw_offset;
341 *dw &= ~(mask << offset);
342 *dw |= (mask & value) << offset;
343}
344
345#define AMAP_SET_BITS(_struct, field, ptr, val) \
346 amap_set(ptr, \
347 offsetof(_struct, field)/32, \
348 amap_mask(sizeof(((_struct *)0)->field)), \
349 AMAP_BIT_OFFSET(_struct, field), \
350 val)
351
352static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
353{
354 u32 *dw = (u32 *) ptr;
355 return mask & (*(dw + dw_offset) >> offset);
356}
357
358#define AMAP_GET_BITS(_struct, field, ptr) \
359 amap_get(ptr, \
360 offsetof(_struct, field)/32, \
361 amap_mask(sizeof(((_struct *)0)->field)), \
362 AMAP_BIT_OFFSET(_struct, field))
363
364#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
365#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
366static inline void swap_dws(void *wrb, int len)
367{
368#ifdef __BIG_ENDIAN
369 u32 *dw = wrb;
370 BUG_ON(len % 4);
371 do {
372 *dw = cpu_to_le32(*dw);
373 dw++;
374 len -= 4;
375 } while (len);
376#endif /* __BIG_ENDIAN */
377}
378
379static inline u8 is_tcp_pkt(struct sk_buff *skb)
380{
381 u8 val = 0;
382
383 if (ip_hdr(skb)->version == 4)
384 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
385 else if (ip_hdr(skb)->version == 6)
386 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
387
388 return val;
389}
390
391static inline u8 is_udp_pkt(struct sk_buff *skb)
392{
393 u8 val = 0;
394
395 if (ip_hdr(skb)->version == 4)
396 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
397 else if (ip_hdr(skb)->version == 6)
398 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
399
400 return val;
401}
402
344dbf10
SB
403static inline void be_check_sriov_fn_type(struct be_adapter *adapter)
404{
405 u8 data;
406
407 pci_write_config_byte(adapter->pdev, 0xFE, 0xAA);
408 pci_read_config_byte(adapter->pdev, 0xFE, &data);
409 adapter->is_virtfn = (data != 0xAA);
410}
411
8788fdc2 412extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
5fb379ee 413 u16 num_popped);
8788fdc2 414extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
b31c50a7 415extern void netdev_stats_update(struct be_adapter *adapter);
84517482 416extern int be_load_fw(struct be_adapter *adapter, u8 *func);
6b7c5b94 417#endif /* BE_H */