]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/au1000_eth.h
net: bnx2x: fix error value sign
[net-next-2.6.git] / drivers / net / au1000_eth.h
CommitLineData
1da177e4
LT
1/*
2 *
3 * Alchemy Au1x00 ethernet driver include file
4 *
5 * Author: Pete Popov <ppopov@mvista.com>
6 *
7 * Copyright 2001 MontaVista Software Inc.
8 *
9 * ########################################################################
10 *
11 * This program is free software; you can distribute it and/or modify it
12 * under the terms of the GNU General Public License (Version 2) as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 * for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
23 *
24 * ########################################################################
25 *
6aa20a22 26 *
1da177e4
LT
27 */
28
29
30#define MAC_IOSIZE 0x10000
31#define NUM_RX_DMA 4 /* Au1x00 has 4 rx hardware descriptors */
32#define NUM_TX_DMA 4 /* Au1x00 has 4 tx hardware descriptors */
33
34#define NUM_RX_BUFFS 4
35#define NUM_TX_BUFFS 4
36#define MAX_BUF_SIZE 2048
37
2cc3c6b1 38#define ETH_TX_TIMEOUT (HZ/4)
1da177e4
LT
39#define MAC_MIN_PKT_SIZE 64
40
41#define MULTICAST_FILTER_LIMIT 64
42
6aa20a22
JG
43/*
44 * Data Buffer Descriptor. Data buffers must be aligned on 32 byte
1da177e4
LT
45 * boundary for both, receive and transmit.
46 */
3441592b 47struct db_dest {
1da177e4 48 struct db_dest *pnext;
d0e7cb5d 49 u32 *vaddr;
1da177e4 50 dma_addr_t dma_addr;
3441592b 51};
1da177e4
LT
52
53/*
6aa20a22 54 * The transmit and receive descriptors are memory
1da177e4
LT
55 * mapped registers.
56 */
3441592b 57struct tx_dma {
1da177e4
LT
58 u32 status;
59 u32 buff_stat;
60 u32 len;
61 u32 pad;
3441592b 62};
1da177e4 63
3441592b 64struct rx_dma {
1da177e4
LT
65 u32 status;
66 u32 buff_stat;
67 u32 pad[2];
3441592b 68};
1da177e4
LT
69
70
71/*
72 * MAC control registers, memory mapped.
73 */
3441592b 74struct mac_reg {
1da177e4
LT
75 u32 control;
76 u32 mac_addr_high;
77 u32 mac_addr_low;
78 u32 multi_hash_high;
79 u32 multi_hash_low;
80 u32 mii_control;
81 u32 mii_data;
82 u32 flow_control;
83 u32 vlan1_tag;
84 u32 vlan2_tag;
3441592b 85};
1da177e4
LT
86
87
88struct au1000_private {
3441592b
FF
89 struct db_dest *pDBfree;
90 struct db_dest db[NUM_RX_BUFFS+NUM_TX_BUFFS];
d0e7cb5d
FF
91 struct rx_dma *rx_dma_ring[NUM_RX_DMA];
92 struct tx_dma *tx_dma_ring[NUM_TX_DMA];
3441592b
FF
93 struct db_dest *rx_db_inuse[NUM_RX_DMA];
94 struct db_dest *tx_db_inuse[NUM_TX_DMA];
1da177e4
LT
95 u32 rx_head;
96 u32 tx_head;
97 u32 tx_tail;
98 u32 tx_full;
99
100 int mac_id;
0638dec0 101
18b8e15b 102 int mac_enabled; /* whether MAC is currently enabled and running
dc99839c
FF
103 * (req. for mdio)
104 */
0638dec0
HVR
105
106 int old_link; /* used by au1000_adjust_link */
107 int old_speed;
108 int old_duplex;
109
110 struct phy_device *phy_dev;
298cf9be 111 struct mii_bus *mii_bus;
6aa20a22 112
bd2302c2
FF
113 /* PHY configuration */
114 int phy_static_config;
115 int phy_search_highest_addr;
116 int phy1_search_mac0;
117
118 int phy_addr;
119 int phy_busid;
120 int phy_irq;
121
18b8e15b 122 /* These variables are just for quick access
dc99839c
FF
123 * to certain regs addresses.
124 */
d0e7cb5d
FF
125 struct mac_reg *mac; /* mac registers */
126 u32 *enable; /* address of MAC Enable Register */
1da177e4
LT
127
128 u32 vaddr; /* virtual address of rx/tx buffers */
129 dma_addr_t dma_addr; /* dma address of rx/tx buffers */
130
1da177e4 131 spinlock_t lock; /* Serialise access to device */
7cd2e6e3
FF
132
133 u32 msg_enable;
1da177e4 134};