]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ide/ns87415.c
ide: add ide_dma_prepare() helper
[net-next-2.6.git] / drivers / ide / ns87415.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
3 * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
4 * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
6 *
7 * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
8 */
9
1da177e4
LT
10#include <linux/module.h>
11#include <linux/types.h>
12#include <linux/kernel.h>
1da177e4 13#include <linux/interrupt.h>
1da177e4
LT
14#include <linux/pci.h>
15#include <linux/delay.h>
16#include <linux/ide.h>
17#include <linux/init.h>
18
19#include <asm/io.h>
20
ced3ec8a
BZ
21#define DRV_NAME "ns87415"
22
1da177e4
LT
23#ifdef CONFIG_SUPERIO
24/* SUPERIO 87560 is a PoS chip that NatSem denies exists.
25 * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
26 * which use the integrated NS87514 cell for CD-ROM support.
27 * i.e we have to support for CD-ROM installs.
28 * See drivers/parisc/superio.c for more gory details.
29 */
30#include <asm/superio.h>
31
1da177e4
LT
32#define SUPERIO_IDE_MAX_RETRIES 25
33
34/* Because of a defect in Super I/O, all reads of the PCI DMA status
35 * registers, IDE status register and the IDE select register need to be
36 * retried
37 */
38static u8 superio_ide_inb (unsigned long port)
39{
761052e6
BZ
40 u8 tmp;
41 int retries = SUPERIO_IDE_MAX_RETRIES;
42
43 /* printk(" [ reading port 0x%x with retry ] ", port); */
1da177e4 44
761052e6
BZ
45 do {
46 tmp = inb(port);
47 if (tmp == 0)
48 udelay(50);
49 } while (tmp == 0 && retries-- > 0);
50
51 return tmp;
1da177e4
LT
52}
53
b73c7ee2
BZ
54static u8 superio_read_status(ide_hwif_t *hwif)
55{
56 return superio_ide_inb(hwif->io_ports.status_addr);
57}
58
592b5315 59static u8 superio_dma_sff_read_status(ide_hwif_t *hwif)
b2f951aa 60{
cab7f8ed 61 return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
b2f951aa
BZ
62}
63
22aa4b32 64static void superio_tf_read(ide_drive_t *drive, struct ide_cmd *cmd)
ea23b8ba
BZ
65{
66 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
22aa4b32 67 struct ide_taskfile *tf = &cmd->tf;
ea23b8ba 68
22aa4b32 69 if (cmd->ftf_flags & IDE_FTFLAG_IN_DATA) {
ea23b8ba
BZ
70 u16 data = inw(io_ports->data_addr);
71
72 tf->data = data & 0xff;
73 tf->hob_data = (data >> 8) & 0xff;
74 }
75
76 /* be sure we're looking at the low order bits */
ff074883 77 outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
ea23b8ba 78
22aa4b32 79 if (cmd->tf_flags & IDE_TFLAG_IN_FEATURE)
92eb4380 80 tf->feature = inb(io_ports->feature_addr);
22aa4b32 81 if (cmd->tf_flags & IDE_TFLAG_IN_NSECT)
ea23b8ba 82 tf->nsect = inb(io_ports->nsect_addr);
22aa4b32 83 if (cmd->tf_flags & IDE_TFLAG_IN_LBAL)
ea23b8ba 84 tf->lbal = inb(io_ports->lbal_addr);
22aa4b32 85 if (cmd->tf_flags & IDE_TFLAG_IN_LBAM)
ea23b8ba 86 tf->lbam = inb(io_ports->lbam_addr);
22aa4b32 87 if (cmd->tf_flags & IDE_TFLAG_IN_LBAH)
ea23b8ba 88 tf->lbah = inb(io_ports->lbah_addr);
22aa4b32 89 if (cmd->tf_flags & IDE_TFLAG_IN_DEVICE)
ea23b8ba
BZ
90 tf->device = superio_ide_inb(io_ports->device_addr);
91
22aa4b32 92 if (cmd->tf_flags & IDE_TFLAG_LBA48) {
ff074883 93 outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
ea23b8ba 94
22aa4b32 95 if (cmd->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
ea23b8ba 96 tf->hob_feature = inb(io_ports->feature_addr);
22aa4b32 97 if (cmd->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
ea23b8ba 98 tf->hob_nsect = inb(io_ports->nsect_addr);
22aa4b32 99 if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
ea23b8ba 100 tf->hob_lbal = inb(io_ports->lbal_addr);
22aa4b32 101 if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
ea23b8ba 102 tf->hob_lbam = inb(io_ports->lbam_addr);
22aa4b32 103 if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
ea23b8ba
BZ
104 tf->hob_lbah = inb(io_ports->lbah_addr);
105 }
106}
107
374e042c
BZ
108static const struct ide_tp_ops superio_tp_ops = {
109 .exec_command = ide_exec_command,
110 .read_status = superio_read_status,
111 .read_altstatus = ide_read_altstatus,
374e042c
BZ
112
113 .set_irq = ide_set_irq,
114
115 .tf_load = ide_tf_load,
116 .tf_read = superio_tf_read,
117
118 .input_data = ide_input_data,
119 .output_data = ide_output_data,
120};
121
122static void __devinit superio_init_iops(struct hwif_s *hwif)
1da177e4 123{
36501650 124 struct pci_dev *pdev = to_pci_dev(hwif->dev);
761052e6 125 u32 dma_stat;
36501650 126 u8 port = hwif->channel, tmp;
1da177e4 127
761052e6 128 dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
1da177e4
LT
129
130 /* Clear error/interrupt, enable dma */
761052e6
BZ
131 tmp = superio_ide_inb(dma_stat);
132 outb(tmp | 0x66, dma_stat);
1da177e4 133}
592b5315
SS
134#else
135#define superio_dma_sff_read_status ide_dma_sff_read_status
1da177e4
LT
136#endif
137
138static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
139
140/*
97100fc8 141 * This routine either enables/disables (according to IDE_DFLAG_PRESENT)
898ec223 142 * the IRQ associated with the port,
1da177e4
LT
143 * and selects either PIO or DMA handshaking for the next I/O operation.
144 */
145static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
146{
898ec223 147 ide_hwif_t *hwif = drive->hwif;
36501650 148 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 149 unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
1da177e4
LT
150 unsigned long flags;
151
152 local_irq_save(flags);
153 new = *old;
154
155 /* Adjust IRQ enable bit */
156 bit = 1 << (8 + hwif->channel);
97100fc8
BZ
157
158 if (drive->dev_flags & IDE_DFLAG_PRESENT)
159 new &= ~bit;
160 else
161 new |= bit;
1da177e4
LT
162
163 /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
123995b9
BZ
164 bit = 1 << (20 + (drive->dn & 1) + (hwif->channel << 1));
165 other = 1 << (20 + (1 - (drive->dn & 1)) + (hwif->channel << 1));
1da177e4
LT
166 new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
167
168 if (new != *old) {
169 unsigned char stat;
170
171 /*
172 * Don't change DMA engine settings while Write Buffers
173 * are busy.
174 */
175 (void) pci_read_config_byte(dev, 0x43, &stat);
176 while (stat & 0x03) {
177 udelay(1);
178 (void) pci_read_config_byte(dev, 0x43, &stat);
179 }
180
181 *old = new;
182 (void) pci_write_config_dword(dev, 0x40, new);
183
184 /*
185 * And let things settle...
186 */
187 udelay(10);
188 }
189
190 local_irq_restore(flags);
191}
192
193static void ns87415_selectproc (ide_drive_t *drive)
194{
97100fc8
BZ
195 ns87415_prepare_drive(drive,
196 !!(drive->dev_flags & IDE_DFLAG_USING_DMA));
1da177e4
LT
197}
198
5e37bdc0 199static int ns87415_dma_end(ide_drive_t *drive)
1da177e4 200{
898ec223 201 ide_hwif_t *hwif = drive->hwif;
1da177e4
LT
202 u8 dma_stat = 0, dma_cmd = 0;
203
204 drive->waiting_for_dma = 0;
592b5315 205 dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
cab7f8ed
BZ
206 /* get DMA command mode */
207 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
1da177e4 208 /* stop DMA */
cab7f8ed 209 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
1da177e4 210 /* from ERRATA: clear the INTR & ERROR bits */
cab7f8ed
BZ
211 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
212 outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
1da177e4
LT
213 /* verify good DMA status */
214 return (dma_stat & 7) != 4;
215}
216
22981694 217static int ns87415_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4
LT
218{
219 /* select DMA xfer */
220 ns87415_prepare_drive(drive, 1);
22981694 221 if (ide_dma_setup(drive, cmd) == 0)
1da177e4
LT
222 return 0;
223 /* DMA failed: select PIO xfer */
224 ns87415_prepare_drive(drive, 0);
225 return 1;
226}
227
c20530ed 228static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
1da177e4 229{
36501650 230 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
231 unsigned int ctrl, using_inta;
232 u8 progif;
233#ifdef __sparc_v9__
234 int timeout;
235 u8 stat;
236#endif
237
1da177e4
LT
238 /*
239 * We cannot probe for IRQ: both ports share common IRQ on INTA.
240 * Also, leave IRQ masked during drive probing, to prevent infinite
241 * interrupts from a potentially floating INTA..
242 *
243 * IRQs get unmasked in selectproc when drive is first used.
244 */
245 (void) pci_read_config_dword(dev, 0x40, &ctrl);
246 (void) pci_read_config_byte(dev, 0x09, &progif);
247 /* is irq in "native" mode? */
248 using_inta = progif & (1 << (hwif->channel << 1));
249 if (!using_inta)
250 using_inta = ctrl & (1 << (4 + hwif->channel));
251 if (hwif->mate) {
252 hwif->select_data = hwif->mate->select_data;
253 } else {
254 hwif->select_data = (unsigned long)
255 &ns87415_control[ns87415_count++];
256 ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
257 if (using_inta)
258 ctrl &= ~(1 << 6); /* unmask INTA */
259 *((unsigned int *)hwif->select_data) = ctrl;
260 (void) pci_write_config_dword(dev, 0x40, ctrl);
261
262 /*
263 * Set prefetch size to 512 bytes for both ports,
264 * but don't turn on/off prefetching here.
265 */
266 pci_write_config_byte(dev, 0x55, 0xee);
267
268#ifdef __sparc_v9__
269 /*
9d501529
BZ
270 * XXX: Reset the device, if we don't it will not respond to
271 * SELECT_DRIVE() properly during first ide_probe_port().
1da177e4
LT
272 */
273 timeout = 10000;
4c3032d8 274 outb(12, hwif->io_ports.ctl_addr);
1da177e4 275 udelay(10);
4c3032d8 276 outb(8, hwif->io_ports.ctl_addr);
1da177e4
LT
277 do {
278 udelay(50);
374e042c 279 stat = hwif->tp_ops->read_status(hwif);
3a7d2484
BZ
280 if (stat == 0xff)
281 break;
282 } while ((stat & ATA_BUSY) && --timeout);
1da177e4
LT
283#endif
284 }
285
286 if (!using_inta)
973d9e74 287 hwif->irq = pci_get_legacy_ide_irq(dev, hwif->channel);
1da177e4
LT
288
289 if (!hwif->dma_base)
290 return;
291
cab7f8ed 292 outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
1da177e4
LT
293}
294
ac95beed
BZ
295static const struct ide_port_ops ns87415_port_ops = {
296 .selectproc = ns87415_selectproc,
297};
298
f37afdac
BZ
299static const struct ide_dma_ops ns87415_dma_ops = {
300 .dma_host_set = ide_dma_host_set,
5e37bdc0 301 .dma_setup = ns87415_dma_setup,
f37afdac 302 .dma_start = ide_dma_start,
5e37bdc0 303 .dma_end = ns87415_dma_end,
f37afdac
BZ
304 .dma_test_irq = ide_dma_test_irq,
305 .dma_lost_irq = ide_dma_lost_irq,
22117d6e 306 .dma_timer_expiry = ide_dma_sff_timer_expiry,
592b5315 307 .dma_sff_read_status = superio_dma_sff_read_status,
5e37bdc0
BZ
308};
309
85620436 310static const struct ide_port_info ns87415_chipset __devinitdata = {
ced3ec8a 311 .name = DRV_NAME,
1da177e4 312 .init_hwif = init_hwif_ns87415,
ac95beed 313 .port_ops = &ns87415_port_ops,
5e37bdc0 314 .dma_ops = &ns87415_dma_ops,
33c1002e 315 .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
5e71d9c5 316 IDE_HFLAG_NO_ATAPI_DMA,
1da177e4
LT
317};
318
319static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
320{
374e042c
BZ
321 struct ide_port_info d = ns87415_chipset;
322
323#ifdef CONFIG_SUPERIO
324 if (PCI_SLOT(dev->devfn) == 0xE) {
325 /* Built-in - assume it's under superio. */
326 d.init_iops = superio_init_iops;
327 d.tp_ops = &superio_tp_ops;
328 }
329#endif
6cdf6eb3 330 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
331}
332
9cbcc5e3
BZ
333static const struct pci_device_id ns87415_pci_tbl[] = {
334 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
1da177e4
LT
335 { 0, },
336};
337MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
338
a9ab09e2 339static struct pci_driver ns87415_pci_driver = {
1da177e4
LT
340 .name = "NS87415_IDE",
341 .id_table = ns87415_pci_tbl,
342 .probe = ns87415_init_one,
aa6e518d 343 .remove = ide_pci_remove,
feb22b7f
BZ
344 .suspend = ide_pci_suspend,
345 .resume = ide_pci_resume,
1da177e4
LT
346};
347
82ab1eec 348static int __init ns87415_ide_init(void)
1da177e4 349{
a9ab09e2 350 return ide_pci_register_driver(&ns87415_pci_driver);
1da177e4
LT
351}
352
aa6e518d
BZ
353static void __exit ns87415_ide_exit(void)
354{
a9ab09e2 355 pci_unregister_driver(&ns87415_pci_driver);
aa6e518d
BZ
356}
357
1da177e4 358module_init(ns87415_ide_init);
aa6e518d 359module_exit(ns87415_ide_exit);
1da177e4
LT
360
361MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
362MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
363MODULE_LICENSE("GPL");