]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ide/ide-dma.c
ide: add missing validity checks for identify words 62 and 63
[net-next-2.6.git] / drivers / ide / ide-dma.c
CommitLineData
1da177e4
LT
1/*
2 * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
3 *
4 * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
5 * May be copied or modified under the terms of the GNU General Public License
6 */
7
8/*
9 * Special Thanks to Mark for his Six years of work.
10 *
11 * Copyright (c) 1995-1998 Mark Lord
12 * May be copied or modified under the terms of the GNU General Public License
13 */
14
15/*
16 * This module provides support for the bus-master IDE DMA functions
17 * of various PCI chipsets, including the Intel PIIX (i82371FB for
18 * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
19 * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
20 * ("PIIX" stands for "PCI ISA IDE Xcellerator").
21 *
22 * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
23 *
24 * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
25 *
26 * By default, DMA support is prepared for use, but is currently enabled only
27 * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
28 * or which are recognized as "good" (see table below). Drives with only mode0
29 * or mode1 (multi/single) DMA should also work with this chipset/driver
30 * (eg. MC2112A) but are not enabled by default.
31 *
32 * Use "hdparm -i" to view modes supported by a given drive.
33 *
34 * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
35 * DMA support, but must be (re-)compiled against this kernel version or later.
36 *
37 * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
38 * If problems arise, ide.c will disable DMA operation after a few retries.
39 * This error recovery mechanism works and has been extremely well exercised.
40 *
41 * IDE drives, depending on their vintage, may support several different modes
42 * of DMA operation. The boot-time modes are indicated with a "*" in
43 * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
44 * the "hdparm -X" feature. There is seldom a need to do this, as drives
45 * normally power-up with their "best" PIO/DMA modes enabled.
46 *
47 * Testing has been done with a rather extensive number of drives,
48 * with Quantum & Western Digital models generally outperforming the pack,
49 * and Fujitsu & Conner (and some Seagate which are really Conner) drives
50 * showing more lackluster throughput.
51 *
52 * Keep an eye on /var/adm/messages for "DMA disabled" messages.
53 *
54 * Some people have reported trouble with Intel Zappa motherboards.
55 * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
56 * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
57 * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
58 *
59 * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
60 * fixing the problem with the BIOS on some Acer motherboards.
61 *
62 * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
63 * "TX" chipset compatibility and for providing patches for the "TX" chipset.
64 *
65 * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
66 * at generic DMA -- his patches were referred to when preparing this code.
67 *
68 * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
69 * for supplying a Promise UDMA board & WD UDMA drive for this work!
70 *
71 * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
72 *
73 * ATA-66/100 and recovery functions, I forgot the rest......
74 *
75 */
76
1da177e4
LT
77#include <linux/module.h>
78#include <linux/types.h>
79#include <linux/kernel.h>
80#include <linux/timer.h>
81#include <linux/mm.h>
82#include <linux/interrupt.h>
83#include <linux/pci.h>
84#include <linux/init.h>
85#include <linux/ide.h>
86#include <linux/delay.h>
87#include <linux/scatterlist.h>
88
89#include <asm/io.h>
90#include <asm/irq.h>
91
1da177e4
LT
92static const struct drive_list_entry drive_whitelist [] = {
93
94 { "Micropolis 2112A" , "ALL" },
95 { "CONNER CTMA 4000" , "ALL" },
96 { "CONNER CTT8000-A" , "ALL" },
97 { "ST34342A" , "ALL" },
98 { NULL , NULL }
99};
100
101static const struct drive_list_entry drive_blacklist [] = {
102
103 { "WDC AC11000H" , "ALL" },
104 { "WDC AC22100H" , "ALL" },
105 { "WDC AC32500H" , "ALL" },
106 { "WDC AC33100H" , "ALL" },
107 { "WDC AC31600H" , "ALL" },
108 { "WDC AC32100H" , "24.09P07" },
109 { "WDC AC23200L" , "21.10N21" },
110 { "Compaq CRD-8241B" , "ALL" },
111 { "CRD-8400B" , "ALL" },
112 { "CRD-8480B", "ALL" },
113 { "CRD-8482B", "ALL" },
114 { "CRD-84" , "ALL" },
115 { "SanDisk SDP3B" , "ALL" },
116 { "SanDisk SDP3B-64" , "ALL" },
117 { "SANYO CD-ROM CRD" , "ALL" },
118 { "HITACHI CDR-8" , "ALL" },
119 { "HITACHI CDR-8335" , "ALL" },
120 { "HITACHI CDR-8435" , "ALL" },
121 { "Toshiba CD-ROM XM-6202B" , "ALL" },
122 { "CD-532E-A" , "ALL" },
123 { "E-IDE CD-ROM CR-840", "ALL" },
124 { "CD-ROM Drive/F5A", "ALL" },
125 { "WPI CDD-820", "ALL" },
126 { "SAMSUNG CD-ROM SC-148C", "ALL" },
127 { "SAMSUNG CD-ROM SC", "ALL" },
128 { "SanDisk SDP3B-64" , "ALL" },
1da177e4
LT
129 { "ATAPI CD-ROM DRIVE 40X MAXIMUM", "ALL" },
130 { "_NEC DV5800A", "ALL" },
131 { NULL , NULL }
132
133};
134
135/**
65e5f2e3 136 * ide_in_drive_list - look for drive in black/white list
1da177e4
LT
137 * @id: drive identifier
138 * @drive_table: list to inspect
139 *
140 * Look for a drive in the blacklist and the whitelist tables
141 * Returns 1 if the drive is found in the table.
142 */
143
65e5f2e3 144int ide_in_drive_list(struct hd_driveid *id, const struct drive_list_entry *drive_table)
1da177e4
LT
145{
146 for ( ; drive_table->id_model ; drive_table++)
147 if ((!strcmp(drive_table->id_model, id->model)) &&
14e0a193 148 ((strstr(id->fw_rev, drive_table->id_firmware)) ||
1da177e4
LT
149 (!strcmp(drive_table->id_firmware, "ALL"))))
150 return 1;
151 return 0;
152}
153
154/**
155 * ide_dma_intr - IDE DMA interrupt handler
156 * @drive: the drive the interrupt is for
157 *
158 * Handle an interrupt completing a read/write DMA transfer on an
159 * IDE device
160 */
161
162ide_startstop_t ide_dma_intr (ide_drive_t *drive)
163{
164 u8 stat = 0, dma_stat = 0;
165
166 dma_stat = HWIF(drive)->ide_dma_end(drive);
167 stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
168 if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
169 if (!dma_stat) {
170 struct request *rq = HWGROUP(drive)->rq;
171
172 if (rq->rq_disk) {
173 ide_driver_t *drv;
174
53b3531b 175 drv = *(ide_driver_t **)rq->rq_disk->private_data;
1da177e4
LT
176 drv->end_request(drive, 1, rq->nr_sectors);
177 } else
178 ide_end_request(drive, 1, rq->nr_sectors);
179 return ide_stopped;
180 }
181 printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
182 drive->name, dma_stat);
183 }
184 return ide_error(drive, "dma_intr", stat);
185}
186
187EXPORT_SYMBOL_GPL(ide_dma_intr);
188
189#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
190/**
191 * ide_build_sglist - map IDE scatter gather for DMA I/O
192 * @drive: the drive to build the DMA table for
193 * @rq: the request holding the sg list
194 *
195 * Perform the PCI mapping magic necessary to access the source or
196 * target buffers of a request via PCI DMA. The lower layers of the
197 * kernel provide the necessary cache management so that we can
198 * operate in a portable fashion
199 */
200
201int ide_build_sglist(ide_drive_t *drive, struct request *rq)
202{
203 ide_hwif_t *hwif = HWIF(drive);
204 struct scatterlist *sg = hwif->sg_table;
205
4aff5e23 206 BUG_ON((rq->cmd_type == REQ_TYPE_ATA_TASKFILE) && rq->nr_sectors > 256);
1da177e4
LT
207
208 ide_map_sg(drive, rq);
209
210 if (rq_data_dir(rq) == READ)
211 hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
212 else
213 hwif->sg_dma_direction = PCI_DMA_TODEVICE;
214
215 return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
216}
217
218EXPORT_SYMBOL_GPL(ide_build_sglist);
219
220/**
221 * ide_build_dmatable - build IDE DMA table
222 *
223 * ide_build_dmatable() prepares a dma request. We map the command
224 * to get the pci bus addresses of the buffers and then build up
225 * the PRD table that the IDE layer wants to be fed. The code
226 * knows about the 64K wrap bug in the CS5530.
227 *
228 * Returns the number of built PRD entries if all went okay,
229 * returns 0 otherwise.
230 *
231 * May also be invoked from trm290.c
232 */
233
234int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
235{
236 ide_hwif_t *hwif = HWIF(drive);
237 unsigned int *table = hwif->dmatable_cpu;
238 unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
239 unsigned int count = 0;
240 int i;
241 struct scatterlist *sg;
242
243 hwif->sg_nents = i = ide_build_sglist(drive, rq);
244
245 if (!i)
246 return 0;
247
248 sg = hwif->sg_table;
249 while (i) {
250 u32 cur_addr;
251 u32 cur_len;
252
253 cur_addr = sg_dma_address(sg);
254 cur_len = sg_dma_len(sg);
255
256 /*
257 * Fill in the dma table, without crossing any 64kB boundaries.
258 * Most hardware requires 16-bit alignment of all blocks,
259 * but the trm290 requires 32-bit alignment.
260 */
261
262 while (cur_len) {
263 if (count++ >= PRD_ENTRIES) {
264 printk(KERN_ERR "%s: DMA table too small\n", drive->name);
265 goto use_pio_instead;
266 } else {
267 u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
268
269 if (bcount > cur_len)
270 bcount = cur_len;
271 *table++ = cpu_to_le32(cur_addr);
272 xcount = bcount & 0xffff;
273 if (is_trm290)
274 xcount = ((xcount >> 2) - 1) << 16;
275 if (xcount == 0x0000) {
276 /*
277 * Most chipsets correctly interpret a length of 0x0000 as 64KB,
278 * but at least one (e.g. CS5530) misinterprets it as zero (!).
279 * So here we break the 64KB entry into two 32KB entries instead.
280 */
281 if (count++ >= PRD_ENTRIES) {
282 printk(KERN_ERR "%s: DMA table too small\n", drive->name);
283 goto use_pio_instead;
284 }
285 *table++ = cpu_to_le32(0x8000);
286 *table++ = cpu_to_le32(cur_addr + 0x8000);
287 xcount = 0x8000;
288 }
289 *table++ = cpu_to_le32(xcount);
290 cur_addr += bcount;
291 cur_len -= bcount;
292 }
293 }
294
295 sg++;
296 i--;
297 }
298
299 if (count) {
300 if (!is_trm290)
301 *--table |= cpu_to_le32(0x80000000);
302 return count;
303 }
304 printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
305use_pio_instead:
306 pci_unmap_sg(hwif->pci_dev,
307 hwif->sg_table,
308 hwif->sg_nents,
309 hwif->sg_dma_direction);
310 return 0; /* revert to PIO for this request */
311}
312
313EXPORT_SYMBOL_GPL(ide_build_dmatable);
314
315/**
316 * ide_destroy_dmatable - clean up DMA mapping
317 * @drive: The drive to unmap
318 *
319 * Teardown mappings after DMA has completed. This must be called
320 * after the completion of each use of ide_build_dmatable and before
321 * the next use of ide_build_dmatable. Failure to do so will cause
322 * an oops as only one mapping can be live for each target at a given
323 * time.
324 */
325
326void ide_destroy_dmatable (ide_drive_t *drive)
327{
328 struct pci_dev *dev = HWIF(drive)->pci_dev;
329 struct scatterlist *sg = HWIF(drive)->sg_table;
330 int nents = HWIF(drive)->sg_nents;
331
332 pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
333}
334
335EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
336
337/**
338 * config_drive_for_dma - attempt to activate IDE DMA
339 * @drive: the drive to place in DMA mode
340 *
341 * If the drive supports at least mode 2 DMA or UDMA of any kind
342 * then attempt to place it into DMA mode. Drives that are known to
343 * support DMA but predate the DMA properties or that are known
344 * to have DMA handling bugs are also set up appropriately based
345 * on the good/bad drive lists.
346 */
347
348static int config_drive_for_dma (ide_drive_t *drive)
349{
350 struct hd_driveid *id = drive->id;
1da177e4 351
3608b5d7 352 if ((id->capability & 1) && drive->hwif->autodma) {
1da177e4
LT
353 /*
354 * Enable DMA on any drive that has
355 * UltraDMA (mode 0/1/2/3/4/5/6) enabled
356 */
357 if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
3608b5d7 358 return 0;
1da177e4
LT
359 /*
360 * Enable DMA on any drive that has mode2 DMA
361 * (multi or single) enabled
362 */
363 if (id->field_valid & 2) /* regular DMA */
364 if ((id->dma_mword & 0x404) == 0x404 ||
365 (id->dma_1word & 0x404) == 0x404)
3608b5d7 366 return 0;
1da177e4
LT
367
368 /* Consult the list of known "good" drives */
369 if (__ide_dma_good_drive(drive))
3608b5d7 370 return 0;
1da177e4 371 }
3608b5d7
BZ
372
373 return -1;
1da177e4
LT
374}
375
376/**
377 * dma_timer_expiry - handle a DMA timeout
378 * @drive: Drive that timed out
379 *
380 * An IDE DMA transfer timed out. In the event of an error we ask
381 * the driver to resolve the problem, if a DMA transfer is still
382 * in progress we continue to wait (arguably we need to add a
383 * secondary 'I don't care what the drive thinks' timeout here)
384 * Finally if we have an interrupt we let it complete the I/O.
385 * But only one time - we clear expiry and if it's still not
386 * completed after WAIT_CMD, we error and retry in PIO.
387 * This can occur if an interrupt is lost or due to hang or bugs.
388 */
389
390static int dma_timer_expiry (ide_drive_t *drive)
391{
392 ide_hwif_t *hwif = HWIF(drive);
393 u8 dma_stat = hwif->INB(hwif->dma_status);
394
395 printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
396 drive->name, dma_stat);
397
398 if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
399 return WAIT_CMD;
400
401 HWGROUP(drive)->expiry = NULL; /* one free ride for now */
402
403 /* 1 dmaing, 2 error, 4 intr */
404 if (dma_stat & 2) /* ERROR */
405 return -1;
406
407 if (dma_stat & 1) /* DMAing */
408 return WAIT_CMD;
409
410 if (dma_stat & 4) /* Got an Interrupt */
411 return WAIT_CMD;
412
413 return 0; /* Status is unknown -- reset the bus */
414}
415
416/**
7469aaf6 417 * ide_dma_host_off - Generic DMA kill
1da177e4
LT
418 * @drive: drive to control
419 *
420 * Perform the generic IDE controller DMA off operation. This
421 * works for most IDE bus mastering controllers
422 */
423
7469aaf6 424void ide_dma_host_off(ide_drive_t *drive)
1da177e4
LT
425{
426 ide_hwif_t *hwif = HWIF(drive);
427 u8 unit = (drive->select.b.unit & 0x01);
428 u8 dma_stat = hwif->INB(hwif->dma_status);
429
430 hwif->OUTB((dma_stat & ~(1<<(5+unit))), hwif->dma_status);
1da177e4
LT
431}
432
7469aaf6 433EXPORT_SYMBOL(ide_dma_host_off);
1da177e4
LT
434
435/**
7469aaf6 436 * ide_dma_off_quietly - Generic DMA kill
1da177e4
LT
437 * @drive: drive to control
438 *
439 * Turn off the current DMA on this IDE controller.
440 */
441
7469aaf6 442void ide_dma_off_quietly(ide_drive_t *drive)
1da177e4
LT
443{
444 drive->using_dma = 0;
445 ide_toggle_bounce(drive, 0);
446
7469aaf6 447 drive->hwif->dma_host_off(drive);
1da177e4
LT
448}
449
7469aaf6 450EXPORT_SYMBOL(ide_dma_off_quietly);
1da177e4
LT
451#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
452
453/**
7469aaf6 454 * ide_dma_off - disable DMA on a device
1da177e4
LT
455 * @drive: drive to disable DMA on
456 *
457 * Disable IDE DMA for a device on this IDE controller.
458 * Inform the user that DMA has been disabled.
459 */
460
7469aaf6 461void ide_dma_off(ide_drive_t *drive)
1da177e4
LT
462{
463 printk(KERN_INFO "%s: DMA disabled\n", drive->name);
7469aaf6 464 drive->hwif->dma_off_quietly(drive);
1da177e4
LT
465}
466
7469aaf6 467EXPORT_SYMBOL(ide_dma_off);
1da177e4
LT
468
469#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
470/**
ccf35289 471 * ide_dma_host_on - Enable DMA on a host
1da177e4
LT
472 * @drive: drive to enable for DMA
473 *
474 * Enable DMA on an IDE controller following generic bus mastering
475 * IDE controller behaviour
476 */
ccf35289
BZ
477
478void ide_dma_host_on(ide_drive_t *drive)
1da177e4
LT
479{
480 if (drive->using_dma) {
481 ide_hwif_t *hwif = HWIF(drive);
482 u8 unit = (drive->select.b.unit & 0x01);
483 u8 dma_stat = hwif->INB(hwif->dma_status);
484
485 hwif->OUTB((dma_stat|(1<<(5+unit))), hwif->dma_status);
1da177e4 486 }
1da177e4
LT
487}
488
ccf35289 489EXPORT_SYMBOL(ide_dma_host_on);
1da177e4
LT
490
491/**
492 * __ide_dma_on - Enable DMA on a device
493 * @drive: drive to enable DMA on
494 *
495 * Enable IDE DMA for a device on this IDE controller.
496 */
497
498int __ide_dma_on (ide_drive_t *drive)
499{
500 /* consult the list of known "bad" drives */
501 if (__ide_dma_bad_drive(drive))
502 return 1;
503
504 drive->using_dma = 1;
505 ide_toggle_bounce(drive, 1);
506
ccf35289 507 drive->hwif->dma_host_on(drive);
1da177e4
LT
508
509 return 0;
510}
511
512EXPORT_SYMBOL(__ide_dma_on);
513
514/**
515 * __ide_dma_check - check DMA setup
516 * @drive: drive to check
517 *
518 * Don't use - due for extermination
519 */
520
521int __ide_dma_check (ide_drive_t *drive)
522{
523 return config_drive_for_dma(drive);
524}
525
526EXPORT_SYMBOL(__ide_dma_check);
527
528/**
529 * ide_dma_setup - begin a DMA phase
530 * @drive: target device
531 *
532 * Build an IDE DMA PRD (IDE speak for scatter gather table)
533 * and then set up the DMA transfer registers for a device
534 * that follows generic IDE PCI DMA behaviour. Controllers can
535 * override this function if they need to
536 *
537 * Returns 0 on success. If a PIO fallback is required then 1
538 * is returned.
539 */
540
541int ide_dma_setup(ide_drive_t *drive)
542{
543 ide_hwif_t *hwif = drive->hwif;
544 struct request *rq = HWGROUP(drive)->rq;
545 unsigned int reading;
546 u8 dma_stat;
547
548 if (rq_data_dir(rq))
549 reading = 0;
550 else
551 reading = 1 << 3;
552
553 /* fall back to pio! */
554 if (!ide_build_dmatable(drive, rq)) {
555 ide_map_sg(drive, rq);
556 return 1;
557 }
558
559 /* PRD table */
2ad1e558 560 if (hwif->mmio)
0ecdca26
BZ
561 writel(hwif->dmatable_dma, (void __iomem *)hwif->dma_prdtable);
562 else
563 outl(hwif->dmatable_dma, hwif->dma_prdtable);
1da177e4
LT
564
565 /* specify r/w */
566 hwif->OUTB(reading, hwif->dma_command);
567
568 /* read dma_status for INTR & ERROR flags */
569 dma_stat = hwif->INB(hwif->dma_status);
570
571 /* clear INTR & ERROR flags */
572 hwif->OUTB(dma_stat|6, hwif->dma_status);
573 drive->waiting_for_dma = 1;
574 return 0;
575}
576
577EXPORT_SYMBOL_GPL(ide_dma_setup);
578
579static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
580{
581 /* issue cmd to drive */
582 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
583}
584
585void ide_dma_start(ide_drive_t *drive)
586{
587 ide_hwif_t *hwif = HWIF(drive);
588 u8 dma_cmd = hwif->INB(hwif->dma_command);
589
590 /* Note that this is done *after* the cmd has
591 * been issued to the drive, as per the BM-IDE spec.
592 * The Promise Ultra33 doesn't work correctly when
593 * we do this part before issuing the drive cmd.
594 */
595 /* start DMA */
596 hwif->OUTB(dma_cmd|1, hwif->dma_command);
597 hwif->dma = 1;
598 wmb();
599}
600
601EXPORT_SYMBOL_GPL(ide_dma_start);
602
603/* returns 1 on error, 0 otherwise */
604int __ide_dma_end (ide_drive_t *drive)
605{
606 ide_hwif_t *hwif = HWIF(drive);
607 u8 dma_stat = 0, dma_cmd = 0;
608
609 drive->waiting_for_dma = 0;
610 /* get dma_command mode */
611 dma_cmd = hwif->INB(hwif->dma_command);
612 /* stop DMA */
613 hwif->OUTB(dma_cmd&~1, hwif->dma_command);
614 /* get DMA status */
615 dma_stat = hwif->INB(hwif->dma_status);
616 /* clear the INTR & ERROR bits */
617 hwif->OUTB(dma_stat|6, hwif->dma_status);
618 /* purge DMA mappings */
619 ide_destroy_dmatable(drive);
620 /* verify good DMA status */
621 hwif->dma = 0;
622 wmb();
623 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
624}
625
626EXPORT_SYMBOL(__ide_dma_end);
627
628/* returns 1 if dma irq issued, 0 otherwise */
629static int __ide_dma_test_irq(ide_drive_t *drive)
630{
631 ide_hwif_t *hwif = HWIF(drive);
632 u8 dma_stat = hwif->INB(hwif->dma_status);
633
634#if 0 /* do not set unless you know what you are doing */
635 if (dma_stat & 4) {
636 u8 stat = hwif->INB(IDE_STATUS_REG);
637 hwif->OUTB(hwif->dma_status, dma_stat & 0xE4);
638 }
639#endif
640 /* return 1 if INTR asserted */
641 if ((dma_stat & 4) == 4)
642 return 1;
643 if (!drive->waiting_for_dma)
644 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
645 drive->name, __FUNCTION__);
646 return 0;
647}
648#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
649
650int __ide_dma_bad_drive (ide_drive_t *drive)
651{
652 struct hd_driveid *id = drive->id;
653
65e5f2e3 654 int blacklist = ide_in_drive_list(id, drive_blacklist);
1da177e4
LT
655 if (blacklist) {
656 printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
657 drive->name, id->model);
658 return blacklist;
659 }
660 return 0;
661}
662
663EXPORT_SYMBOL(__ide_dma_bad_drive);
664
665int __ide_dma_good_drive (ide_drive_t *drive)
666{
667 struct hd_driveid *id = drive->id;
65e5f2e3 668 return ide_in_drive_list(id, drive_whitelist);
1da177e4
LT
669}
670
671EXPORT_SYMBOL(__ide_dma_good_drive);
672
673int ide_use_dma(ide_drive_t *drive)
674{
675 struct hd_driveid *id = drive->id;
676 ide_hwif_t *hwif = drive->hwif;
677
7569e8dc
BZ
678 if ((id->capability & 1) == 0 || drive->autodma == 0)
679 return 0;
680
1da177e4
LT
681 /* consult the list of known "bad" drives */
682 if (__ide_dma_bad_drive(drive))
683 return 0;
684
685 /* capable of UltraDMA modes */
686 if (id->field_valid & 4) {
687 if (hwif->ultra_mask & id->dma_ultra)
688 return 1;
689 }
690
691 /* capable of regular DMA modes */
692 if (id->field_valid & 2) {
693 if (hwif->mwdma_mask & id->dma_mword)
694 return 1;
695 if (hwif->swdma_mask & id->dma_1word)
696 return 1;
697 }
698
699 /* consult the list of known "good" drives */
700 if (__ide_dma_good_drive(drive) && id->eide_dma_time < 150)
701 return 1;
702
703 return 0;
704}
705
706EXPORT_SYMBOL_GPL(ide_use_dma);
707
2d5eaa6d
BZ
708static const u8 xfer_mode_bases[] = {
709 XFER_UDMA_0,
710 XFER_MW_DMA_0,
711 XFER_SW_DMA_0,
712};
713
714static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base)
715{
716 struct hd_driveid *id = drive->id;
717 ide_hwif_t *hwif = drive->hwif;
718 unsigned int mask = 0;
719
720 switch(base) {
721 case XFER_UDMA_0:
722 if ((id->field_valid & 4) == 0)
723 break;
724
725 mask = id->dma_ultra & hwif->ultra_mask;
726
727 if (hwif->udma_filter)
728 mask &= hwif->udma_filter(drive);
729
730 if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
731 mask &= 0x07;
732 break;
733 case XFER_MW_DMA_0:
3649c06e
BZ
734 if (id->field_valid & 2)
735 mask = id->dma_mword & hwif->mwdma_mask;
2d5eaa6d
BZ
736 break;
737 case XFER_SW_DMA_0:
3649c06e
BZ
738 if (id->field_valid & 2)
739 mask = id->dma_1word & hwif->swdma_mask;
2d5eaa6d
BZ
740 break;
741 default:
742 BUG();
743 break;
744 }
745
746 return mask;
747}
748
749/**
750 * ide_max_dma_mode - compute DMA speed
751 * @drive: IDE device
752 *
753 * Checks the drive capabilities and returns the speed to use
754 * for the DMA transfer. Returns 0 if the drive is incapable
755 * of DMA transfers.
756 */
757
758u8 ide_max_dma_mode(ide_drive_t *drive)
759{
760 ide_hwif_t *hwif = drive->hwif;
761 unsigned int mask;
762 int x, i;
763 u8 mode = 0;
764
765 if (drive->media != ide_disk && hwif->atapi_dma == 0)
766 return 0;
767
768 for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
769 mask = ide_get_mode_mask(drive, xfer_mode_bases[i]);
770 x = fls(mask) - 1;
771 if (x >= 0) {
772 mode = xfer_mode_bases[i] + x;
773 break;
774 }
775 }
776
777 printk(KERN_DEBUG "%s: selected mode 0x%x\n", drive->name, mode);
778
779 return mode;
780}
781
782EXPORT_SYMBOL_GPL(ide_max_dma_mode);
783
29e744d0
BZ
784int ide_tune_dma(ide_drive_t *drive)
785{
786 u8 speed;
787
788 /* TODO: use only ide_max_dma_mode() */
789 if (!ide_use_dma(drive))
790 return 0;
791
792 speed = ide_max_dma_mode(drive);
793
794 if (!speed)
795 return 0;
796
4728d546
BZ
797 if (drive->hwif->speedproc(drive, speed))
798 return 0;
29e744d0 799
4728d546 800 return 1;
29e744d0
BZ
801}
802
803EXPORT_SYMBOL_GPL(ide_tune_dma);
804
1da177e4
LT
805void ide_dma_verbose(ide_drive_t *drive)
806{
807 struct hd_driveid *id = drive->id;
808 ide_hwif_t *hwif = HWIF(drive);
809
810 if (id->field_valid & 4) {
811 if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
812 goto bug_dma_off;
813 if (id->dma_ultra & ((id->dma_ultra >> 8) & hwif->ultra_mask)) {
814 if (((id->dma_ultra >> 11) & 0x1F) &&
815 eighty_ninty_three(drive)) {
816 if ((id->dma_ultra >> 15) & 1) {
817 printk(", UDMA(mode 7)");
818 } else if ((id->dma_ultra >> 14) & 1) {
819 printk(", UDMA(133)");
820 } else if ((id->dma_ultra >> 13) & 1) {
821 printk(", UDMA(100)");
822 } else if ((id->dma_ultra >> 12) & 1) {
823 printk(", UDMA(66)");
824 } else if ((id->dma_ultra >> 11) & 1) {
825 printk(", UDMA(44)");
826 } else
827 goto mode_two;
828 } else {
829 mode_two:
830 if ((id->dma_ultra >> 10) & 1) {
831 printk(", UDMA(33)");
832 } else if ((id->dma_ultra >> 9) & 1) {
833 printk(", UDMA(25)");
834 } else if ((id->dma_ultra >> 8) & 1) {
835 printk(", UDMA(16)");
836 }
837 }
838 } else {
839 printk(", (U)DMA"); /* Can be BIOS-enabled! */
840 }
841 } else if (id->field_valid & 2) {
842 if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
843 goto bug_dma_off;
844 printk(", DMA");
845 } else if (id->field_valid & 1) {
0a8348d0 846 goto bug_dma_off;
1da177e4
LT
847 }
848 return;
849bug_dma_off:
850 printk(", BUG DMA OFF");
7469aaf6 851 hwif->dma_off_quietly(drive);
1da177e4
LT
852 return;
853}
854
855EXPORT_SYMBOL(ide_dma_verbose);
856
3608b5d7
BZ
857int ide_set_dma(ide_drive_t *drive)
858{
859 ide_hwif_t *hwif = drive->hwif;
860 int rc;
861
862 rc = hwif->ide_dma_check(drive);
863
864 switch(rc) {
865 case -1: /* DMA needs to be disabled */
7469aaf6 866 hwif->dma_off_quietly(drive);
6f5050a9 867 return -1;
3608b5d7
BZ
868 case 0: /* DMA needs to be enabled */
869 return hwif->ide_dma_on(drive);
870 case 1: /* DMA setting cannot be changed */
871 break;
872 default:
873 BUG();
874 break;
875 }
876
877 return rc;
878}
879
880EXPORT_SYMBOL_GPL(ide_set_dma);
881
1da177e4
LT
882#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
883int __ide_dma_lostirq (ide_drive_t *drive)
884{
885 printk("%s: DMA interrupt recovery\n", drive->name);
886 return 1;
887}
888
889EXPORT_SYMBOL(__ide_dma_lostirq);
890
891int __ide_dma_timeout (ide_drive_t *drive)
892{
893 printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
894 if (HWIF(drive)->ide_dma_test_irq(drive))
895 return 0;
896
897 return HWIF(drive)->ide_dma_end(drive);
898}
899
900EXPORT_SYMBOL(__ide_dma_timeout);
901
902/*
903 * Needed for allowing full modular support of ide-driver
904 */
905static int ide_release_dma_engine(ide_hwif_t *hwif)
906{
907 if (hwif->dmatable_cpu) {
908 pci_free_consistent(hwif->pci_dev,
909 PRD_ENTRIES * PRD_BYTES,
910 hwif->dmatable_cpu,
911 hwif->dmatable_dma);
912 hwif->dmatable_cpu = NULL;
913 }
914 return 1;
915}
916
917static int ide_release_iomio_dma(ide_hwif_t *hwif)
918{
1da177e4 919 release_region(hwif->dma_base, 8);
020e322d
SS
920 if (hwif->extra_ports)
921 release_region(hwif->extra_base, hwif->extra_ports);
1da177e4
LT
922 return 1;
923}
924
925/*
926 * Needed for allowing full modular support of ide-driver
927 */
dc844e05 928int ide_release_dma(ide_hwif_t *hwif)
1da177e4 929{
dc844e05
SS
930 ide_release_dma_engine(hwif);
931
2ad1e558 932 if (hwif->mmio)
1da177e4 933 return 1;
dc844e05
SS
934 else
935 return ide_release_iomio_dma(hwif);
1da177e4
LT
936}
937
938static int ide_allocate_dma_engine(ide_hwif_t *hwif)
939{
940 hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
941 PRD_ENTRIES * PRD_BYTES,
942 &hwif->dmatable_dma);
943
944 if (hwif->dmatable_cpu)
945 return 0;
946
dc844e05
SS
947 printk(KERN_ERR "%s: -- Error, unable to allocate DMA table.\n",
948 hwif->cds->name);
1da177e4 949
1da177e4
LT
950 return 1;
951}
952
953static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
954{
955 printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
956
020e322d 957 hwif->dma_base = base;
1da177e4
LT
958
959 if(hwif->mate)
960 hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base : base;
961 else
962 hwif->dma_master = base;
963 return 0;
964}
965
966static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
967{
968 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
020e322d
SS
969 hwif->name, base, base + ports - 1);
970
1da177e4
LT
971 if (!request_region(base, ports, hwif->name)) {
972 printk(" -- Error, ports in use.\n");
973 return 1;
974 }
020e322d 975
1da177e4 976 hwif->dma_base = base;
020e322d
SS
977
978 if (hwif->cds->extra) {
979 hwif->extra_base = base + (hwif->channel ? 8 : 16);
980
981 if (!hwif->mate || !hwif->mate->extra_ports) {
982 if (!request_region(hwif->extra_base,
983 hwif->cds->extra, hwif->cds->name)) {
984 printk(" -- Error, extra ports in use.\n");
985 release_region(base, ports);
986 return 1;
987 }
988 hwif->extra_ports = hwif->cds->extra;
989 }
1da177e4 990 }
020e322d 991
1da177e4 992 if(hwif->mate)
3f63c5e8 993 hwif->dma_master = (hwif->channel) ? hwif->mate->dma_base:base;
1da177e4
LT
994 else
995 hwif->dma_master = base;
1da177e4
LT
996 return 0;
997}
998
999static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
1000{
2ad1e558 1001 if (hwif->mmio)
1da177e4 1002 return ide_mapped_mmio_dma(hwif, base,ports);
2ad1e558 1003
1da177e4
LT
1004 return ide_iomio_dma(hwif, base, ports);
1005}
1006
1007/*
1008 * This can be called for a dynamically installed interface. Don't __init it
1009 */
1010void ide_setup_dma (ide_hwif_t *hwif, unsigned long dma_base, unsigned int num_ports)
1011{
1012 if (ide_dma_iobase(hwif, dma_base, num_ports))
1013 return;
1014
1015 if (ide_allocate_dma_engine(hwif)) {
1016 ide_release_dma(hwif);
1017 return;
1018 }
1019
1020 if (!(hwif->dma_command))
1021 hwif->dma_command = hwif->dma_base;
1022 if (!(hwif->dma_vendor1))
1023 hwif->dma_vendor1 = (hwif->dma_base + 1);
1024 if (!(hwif->dma_status))
1025 hwif->dma_status = (hwif->dma_base + 2);
1026 if (!(hwif->dma_vendor3))
1027 hwif->dma_vendor3 = (hwif->dma_base + 3);
1028 if (!(hwif->dma_prdtable))
1029 hwif->dma_prdtable = (hwif->dma_base + 4);
1030
7469aaf6
BZ
1031 if (!hwif->dma_off_quietly)
1032 hwif->dma_off_quietly = &ide_dma_off_quietly;
1033 if (!hwif->dma_host_off)
1034 hwif->dma_host_off = &ide_dma_host_off;
1da177e4
LT
1035 if (!hwif->ide_dma_on)
1036 hwif->ide_dma_on = &__ide_dma_on;
ccf35289
BZ
1037 if (!hwif->dma_host_on)
1038 hwif->dma_host_on = &ide_dma_host_on;
1da177e4
LT
1039 if (!hwif->ide_dma_check)
1040 hwif->ide_dma_check = &__ide_dma_check;
1041 if (!hwif->dma_setup)
1042 hwif->dma_setup = &ide_dma_setup;
1043 if (!hwif->dma_exec_cmd)
1044 hwif->dma_exec_cmd = &ide_dma_exec_cmd;
1045 if (!hwif->dma_start)
1046 hwif->dma_start = &ide_dma_start;
1047 if (!hwif->ide_dma_end)
1048 hwif->ide_dma_end = &__ide_dma_end;
1049 if (!hwif->ide_dma_test_irq)
1050 hwif->ide_dma_test_irq = &__ide_dma_test_irq;
1051 if (!hwif->ide_dma_timeout)
1052 hwif->ide_dma_timeout = &__ide_dma_timeout;
1053 if (!hwif->ide_dma_lostirq)
1054 hwif->ide_dma_lostirq = &__ide_dma_lostirq;
1055
1056 if (hwif->chipset != ide_trm290) {
1057 u8 dma_stat = hwif->INB(hwif->dma_status);
1058 printk(", BIOS settings: %s:%s, %s:%s",
1059 hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
1060 hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
1061 }
1062 printk("\n");
1063
125e1874 1064 BUG_ON(!hwif->dma_master);
1da177e4
LT
1065}
1066
1067EXPORT_SYMBOL_GPL(ide_setup_dma);
1068#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */