]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon_asic.h
drm/radeon/kms/pm: add asic specific callbacks for getting power state (v2)
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
45/*
44ca7478 46 * r100,rv100,rs100,rv200,rs200
771fe6b9 47 */
2b497502
DV
48struct r100_mc_save {
49 u32 GENMO_WT;
50 u32 CRTC_EXT_CNTL;
51 u32 CRTC_GEN_CNTL;
52 u32 CRTC2_GEN_CNTL;
53 u32 CUR_OFFSET;
54 u32 CUR2_OFFSET;
55};
56int r100_init(struct radeon_device *rdev);
57void r100_fini(struct radeon_device *rdev);
58int r100_suspend(struct radeon_device *rdev);
59int r100_resume(struct radeon_device *rdev);
771fe6b9
JG
60uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
61void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
28d52043 62void r100_vga_set_state(struct radeon_device *rdev, bool state);
225758d8 63bool r100_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 64int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 65u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
66void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
67int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
3ce0a23d 68void r100_cp_commit(struct radeon_device *rdev);
771fe6b9
JG
69void r100_ring_start(struct radeon_device *rdev);
70int r100_irq_set(struct radeon_device *rdev);
71int r100_irq_process(struct radeon_device *rdev);
72void r100_fence_ring_emit(struct radeon_device *rdev,
73 struct radeon_fence *fence);
74int r100_cs_parse(struct radeon_cs_parser *p);
75void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
76uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
77int r100_copy_blit(struct radeon_device *rdev,
78 uint64_t src_offset,
79 uint64_t dst_offset,
80 unsigned num_pages,
81 struct radeon_fence *fence);
e024e110
DA
82int r100_set_surface_reg(struct radeon_device *rdev, int reg,
83 uint32_t tiling_flags, uint32_t pitch,
84 uint32_t offset, uint32_t obj_size);
9479c54f 85void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 86void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 87void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
3ce0a23d 88int r100_ring_test(struct radeon_device *rdev);
429770b3
AD
89void r100_hpd_init(struct radeon_device *rdev);
90void r100_hpd_fini(struct radeon_device *rdev);
91bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
92void r100_hpd_set_polarity(struct radeon_device *rdev,
93 enum radeon_hpd_id hpd);
2b497502
DV
94int r100_debugfs_rbbm_init(struct radeon_device *rdev);
95int r100_debugfs_cp_init(struct radeon_device *rdev);
96void r100_cp_disable(struct radeon_device *rdev);
97int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
98void r100_cp_fini(struct radeon_device *rdev);
99int r100_pci_gart_init(struct radeon_device *rdev);
100void r100_pci_gart_fini(struct radeon_device *rdev);
101int r100_pci_gart_enable(struct radeon_device *rdev);
102void r100_pci_gart_disable(struct radeon_device *rdev);
103int r100_debugfs_mc_info_init(struct radeon_device *rdev);
104int r100_gui_wait_for_idle(struct radeon_device *rdev);
105void r100_ib_fini(struct radeon_device *rdev);
106int r100_ib_init(struct radeon_device *rdev);
107void r100_irq_disable(struct radeon_device *rdev);
108void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
109void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
110void r100_vram_init_sizes(struct radeon_device *rdev);
111void r100_wb_disable(struct radeon_device *rdev);
112void r100_wb_fini(struct radeon_device *rdev);
113int r100_wb_init(struct radeon_device *rdev);
2b497502
DV
114int r100_cp_reset(struct radeon_device *rdev);
115void r100_vga_render_disable(struct radeon_device *rdev);
116int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
117 struct radeon_cs_packet *pkt,
118 struct radeon_bo *robj);
119int r100_cs_parse_packet0(struct radeon_cs_parser *p,
120 struct radeon_cs_packet *pkt,
121 const unsigned *auth, unsigned n,
122 radeon_packet0_check_t check);
123int r100_cs_packet_parse(struct radeon_cs_parser *p,
124 struct radeon_cs_packet *pkt,
125 unsigned idx);
126void r100_enable_bm(struct radeon_device *rdev);
127void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 128void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 129extern bool r100_gui_idle(struct radeon_device *rdev);
bae6b562 130extern void r100_set_power_state(struct radeon_device *rdev);
a48b9b4e
AD
131extern void r100_get_power_state(struct radeon_device *rdev,
132 enum radeon_pm_action action);
bae6b562 133
44ca7478
PN
134/*
135 * r200,rv250,rs300,rv280
136 */
137extern int r200_copy_dma(struct radeon_device *rdev,
138 uint64_t src_offset,
139 uint64_t dst_offset,
140 unsigned num_pages,
225758d8 141 struct radeon_fence *fence);
771fe6b9
JG
142
143/*
144 * r300,r350,rv350,rv380
145 */
207bf9e9
JG
146extern int r300_init(struct radeon_device *rdev);
147extern void r300_fini(struct radeon_device *rdev);
148extern int r300_suspend(struct radeon_device *rdev);
149extern int r300_resume(struct radeon_device *rdev);
225758d8 150extern bool r300_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 151extern int r300_asic_reset(struct radeon_device *rdev);
207bf9e9
JG
152extern void r300_ring_start(struct radeon_device *rdev);
153extern void r300_fence_ring_emit(struct radeon_device *rdev,
154 struct radeon_fence *fence);
155extern int r300_cs_parse(struct radeon_cs_parser *p);
156extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
157extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
158extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
159extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
160extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 161extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
44ca7478 162
771fe6b9
JG
163/*
164 * r420,r423,rv410
165 */
9f022ddf
JG
166extern int r420_init(struct radeon_device *rdev);
167extern void r420_fini(struct radeon_device *rdev);
168extern int r420_suspend(struct radeon_device *rdev);
169extern int r420_resume(struct radeon_device *rdev);
771fe6b9
JG
170
171/*
172 * rs400,rs480
173 */
ca6ffc64
JG
174extern int rs400_init(struct radeon_device *rdev);
175extern void rs400_fini(struct radeon_device *rdev);
176extern int rs400_suspend(struct radeon_device *rdev);
177extern int rs400_resume(struct radeon_device *rdev);
771fe6b9
JG
178void rs400_gart_tlb_flush(struct radeon_device *rdev);
179int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
180uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
181void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
771fe6b9
JG
182
183/*
184 * rs600.
185 */
90aca4d2 186extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
187extern int rs600_init(struct radeon_device *rdev);
188extern void rs600_fini(struct radeon_device *rdev);
189extern int rs600_suspend(struct radeon_device *rdev);
190extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 191int rs600_irq_set(struct radeon_device *rdev);
7ed220d7
MD
192int rs600_irq_process(struct radeon_device *rdev);
193u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
194void rs600_gart_tlb_flush(struct radeon_device *rdev);
195int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
196uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
197void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 198void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
199void rs600_hpd_init(struct radeon_device *rdev);
200void rs600_hpd_fini(struct radeon_device *rdev);
201bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
202void rs600_hpd_set_polarity(struct radeon_device *rdev,
203 enum radeon_hpd_id hpd);
204
771fe6b9
JG
205/*
206 * rs690,rs740
207 */
3bc68535
JG
208int rs690_init(struct radeon_device *rdev);
209void rs690_fini(struct radeon_device *rdev);
210int rs690_resume(struct radeon_device *rdev);
211int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
212uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
213void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 214void rs690_bandwidth_update(struct radeon_device *rdev);
771fe6b9
JG
215
216/*
217 * rv515
218 */
068a117c 219int rv515_init(struct radeon_device *rdev);
d39c3b89 220void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
221uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
222void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
223void rv515_ring_start(struct radeon_device *rdev);
224uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
225void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 226void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
227int rv515_resume(struct radeon_device *rdev);
228int rv515_suspend(struct radeon_device *rdev);
771fe6b9
JG
229
230/*
231 * r520,rv530,rv560,rv570,r580
232 */
d39c3b89 233int r520_init(struct radeon_device *rdev);
f0ed1f65 234int r520_resume(struct radeon_device *rdev);
771fe6b9
JG
235
236/*
3ce0a23d 237 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 238 */
3ce0a23d
JG
239int r600_init(struct radeon_device *rdev);
240void r600_fini(struct radeon_device *rdev);
241int r600_suspend(struct radeon_device *rdev);
242int r600_resume(struct radeon_device *rdev);
28d52043 243void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
244int r600_wb_init(struct radeon_device *rdev);
245void r600_wb_fini(struct radeon_device *rdev);
246void r600_cp_commit(struct radeon_device *rdev);
247void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
248uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
249void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d
JG
250int r600_cs_parse(struct radeon_cs_parser *p);
251void r600_fence_ring_emit(struct radeon_device *rdev,
252 struct radeon_fence *fence);
253int r600_copy_dma(struct radeon_device *rdev,
254 uint64_t src_offset,
255 uint64_t dst_offset,
256 unsigned num_pages,
257 struct radeon_fence *fence);
258int r600_irq_process(struct radeon_device *rdev);
259int r600_irq_set(struct radeon_device *rdev);
225758d8 260bool r600_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 261int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
262int r600_set_surface_reg(struct radeon_device *rdev, int reg,
263 uint32_t tiling_flags, uint32_t pitch,
264 uint32_t offset, uint32_t obj_size);
9479c54f 265void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
3ce0a23d 266void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
3ce0a23d
JG
267int r600_ring_test(struct radeon_device *rdev);
268int r600_copy_blit(struct radeon_device *rdev,
269 uint64_t src_offset, uint64_t dst_offset,
270 unsigned num_pages, struct radeon_fence *fence);
429770b3
AD
271void r600_hpd_init(struct radeon_device *rdev);
272void r600_hpd_fini(struct radeon_device *rdev);
273bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
274void r600_hpd_set_polarity(struct radeon_device *rdev,
275 enum radeon_hpd_id hpd);
062b389c 276extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 277extern bool r600_gui_idle(struct radeon_device *rdev);
bae6b562 278extern void r600_set_power_state(struct radeon_device *rdev);
a48b9b4e
AD
279extern void r600_get_power_state(struct radeon_device *rdev,
280 enum radeon_pm_action action);
3ce0a23d 281
3ce0a23d
JG
282/*
283 * rv770,rv730,rv710,rv740
284 */
285int rv770_init(struct radeon_device *rdev);
286void rv770_fini(struct radeon_device *rdev);
287int rv770_suspend(struct radeon_device *rdev);
288int rv770_resume(struct radeon_device *rdev);
3ce0a23d 289
bcc1c2a1
AD
290/*
291 * evergreen
292 */
0fcdb61e 293void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
294int evergreen_init(struct radeon_device *rdev);
295void evergreen_fini(struct radeon_device *rdev);
296int evergreen_suspend(struct radeon_device *rdev);
297int evergreen_resume(struct radeon_device *rdev);
225758d8 298bool evergreen_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 299int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1
AD
300void evergreen_bandwidth_update(struct radeon_device *rdev);
301void evergreen_hpd_init(struct radeon_device *rdev);
302void evergreen_hpd_fini(struct radeon_device *rdev);
303bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
304void evergreen_hpd_set_polarity(struct radeon_device *rdev,
305 enum radeon_hpd_id hpd);
45f9a39b
AD
306u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
307int evergreen_irq_set(struct radeon_device *rdev);
308int evergreen_irq_process(struct radeon_device *rdev);
309
771fe6b9 310#endif