]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/nouveau/nouveau_bios.h
drm/nv04-nv3x: Implement init-compute-mem.
[net-next-2.6.git] / drivers / gpu / drm / nouveau / nouveau_bios.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2007-2008 Nouveau Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef __NOUVEAU_BIOS_H__
25#define __NOUVEAU_BIOS_H__
26
27#include "nvreg.h"
28#include "nouveau_i2c.h"
29
30#define DCB_MAX_NUM_ENTRIES 16
31#define DCB_MAX_NUM_I2C_ENTRIES 16
32#define DCB_MAX_NUM_GPIO_ENTRIES 32
33#define DCB_MAX_NUM_CONNECTOR_ENTRIES 16
34
35#define DCB_LOC_ON_CHIP 0
36
e7cc51c5 37struct dcb_i2c_entry {
07fee3d5 38 uint32_t entry;
e7cc51c5
BS
39 uint8_t port_type;
40 uint8_t read, write;
41 struct nouveau_i2c_chan *chan;
42};
43
44enum dcb_gpio_tag {
45 DCB_GPIO_TVDAC0 = 0xc,
46 DCB_GPIO_TVDAC1 = 0x2d,
47};
48
49struct dcb_gpio_entry {
50 enum dcb_gpio_tag tag;
51 int line;
52 bool invert;
2535d71c 53 uint32_t entry;
02faec09
BS
54 uint8_t state_default;
55 uint8_t state[2];
e7cc51c5
BS
56};
57
58struct dcb_gpio_table {
59 int entries;
60 struct dcb_gpio_entry entry[DCB_MAX_NUM_GPIO_ENTRIES];
61};
62
63enum dcb_connector_type {
64 DCB_CONNECTOR_VGA = 0x00,
65 DCB_CONNECTOR_TV_0 = 0x10,
66 DCB_CONNECTOR_TV_1 = 0x11,
67 DCB_CONNECTOR_TV_3 = 0x13,
68 DCB_CONNECTOR_DVI_I = 0x30,
69 DCB_CONNECTOR_DVI_D = 0x31,
70 DCB_CONNECTOR_LVDS = 0x40,
71 DCB_CONNECTOR_DP = 0x46,
72 DCB_CONNECTOR_eDP = 0x47,
73 DCB_CONNECTOR_HDMI_0 = 0x60,
74 DCB_CONNECTOR_HDMI_1 = 0x61,
f66fa771 75 DCB_CONNECTOR_NONE = 0xff
e7cc51c5
BS
76};
77
78struct dcb_connector_table_entry {
d544d623 79 uint8_t index;
e7cc51c5
BS
80 uint32_t entry;
81 enum dcb_connector_type type;
d544d623 82 uint8_t index2;
e7cc51c5 83 uint8_t gpio_tag;
8f1a6086 84 void *drm;
e7cc51c5
BS
85};
86
87struct dcb_connector_table {
88 int entries;
89 struct dcb_connector_table_entry entry[DCB_MAX_NUM_CONNECTOR_ENTRIES];
90};
91
92enum dcb_type {
93 OUTPUT_ANALOG = 0,
94 OUTPUT_TV = 1,
95 OUTPUT_TMDS = 2,
96 OUTPUT_LVDS = 3,
97 OUTPUT_DP = 6,
98 OUTPUT_ANY = -1
99};
100
6ee73861
BS
101struct dcb_entry {
102 int index; /* may not be raw dcb index if merging has happened */
e7cc51c5 103 enum dcb_type type;
6ee73861
BS
104 uint8_t i2c_index;
105 uint8_t heads;
106 uint8_t connector;
107 uint8_t bus;
108 uint8_t location;
109 uint8_t or;
110 bool duallink_possible;
111 union {
112 struct sor_conf {
113 int link;
114 } sorconf;
115 struct {
116 int maxfreq;
117 } crtconf;
118 struct {
119 struct sor_conf sor;
120 bool use_straps_for_mode;
a6ed76d7 121 bool use_acpi_for_edid;
6ee73861
BS
122 bool use_power_scripts;
123 } lvdsconf;
124 struct {
125 bool has_component_output;
126 } tvconf;
127 struct {
128 struct sor_conf sor;
129 int link_nr;
130 int link_bw;
131 } dpconf;
132 struct {
133 struct sor_conf sor;
134 } tmdsconf;
135 };
136 bool i2c_upper_default;
137};
138
7f245b20 139struct dcb_table {
6ee73861
BS
140 uint8_t version;
141
7f245b20
BS
142 int entries;
143 struct dcb_entry entry[DCB_MAX_NUM_ENTRIES];
6ee73861
BS
144
145 uint8_t *i2c_table;
146 uint8_t i2c_default_indices;
7f245b20 147 struct dcb_i2c_entry i2c[DCB_MAX_NUM_I2C_ENTRIES];
6ee73861
BS
148
149 uint16_t gpio_table_ptr;
a6678b2a 150 struct dcb_gpio_table gpio;
6ee73861
BS
151 uint16_t connector_table_ptr;
152 struct dcb_connector_table connector;
153};
154
6ee73861
BS
155enum nouveau_or {
156 OUTPUT_A = (1 << 0),
157 OUTPUT_B = (1 << 1),
158 OUTPUT_C = (1 << 2)
159};
160
161enum LVDS_script {
162 /* Order *does* matter here */
163 LVDS_INIT = 1,
164 LVDS_RESET,
165 LVDS_BACKLIGHT_ON,
166 LVDS_BACKLIGHT_OFF,
167 LVDS_PANEL_ON,
168 LVDS_PANEL_OFF
169};
170
171/* changing these requires matching changes to reg tables in nv_get_clock */
172#define MAX_PLL_TYPES 4
173enum pll_types {
174 NVPLL,
175 MPLL,
176 VPLL1,
177 VPLL2
178};
179
180struct pll_lims {
181 struct {
182 int minfreq;
183 int maxfreq;
184 int min_inputfreq;
185 int max_inputfreq;
186
187 uint8_t min_m;
188 uint8_t max_m;
189 uint8_t min_n;
190 uint8_t max_n;
191 } vco1, vco2;
192
193 uint8_t max_log2p;
194 /*
195 * for most pre nv50 cards setting a log2P of 7 (the common max_log2p
196 * value) is no different to 6 (at least for vplls) so allowing the MNP
197 * calc to use 7 causes the generated clock to be out by a factor of 2.
198 * however, max_log2p cannot be fixed-up during parsing as the
199 * unmodified max_log2p value is still needed for setting mplls, hence
200 * an additional max_usable_log2p member
201 */
202 uint8_t max_usable_log2p;
203 uint8_t log2p_bias;
204
205 uint8_t min_p;
206 uint8_t max_p;
207
208 int refclk;
209};
210
04a39c57
BS
211struct nvbios {
212 struct drm_device *dev;
213
6ee73861
BS
214 uint8_t chip_version;
215
216 uint32_t dactestval;
217 uint32_t tvdactestval;
218 uint8_t digital_min_front_porch;
219 bool fp_no_ddc;
6ee73861 220
d9184fa9 221 struct mutex lock;
39c9bfb4 222
6ee73861
BS
223 uint8_t data[NV_PROM_SIZE];
224 unsigned int length;
225 bool execute;
226
227 uint8_t major_version;
228 uint8_t feature_byte;
229 bool is_mobile;
230
231 uint32_t fmaxvco, fminvco;
232
233 bool old_style_init;
234 uint16_t init_script_tbls_ptr;
235 uint16_t extra_init_script_tbl_ptr;
236 uint16_t macro_index_tbl_ptr;
237 uint16_t macro_tbl_ptr;
238 uint16_t condition_tbl_ptr;
239 uint16_t io_condition_tbl_ptr;
240 uint16_t io_flag_condition_tbl_ptr;
241 uint16_t init_function_tbl_ptr;
242
243 uint16_t pll_limit_tbl_ptr;
244 uint16_t ram_restrict_tbl_ptr;
37383650 245 uint8_t ram_restrict_group_count;
6ee73861
BS
246
247 uint16_t some_script_ptr; /* BIT I + 14 */
248 uint16_t init96_tbl_ptr; /* BIT I + 16 */
249
7f245b20 250 struct dcb_table dcb;
6ee73861
BS
251
252 struct {
253 int crtchead;
6ee73861
BS
254 } state;
255
256 struct {
257 struct dcb_entry *output;
258 uint16_t script_table_ptr;
259 uint16_t dp_table_ptr;
260 } display;
261
262 struct {
263 uint16_t fptablepointer; /* also used by tmds */
264 uint16_t fpxlatetableptr;
265 int xlatwidth;
266 uint16_t lvdsmanufacturerpointer;
267 uint16_t fpxlatemanufacturertableptr;
268 uint16_t mode_ptr;
269 uint16_t xlated_entry;
270 bool power_off_for_reset;
271 bool reset_after_pclk_change;
272 bool dual_link;
273 bool link_c_increment;
6ee73861
BS
274 bool if_is_24bit;
275 int duallink_transition_clk;
276 uint8_t strapless_is_24bit;
277 uint8_t *edid;
278
279 /* will need resetting after suspend */
280 int last_script_invoc;
281 bool lvds_init_run;
282 } fp;
283
284 struct {
285 uint16_t output0_script_ptr;
286 uint16_t output1_script_ptr;
287 } tmds;
288
289 struct {
290 uint16_t mem_init_tbl_ptr;
291 uint16_t sdr_seq_tbl_ptr;
292 uint16_t ddr_seq_tbl_ptr;
293
294 struct {
295 uint8_t crt, tv, panel;
296 } i2c_indices;
297
298 uint16_t lvds_single_a_script_ptr;
299 } legacy;
300};
301
302#endif