]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: handle FBC and self-refresh better
[net-next-2.6.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
79e53945
JB
31#include "drmP.h"
32#include "intel_drv.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
ab2c0672 35#include "drm_dp_helper.h"
79e53945
JB
36
37#include "drm_crtc_helper.h"
38
32f9d658
ZW
39#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
40
79e53945 41bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 42static void intel_update_watermarks(struct drm_device *dev);
652c393a 43static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
79e53945
JB
44
45typedef struct {
46 /* given values */
47 int n;
48 int m1, m2;
49 int p1, p2;
50 /* derived values */
51 int dot;
52 int vco;
53 int m;
54 int p;
55} intel_clock_t;
56
57typedef struct {
58 int min, max;
59} intel_range_t;
60
61typedef struct {
62 int dot_limit;
63 int p2_slow, p2_fast;
64} intel_p2_t;
65
66#define INTEL_P2_NUM 2
d4906093
ML
67typedef struct intel_limit intel_limit_t;
68struct intel_limit {
79e53945
JB
69 intel_range_t dot, vco, n, m, m1, m2, p, p1;
70 intel_p2_t p2;
d4906093
ML
71 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
72 int, int, intel_clock_t *);
73};
79e53945
JB
74
75#define I8XX_DOT_MIN 25000
76#define I8XX_DOT_MAX 350000
77#define I8XX_VCO_MIN 930000
78#define I8XX_VCO_MAX 1400000
79#define I8XX_N_MIN 3
80#define I8XX_N_MAX 16
81#define I8XX_M_MIN 96
82#define I8XX_M_MAX 140
83#define I8XX_M1_MIN 18
84#define I8XX_M1_MAX 26
85#define I8XX_M2_MIN 6
86#define I8XX_M2_MAX 16
87#define I8XX_P_MIN 4
88#define I8XX_P_MAX 128
89#define I8XX_P1_MIN 2
90#define I8XX_P1_MAX 33
91#define I8XX_P1_LVDS_MIN 1
92#define I8XX_P1_LVDS_MAX 6
93#define I8XX_P2_SLOW 4
94#define I8XX_P2_FAST 2
95#define I8XX_P2_LVDS_SLOW 14
0c2e3952 96#define I8XX_P2_LVDS_FAST 7
79e53945
JB
97#define I8XX_P2_SLOW_LIMIT 165000
98
99#define I9XX_DOT_MIN 20000
100#define I9XX_DOT_MAX 400000
101#define I9XX_VCO_MIN 1400000
102#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
103#define PINEVIEW_VCO_MIN 1700000
104#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
105#define I9XX_N_MIN 1
106#define I9XX_N_MAX 6
f2b115e6
AJ
107/* Pineview's Ncounter is a ring counter */
108#define PINEVIEW_N_MIN 3
109#define PINEVIEW_N_MAX 6
79e53945
JB
110#define I9XX_M_MIN 70
111#define I9XX_M_MAX 120
f2b115e6
AJ
112#define PINEVIEW_M_MIN 2
113#define PINEVIEW_M_MAX 256
79e53945 114#define I9XX_M1_MIN 10
f3cade5c 115#define I9XX_M1_MAX 22
79e53945
JB
116#define I9XX_M2_MIN 5
117#define I9XX_M2_MAX 9
f2b115e6
AJ
118/* Pineview M1 is reserved, and must be 0 */
119#define PINEVIEW_M1_MIN 0
120#define PINEVIEW_M1_MAX 0
121#define PINEVIEW_M2_MIN 0
122#define PINEVIEW_M2_MAX 254
79e53945
JB
123#define I9XX_P_SDVO_DAC_MIN 5
124#define I9XX_P_SDVO_DAC_MAX 80
125#define I9XX_P_LVDS_MIN 7
126#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
127#define PINEVIEW_P_LVDS_MIN 7
128#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
129#define I9XX_P1_MIN 1
130#define I9XX_P1_MAX 8
131#define I9XX_P2_SDVO_DAC_SLOW 10
132#define I9XX_P2_SDVO_DAC_FAST 5
133#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
134#define I9XX_P2_LVDS_SLOW 14
135#define I9XX_P2_LVDS_FAST 7
136#define I9XX_P2_LVDS_SLOW_LIMIT 112000
137
044c7c41
ML
138/*The parameter is for SDVO on G4x platform*/
139#define G4X_DOT_SDVO_MIN 25000
140#define G4X_DOT_SDVO_MAX 270000
141#define G4X_VCO_MIN 1750000
142#define G4X_VCO_MAX 3500000
143#define G4X_N_SDVO_MIN 1
144#define G4X_N_SDVO_MAX 4
145#define G4X_M_SDVO_MIN 104
146#define G4X_M_SDVO_MAX 138
147#define G4X_M1_SDVO_MIN 17
148#define G4X_M1_SDVO_MAX 23
149#define G4X_M2_SDVO_MIN 5
150#define G4X_M2_SDVO_MAX 11
151#define G4X_P_SDVO_MIN 10
152#define G4X_P_SDVO_MAX 30
153#define G4X_P1_SDVO_MIN 1
154#define G4X_P1_SDVO_MAX 3
155#define G4X_P2_SDVO_SLOW 10
156#define G4X_P2_SDVO_FAST 10
157#define G4X_P2_SDVO_LIMIT 270000
158
159/*The parameter is for HDMI_DAC on G4x platform*/
160#define G4X_DOT_HDMI_DAC_MIN 22000
161#define G4X_DOT_HDMI_DAC_MAX 400000
162#define G4X_N_HDMI_DAC_MIN 1
163#define G4X_N_HDMI_DAC_MAX 4
164#define G4X_M_HDMI_DAC_MIN 104
165#define G4X_M_HDMI_DAC_MAX 138
166#define G4X_M1_HDMI_DAC_MIN 16
167#define G4X_M1_HDMI_DAC_MAX 23
168#define G4X_M2_HDMI_DAC_MIN 5
169#define G4X_M2_HDMI_DAC_MAX 11
170#define G4X_P_HDMI_DAC_MIN 5
171#define G4X_P_HDMI_DAC_MAX 80
172#define G4X_P1_HDMI_DAC_MIN 1
173#define G4X_P1_HDMI_DAC_MAX 8
174#define G4X_P2_HDMI_DAC_SLOW 10
175#define G4X_P2_HDMI_DAC_FAST 5
176#define G4X_P2_HDMI_DAC_LIMIT 165000
177
178/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
179#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
180#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
181#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
182#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
183#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
184#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
185#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
186#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
187#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
188#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
189#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
190#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
191#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
192#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
193#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
194#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
195#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
196
197/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
198#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
199#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
200#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
201#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
202#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
203#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
204#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
205#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
206#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
207#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
208#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
209#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
210#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
211#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
212#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
213#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
214#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
215
a4fc5ed6
KP
216/*The parameter is for DISPLAY PORT on G4x platform*/
217#define G4X_DOT_DISPLAY_PORT_MIN 161670
218#define G4X_DOT_DISPLAY_PORT_MAX 227000
219#define G4X_N_DISPLAY_PORT_MIN 1
220#define G4X_N_DISPLAY_PORT_MAX 2
221#define G4X_M_DISPLAY_PORT_MIN 97
222#define G4X_M_DISPLAY_PORT_MAX 108
223#define G4X_M1_DISPLAY_PORT_MIN 0x10
224#define G4X_M1_DISPLAY_PORT_MAX 0x12
225#define G4X_M2_DISPLAY_PORT_MIN 0x05
226#define G4X_M2_DISPLAY_PORT_MAX 0x06
227#define G4X_P_DISPLAY_PORT_MIN 10
228#define G4X_P_DISPLAY_PORT_MAX 20
229#define G4X_P1_DISPLAY_PORT_MIN 1
230#define G4X_P1_DISPLAY_PORT_MAX 2
231#define G4X_P2_DISPLAY_PORT_SLOW 10
232#define G4X_P2_DISPLAY_PORT_FAST 10
233#define G4X_P2_DISPLAY_PORT_LIMIT 0
234
f2b115e6 235/* Ironlake */
2c07245f
ZW
236/* as we calculate clock using (register_value + 2) for
237 N/M1/M2, so here the range value for them is (actual_value-2).
238 */
f2b115e6
AJ
239#define IRONLAKE_DOT_MIN 25000
240#define IRONLAKE_DOT_MAX 350000
241#define IRONLAKE_VCO_MIN 1760000
242#define IRONLAKE_VCO_MAX 3510000
f2b115e6 243#define IRONLAKE_M1_MIN 12
a59e385e 244#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
245#define IRONLAKE_M2_MIN 5
246#define IRONLAKE_M2_MAX 9
f2b115e6 247#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 248
b91ad0ec
ZW
249/* We have parameter ranges for different type of outputs. */
250
251/* DAC & HDMI Refclk 120Mhz */
252#define IRONLAKE_DAC_N_MIN 1
253#define IRONLAKE_DAC_N_MAX 5
254#define IRONLAKE_DAC_M_MIN 79
255#define IRONLAKE_DAC_M_MAX 127
256#define IRONLAKE_DAC_P_MIN 5
257#define IRONLAKE_DAC_P_MAX 80
258#define IRONLAKE_DAC_P1_MIN 1
259#define IRONLAKE_DAC_P1_MAX 8
260#define IRONLAKE_DAC_P2_SLOW 10
261#define IRONLAKE_DAC_P2_FAST 5
262
263/* LVDS single-channel 120Mhz refclk */
264#define IRONLAKE_LVDS_S_N_MIN 1
265#define IRONLAKE_LVDS_S_N_MAX 3
266#define IRONLAKE_LVDS_S_M_MIN 79
267#define IRONLAKE_LVDS_S_M_MAX 118
268#define IRONLAKE_LVDS_S_P_MIN 28
269#define IRONLAKE_LVDS_S_P_MAX 112
270#define IRONLAKE_LVDS_S_P1_MIN 2
271#define IRONLAKE_LVDS_S_P1_MAX 8
272#define IRONLAKE_LVDS_S_P2_SLOW 14
273#define IRONLAKE_LVDS_S_P2_FAST 14
274
275/* LVDS dual-channel 120Mhz refclk */
276#define IRONLAKE_LVDS_D_N_MIN 1
277#define IRONLAKE_LVDS_D_N_MAX 3
278#define IRONLAKE_LVDS_D_M_MIN 79
279#define IRONLAKE_LVDS_D_M_MAX 127
280#define IRONLAKE_LVDS_D_P_MIN 14
281#define IRONLAKE_LVDS_D_P_MAX 56
282#define IRONLAKE_LVDS_D_P1_MIN 2
283#define IRONLAKE_LVDS_D_P1_MAX 8
284#define IRONLAKE_LVDS_D_P2_SLOW 7
285#define IRONLAKE_LVDS_D_P2_FAST 7
286
287/* LVDS single-channel 100Mhz refclk */
288#define IRONLAKE_LVDS_S_SSC_N_MIN 1
289#define IRONLAKE_LVDS_S_SSC_N_MAX 2
290#define IRONLAKE_LVDS_S_SSC_M_MIN 79
291#define IRONLAKE_LVDS_S_SSC_M_MAX 126
292#define IRONLAKE_LVDS_S_SSC_P_MIN 28
293#define IRONLAKE_LVDS_S_SSC_P_MAX 112
294#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
295#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
296#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
297#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
298
299/* LVDS dual-channel 100Mhz refclk */
300#define IRONLAKE_LVDS_D_SSC_N_MIN 1
301#define IRONLAKE_LVDS_D_SSC_N_MAX 3
302#define IRONLAKE_LVDS_D_SSC_M_MIN 79
303#define IRONLAKE_LVDS_D_SSC_M_MAX 126
304#define IRONLAKE_LVDS_D_SSC_P_MIN 14
305#define IRONLAKE_LVDS_D_SSC_P_MAX 42
306#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
307#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
308#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
309#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
310
311/* DisplayPort */
312#define IRONLAKE_DP_N_MIN 1
313#define IRONLAKE_DP_N_MAX 2
314#define IRONLAKE_DP_M_MIN 81
315#define IRONLAKE_DP_M_MAX 90
316#define IRONLAKE_DP_P_MIN 10
317#define IRONLAKE_DP_P_MAX 20
318#define IRONLAKE_DP_P2_FAST 10
319#define IRONLAKE_DP_P2_SLOW 10
320#define IRONLAKE_DP_P2_LIMIT 0
321#define IRONLAKE_DP_P1_MIN 1
322#define IRONLAKE_DP_P1_MAX 2
4547668a 323
d4906093
ML
324static bool
325intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
326 int target, int refclk, intel_clock_t *best_clock);
327static bool
328intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
329 int target, int refclk, intel_clock_t *best_clock);
79e53945 330
a4fc5ed6
KP
331static bool
332intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 334static bool
f2b115e6
AJ
335intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 337
e4b36699 338static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
339 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
340 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
341 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
342 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
343 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
344 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
345 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
346 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
347 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
348 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 349 .find_pll = intel_find_best_PLL,
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 363 .find_pll = intel_find_best_PLL,
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
367 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
368 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
369 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
370 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
371 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
372 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
373 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
374 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
375 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
376 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 377 .find_pll = intel_find_best_PLL,
e4b36699
KP
378};
379
380static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 /* The single-channel range is 25-112Mhz, and dual-channel
390 * is 80-224Mhz. Prefer single channel as much as possible.
391 */
392 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
044c7c41 397 /* below parameter and function is for G4X Chipset Family*/
e4b36699 398static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
399 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
400 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
401 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
402 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
403 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
404 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
405 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
406 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
407 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
408 .p2_slow = G4X_P2_SDVO_SLOW,
409 .p2_fast = G4X_P2_SDVO_FAST
410 },
d4906093 411 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
412};
413
414static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
415 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
416 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
417 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
418 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
419 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
420 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
421 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
422 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
423 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
424 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
425 .p2_fast = G4X_P2_HDMI_DAC_FAST
426 },
d4906093 427 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
428};
429
430static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
431 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
432 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
433 .vco = { .min = G4X_VCO_MIN,
434 .max = G4X_VCO_MAX },
435 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
436 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
437 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
438 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
439 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
440 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
441 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
442 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
443 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
444 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
445 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
447 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
448 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
449 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
450 },
d4906093 451 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
452};
453
454static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
455 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
456 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
457 .vco = { .min = G4X_VCO_MIN,
458 .max = G4X_VCO_MAX },
459 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
460 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
461 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
462 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
463 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
464 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
465 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
466 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
467 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
468 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
469 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
471 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
472 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
473 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
474 },
d4906093 475 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
476};
477
478static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
479 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
480 .max = G4X_DOT_DISPLAY_PORT_MAX },
481 .vco = { .min = G4X_VCO_MIN,
482 .max = G4X_VCO_MAX},
483 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
484 .max = G4X_N_DISPLAY_PORT_MAX },
485 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
486 .max = G4X_M_DISPLAY_PORT_MAX },
487 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
488 .max = G4X_M1_DISPLAY_PORT_MAX },
489 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
490 .max = G4X_M2_DISPLAY_PORT_MAX },
491 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
492 .max = G4X_P_DISPLAY_PORT_MAX },
493 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
494 .max = G4X_P1_DISPLAY_PORT_MAX},
495 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
496 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
497 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
498 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
499};
500
f2b115e6 501static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 502 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
503 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
504 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
505 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
506 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
507 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
508 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
509 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
510 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
511 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 512 .find_pll = intel_find_best_PLL,
e4b36699
KP
513};
514
f2b115e6 515static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
522 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 524 /* Pineview only supports single-channel mode. */
2177832f
SL
525 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
526 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 527 .find_pll = intel_find_best_PLL,
e4b36699
KP
528};
529
b91ad0ec 530static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
531 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
532 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
533 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
534 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
535 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
536 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
537 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
538 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 539 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
540 .p2_slow = IRONLAKE_DAC_P2_SLOW,
541 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 542 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
543};
544
b91ad0ec 545static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
546 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
547 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
548 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
549 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
550 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
551 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
552 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
553 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 554 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
555 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
556 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
557 .find_pll = intel_g4x_find_best_PLL,
558};
559
560static const intel_limit_t intel_limits_ironlake_dual_lvds = {
561 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
562 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
563 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
564 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
565 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
566 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
567 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
568 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
569 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
570 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
571 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
572 .find_pll = intel_g4x_find_best_PLL,
573};
574
575static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
576 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
577 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
578 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
579 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
580 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
581 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
582 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
583 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
584 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
585 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
586 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
587 .find_pll = intel_g4x_find_best_PLL,
588};
589
590static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
591 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
592 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
593 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
594 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
595 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
596 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
597 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
598 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
599 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
600 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
601 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
602 .find_pll = intel_g4x_find_best_PLL,
603};
604
605static const intel_limit_t intel_limits_ironlake_display_port = {
606 .dot = { .min = IRONLAKE_DOT_MIN,
607 .max = IRONLAKE_DOT_MAX },
608 .vco = { .min = IRONLAKE_VCO_MIN,
609 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
610 .n = { .min = IRONLAKE_DP_N_MIN,
611 .max = IRONLAKE_DP_N_MAX },
612 .m = { .min = IRONLAKE_DP_M_MIN,
613 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
614 .m1 = { .min = IRONLAKE_M1_MIN,
615 .max = IRONLAKE_M1_MAX },
616 .m2 = { .min = IRONLAKE_M2_MIN,
617 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
618 .p = { .min = IRONLAKE_DP_P_MIN,
619 .max = IRONLAKE_DP_P_MAX },
620 .p1 = { .min = IRONLAKE_DP_P1_MIN,
621 .max = IRONLAKE_DP_P1_MAX},
622 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
623 .p2_slow = IRONLAKE_DP_P2_SLOW,
624 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 625 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
626};
627
f2b115e6 628static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
2c07245f 629{
b91ad0ec
ZW
630 struct drm_device *dev = crtc->dev;
631 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 632 const intel_limit_t *limit;
b91ad0ec
ZW
633 int refclk = 120;
634
635 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
636 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
637 refclk = 100;
638
639 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
640 LVDS_CLKB_POWER_UP) {
641 /* LVDS dual channel */
642 if (refclk == 100)
643 limit = &intel_limits_ironlake_dual_lvds_100m;
644 else
645 limit = &intel_limits_ironlake_dual_lvds;
646 } else {
647 if (refclk == 100)
648 limit = &intel_limits_ironlake_single_lvds_100m;
649 else
650 limit = &intel_limits_ironlake_single_lvds;
651 }
652 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
653 HAS_eDP)
654 limit = &intel_limits_ironlake_display_port;
2c07245f 655 else
b91ad0ec 656 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
657
658 return limit;
659}
660
044c7c41
ML
661static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
662{
663 struct drm_device *dev = crtc->dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
665 const intel_limit_t *limit;
666
667 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
668 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
669 LVDS_CLKB_POWER_UP)
670 /* LVDS with dual channel */
e4b36699 671 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
672 else
673 /* LVDS with dual channel */
e4b36699 674 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
675 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
676 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 677 limit = &intel_limits_g4x_hdmi;
044c7c41 678 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 679 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 680 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 681 limit = &intel_limits_g4x_display_port;
044c7c41 682 } else /* The option is for other outputs */
e4b36699 683 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
684
685 return limit;
686}
687
79e53945
JB
688static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
689{
690 struct drm_device *dev = crtc->dev;
691 const intel_limit_t *limit;
692
f2b115e6
AJ
693 if (IS_IRONLAKE(dev))
694 limit = intel_ironlake_limit(crtc);
2c07245f 695 else if (IS_G4X(dev)) {
044c7c41 696 limit = intel_g4x_limit(crtc);
f2b115e6 697 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
79e53945 698 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 699 limit = &intel_limits_i9xx_lvds;
79e53945 700 else
e4b36699 701 limit = &intel_limits_i9xx_sdvo;
f2b115e6 702 } else if (IS_PINEVIEW(dev)) {
2177832f 703 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 704 limit = &intel_limits_pineview_lvds;
2177832f 705 else
f2b115e6 706 limit = &intel_limits_pineview_sdvo;
79e53945
JB
707 } else {
708 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 709 limit = &intel_limits_i8xx_lvds;
79e53945 710 else
e4b36699 711 limit = &intel_limits_i8xx_dvo;
79e53945
JB
712 }
713 return limit;
714}
715
f2b115e6
AJ
716/* m1 is reserved as 0 in Pineview, n is a ring counter */
717static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 718{
2177832f
SL
719 clock->m = clock->m2 + 2;
720 clock->p = clock->p1 * clock->p2;
721 clock->vco = refclk * clock->m / clock->n;
722 clock->dot = clock->vco / clock->p;
723}
724
725static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
726{
f2b115e6
AJ
727 if (IS_PINEVIEW(dev)) {
728 pineview_clock(refclk, clock);
2177832f
SL
729 return;
730 }
79e53945
JB
731 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
732 clock->p = clock->p1 * clock->p2;
733 clock->vco = refclk * clock->m / (clock->n + 2);
734 clock->dot = clock->vco / clock->p;
735}
736
79e53945
JB
737/**
738 * Returns whether any output on the specified pipe is of the specified type
739 */
740bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
741{
742 struct drm_device *dev = crtc->dev;
743 struct drm_mode_config *mode_config = &dev->mode_config;
744 struct drm_connector *l_entry;
745
746 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
747 if (l_entry->encoder &&
748 l_entry->encoder->crtc == crtc) {
749 struct intel_output *intel_output = to_intel_output(l_entry);
750 if (intel_output->type == type)
751 return true;
752 }
753 }
754 return false;
755}
756
32f9d658
ZW
757struct drm_connector *
758intel_pipe_get_output (struct drm_crtc *crtc)
759{
760 struct drm_device *dev = crtc->dev;
761 struct drm_mode_config *mode_config = &dev->mode_config;
762 struct drm_connector *l_entry, *ret = NULL;
763
764 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
765 if (l_entry->encoder &&
766 l_entry->encoder->crtc == crtc) {
767 ret = l_entry;
768 break;
769 }
770 }
771 return ret;
772}
773
7c04d1d9 774#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
775/**
776 * Returns whether the given set of divisors are valid for a given refclk with
777 * the given connectors.
778 */
779
780static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
781{
782 const intel_limit_t *limit = intel_limit (crtc);
2177832f 783 struct drm_device *dev = crtc->dev;
79e53945
JB
784
785 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
786 INTELPllInvalid ("p1 out of range\n");
787 if (clock->p < limit->p.min || limit->p.max < clock->p)
788 INTELPllInvalid ("p out of range\n");
789 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
790 INTELPllInvalid ("m2 out of range\n");
791 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
792 INTELPllInvalid ("m1 out of range\n");
f2b115e6 793 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
794 INTELPllInvalid ("m1 <= m2\n");
795 if (clock->m < limit->m.min || limit->m.max < clock->m)
796 INTELPllInvalid ("m out of range\n");
797 if (clock->n < limit->n.min || limit->n.max < clock->n)
798 INTELPllInvalid ("n out of range\n");
799 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
800 INTELPllInvalid ("vco out of range\n");
801 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
802 * connector, etc., rather than just a single range.
803 */
804 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
805 INTELPllInvalid ("dot out of range\n");
806
807 return true;
808}
809
d4906093
ML
810static bool
811intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
812 int target, int refclk, intel_clock_t *best_clock)
813
79e53945
JB
814{
815 struct drm_device *dev = crtc->dev;
816 struct drm_i915_private *dev_priv = dev->dev_private;
817 intel_clock_t clock;
79e53945
JB
818 int err = target;
819
bc5e5718 820 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 821 (I915_READ(LVDS)) != 0) {
79e53945
JB
822 /*
823 * For LVDS, if the panel is on, just rely on its current
824 * settings for dual-channel. We haven't figured out how to
825 * reliably set up different single/dual channel state, if we
826 * even can.
827 */
828 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
829 LVDS_CLKB_POWER_UP)
830 clock.p2 = limit->p2.p2_fast;
831 else
832 clock.p2 = limit->p2.p2_slow;
833 } else {
834 if (target < limit->p2.dot_limit)
835 clock.p2 = limit->p2.p2_slow;
836 else
837 clock.p2 = limit->p2.p2_fast;
838 }
839
840 memset (best_clock, 0, sizeof (*best_clock));
841
42158660
ZY
842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
843 clock.m1++) {
844 for (clock.m2 = limit->m2.min;
845 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
846 /* m1 is always 0 in Pineview */
847 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
848 break;
849 for (clock.n = limit->n.min;
850 clock.n <= limit->n.max; clock.n++) {
851 for (clock.p1 = limit->p1.min;
852 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
853 int this_err;
854
2177832f 855 intel_clock(dev, refclk, &clock);
79e53945
JB
856
857 if (!intel_PLL_is_valid(crtc, &clock))
858 continue;
859
860 this_err = abs(clock.dot - target);
861 if (this_err < err) {
862 *best_clock = clock;
863 err = this_err;
864 }
865 }
866 }
867 }
868 }
869
870 return (err != target);
871}
872
d4906093
ML
873static bool
874intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
875 int target, int refclk, intel_clock_t *best_clock)
876{
877 struct drm_device *dev = crtc->dev;
878 struct drm_i915_private *dev_priv = dev->dev_private;
879 intel_clock_t clock;
880 int max_n;
881 bool found;
882 /* approximately equals target * 0.00488 */
883 int err_most = (target >> 8) + (target >> 10);
884 found = false;
885
886 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
887 int lvds_reg;
888
889 if (IS_IRONLAKE(dev))
890 lvds_reg = PCH_LVDS;
891 else
892 lvds_reg = LVDS;
893 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
894 LVDS_CLKB_POWER_UP)
895 clock.p2 = limit->p2.p2_fast;
896 else
897 clock.p2 = limit->p2.p2_slow;
898 } else {
899 if (target < limit->p2.dot_limit)
900 clock.p2 = limit->p2.p2_slow;
901 else
902 clock.p2 = limit->p2.p2_fast;
903 }
904
905 memset(best_clock, 0, sizeof(*best_clock));
906 max_n = limit->n.max;
907 /* based on hardware requriment prefer smaller n to precision */
908 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
652c393a 909 /* based on hardware requirment prefere larger m1,m2 */
d4906093
ML
910 for (clock.m1 = limit->m1.max;
911 clock.m1 >= limit->m1.min; clock.m1--) {
912 for (clock.m2 = limit->m2.max;
913 clock.m2 >= limit->m2.min; clock.m2--) {
914 for (clock.p1 = limit->p1.max;
915 clock.p1 >= limit->p1.min; clock.p1--) {
916 int this_err;
917
2177832f 918 intel_clock(dev, refclk, &clock);
d4906093
ML
919 if (!intel_PLL_is_valid(crtc, &clock))
920 continue;
921 this_err = abs(clock.dot - target) ;
922 if (this_err < err_most) {
923 *best_clock = clock;
924 err_most = this_err;
925 max_n = clock.n;
926 found = true;
927 }
928 }
929 }
930 }
931 }
2c07245f
ZW
932 return found;
933}
934
5eb08b69 935static bool
f2b115e6
AJ
936intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
937 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
938{
939 struct drm_device *dev = crtc->dev;
940 intel_clock_t clock;
4547668a
ZY
941
942 /* return directly when it is eDP */
943 if (HAS_eDP)
944 return true;
945
5eb08b69
ZW
946 if (target < 200000) {
947 clock.n = 1;
948 clock.p1 = 2;
949 clock.p2 = 10;
950 clock.m1 = 12;
951 clock.m2 = 9;
952 } else {
953 clock.n = 2;
954 clock.p1 = 1;
955 clock.p2 = 10;
956 clock.m1 = 14;
957 clock.m2 = 8;
958 }
959 intel_clock(dev, refclk, &clock);
960 memcpy(best_clock, &clock, sizeof(intel_clock_t));
961 return true;
962}
963
a4fc5ed6
KP
964/* DisplayPort has only two frequencies, 162MHz and 270MHz */
965static bool
966intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
967 int target, int refclk, intel_clock_t *best_clock)
968{
969 intel_clock_t clock;
970 if (target < 200000) {
a4fc5ed6
KP
971 clock.p1 = 2;
972 clock.p2 = 10;
b3d25495
KP
973 clock.n = 2;
974 clock.m1 = 23;
975 clock.m2 = 8;
a4fc5ed6 976 } else {
a4fc5ed6
KP
977 clock.p1 = 1;
978 clock.p2 = 10;
b3d25495
KP
979 clock.n = 1;
980 clock.m1 = 14;
981 clock.m2 = 2;
a4fc5ed6 982 }
b3d25495
KP
983 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
984 clock.p = (clock.p1 * clock.p2);
985 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 986 clock.vco = 0;
a4fc5ed6
KP
987 memcpy(best_clock, &clock, sizeof(intel_clock_t));
988 return true;
989}
990
79e53945
JB
991void
992intel_wait_for_vblank(struct drm_device *dev)
993{
994 /* Wait for 20ms, i.e. one cycle at 50hz. */
311089d3 995 msleep(20);
79e53945
JB
996}
997
80824003
JB
998/* Parameters have changed, update FBC info */
999static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1000{
1001 struct drm_device *dev = crtc->dev;
1002 struct drm_i915_private *dev_priv = dev->dev_private;
1003 struct drm_framebuffer *fb = crtc->fb;
1004 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1005 struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
1006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1007 int plane, i;
1008 u32 fbc_ctl, fbc_ctl2;
1009
1010 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1011
1012 if (fb->pitch < dev_priv->cfb_pitch)
1013 dev_priv->cfb_pitch = fb->pitch;
1014
1015 /* FBC_CTL wants 64B units */
1016 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1017 dev_priv->cfb_fence = obj_priv->fence_reg;
1018 dev_priv->cfb_plane = intel_crtc->plane;
1019 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1020
1021 /* Clear old tags */
1022 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1023 I915_WRITE(FBC_TAG + (i * 4), 0);
1024
1025 /* Set it up... */
1026 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1027 if (obj_priv->tiling_mode != I915_TILING_NONE)
1028 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1029 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1030 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1031
1032 /* enable it... */
1033 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b
JB
1034 if (IS_I945GM(dev))
1035 fbc_ctl |= FBC_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1036 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1037 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1038 if (obj_priv->tiling_mode != I915_TILING_NONE)
1039 fbc_ctl |= dev_priv->cfb_fence;
1040 I915_WRITE(FBC_CONTROL, fbc_ctl);
1041
28c97730 1042 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
80824003
JB
1043 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1044}
1045
1046void i8xx_disable_fbc(struct drm_device *dev)
1047{
1048 struct drm_i915_private *dev_priv = dev->dev_private;
1049 u32 fbc_ctl;
1050
c1a1cdc1
JB
1051 if (!I915_HAS_FBC(dev))
1052 return;
1053
80824003
JB
1054 /* Disable compression */
1055 fbc_ctl = I915_READ(FBC_CONTROL);
1056 fbc_ctl &= ~FBC_CTL_EN;
1057 I915_WRITE(FBC_CONTROL, fbc_ctl);
1058
1059 /* Wait for compressing bit to clear */
1060 while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING)
1061 ; /* nothing */
1062
1063 intel_wait_for_vblank(dev);
1064
28c97730 1065 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1066}
1067
1068static bool i8xx_fbc_enabled(struct drm_crtc *crtc)
1069{
1070 struct drm_device *dev = crtc->dev;
1071 struct drm_i915_private *dev_priv = dev->dev_private;
1072
1073 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1074}
1075
74dff282
JB
1076static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1077{
1078 struct drm_device *dev = crtc->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 struct drm_framebuffer *fb = crtc->fb;
1081 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1082 struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
1083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1084 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1085 DPFC_CTL_PLANEB);
1086 unsigned long stall_watermark = 200;
1087 u32 dpfc_ctl;
1088
1089 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1090 dev_priv->cfb_fence = obj_priv->fence_reg;
1091 dev_priv->cfb_plane = intel_crtc->plane;
1092
1093 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1094 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1095 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1096 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1097 } else {
1098 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1099 }
1100
1101 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1102 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1103 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1104 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1105 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1106
1107 /* enable it... */
1108 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1109
28c97730 1110 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1111}
1112
1113void g4x_disable_fbc(struct drm_device *dev)
1114{
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 u32 dpfc_ctl;
1117
1118 /* Disable compression */
1119 dpfc_ctl = I915_READ(DPFC_CONTROL);
1120 dpfc_ctl &= ~DPFC_CTL_EN;
1121 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1122 intel_wait_for_vblank(dev);
1123
28c97730 1124 DRM_DEBUG_KMS("disabled FBC\n");
74dff282
JB
1125}
1126
1127static bool g4x_fbc_enabled(struct drm_crtc *crtc)
1128{
1129 struct drm_device *dev = crtc->dev;
1130 struct drm_i915_private *dev_priv = dev->dev_private;
1131
1132 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1133}
1134
80824003
JB
1135/**
1136 * intel_update_fbc - enable/disable FBC as needed
1137 * @crtc: CRTC to point the compressor at
1138 * @mode: mode in use
1139 *
1140 * Set up the framebuffer compression hardware at mode set time. We
1141 * enable it if possible:
1142 * - plane A only (on pre-965)
1143 * - no pixel mulitply/line duplication
1144 * - no alpha buffer discard
1145 * - no dual wide
1146 * - framebuffer <= 2048 in width, 1536 in height
1147 *
1148 * We can't assume that any compression will take place (worst case),
1149 * so the compressed buffer has to be the same size as the uncompressed
1150 * one. It also must reside (along with the line length buffer) in
1151 * stolen memory.
1152 *
1153 * We need to enable/disable FBC on a global basis.
1154 */
1155static void intel_update_fbc(struct drm_crtc *crtc,
1156 struct drm_display_mode *mode)
1157{
1158 struct drm_device *dev = crtc->dev;
1159 struct drm_i915_private *dev_priv = dev->dev_private;
1160 struct drm_framebuffer *fb = crtc->fb;
1161 struct intel_framebuffer *intel_fb;
1162 struct drm_i915_gem_object *obj_priv;
1163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1164 int plane = intel_crtc->plane;
1165
1166 if (!i915_powersave)
1167 return;
1168
e70236a8
JB
1169 if (!dev_priv->display.fbc_enabled ||
1170 !dev_priv->display.enable_fbc ||
1171 !dev_priv->display.disable_fbc)
1172 return;
1173
80824003
JB
1174 if (!crtc->fb)
1175 return;
1176
1177 intel_fb = to_intel_framebuffer(fb);
1178 obj_priv = intel_fb->obj->driver_private;
1179
1180 /*
1181 * If FBC is already on, we just have to verify that we can
1182 * keep it that way...
1183 * Need to disable if:
1184 * - changing FBC params (stride, fence, mode)
1185 * - new fb is too large to fit in compressed buffer
1186 * - going to an unsupported config (interlace, pixel multiply, etc.)
1187 */
1188 if (intel_fb->obj->size > dev_priv->cfb_size) {
28c97730
ZY
1189 DRM_DEBUG_KMS("framebuffer too large, disabling "
1190 "compression\n");
80824003
JB
1191 goto out_disable;
1192 }
1193 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1194 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730
ZY
1195 DRM_DEBUG_KMS("mode incompatible with compression, "
1196 "disabling\n");
80824003
JB
1197 goto out_disable;
1198 }
1199 if ((mode->hdisplay > 2048) ||
1200 (mode->vdisplay > 1536)) {
28c97730 1201 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
80824003
JB
1202 goto out_disable;
1203 }
74dff282 1204 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
28c97730 1205 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
80824003
JB
1206 goto out_disable;
1207 }
1208 if (obj_priv->tiling_mode != I915_TILING_X) {
28c97730 1209 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
80824003
JB
1210 goto out_disable;
1211 }
1212
e70236a8 1213 if (dev_priv->display.fbc_enabled(crtc)) {
80824003
JB
1214 /* We can re-enable it in this case, but need to update pitch */
1215 if (fb->pitch > dev_priv->cfb_pitch)
e70236a8 1216 dev_priv->display.disable_fbc(dev);
80824003 1217 if (obj_priv->fence_reg != dev_priv->cfb_fence)
e70236a8 1218 dev_priv->display.disable_fbc(dev);
80824003 1219 if (plane != dev_priv->cfb_plane)
e70236a8 1220 dev_priv->display.disable_fbc(dev);
80824003
JB
1221 }
1222
e70236a8 1223 if (!dev_priv->display.fbc_enabled(crtc)) {
80824003 1224 /* Now try to turn it back on if possible */
e70236a8 1225 dev_priv->display.enable_fbc(crtc, 500);
80824003
JB
1226 }
1227
1228 return;
1229
1230out_disable:
28c97730 1231 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
80824003 1232 /* Multiple disables should be harmless */
e70236a8
JB
1233 if (dev_priv->display.fbc_enabled(crtc))
1234 dev_priv->display.disable_fbc(dev);
80824003
JB
1235}
1236
6b95a207
KH
1237static int
1238intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1239{
1240 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1241 u32 alignment;
1242 int ret;
1243
1244 switch (obj_priv->tiling_mode) {
1245 case I915_TILING_NONE:
1246 alignment = 64 * 1024;
1247 break;
1248 case I915_TILING_X:
1249 /* pin() will align the object as required by fence */
1250 alignment = 0;
1251 break;
1252 case I915_TILING_Y:
1253 /* FIXME: Is this true? */
1254 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1255 return -EINVAL;
1256 default:
1257 BUG();
1258 }
1259
6b95a207
KH
1260 ret = i915_gem_object_pin(obj, alignment);
1261 if (ret != 0)
1262 return ret;
1263
1264 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1265 * fence, whereas 965+ only requires a fence if using
1266 * framebuffer compression. For simplicity, we always install
1267 * a fence as the cost is not that onerous.
1268 */
1269 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1270 obj_priv->tiling_mode != I915_TILING_NONE) {
1271 ret = i915_gem_object_get_fence_reg(obj);
1272 if (ret != 0) {
1273 i915_gem_object_unpin(obj);
1274 return ret;
1275 }
1276 }
1277
1278 return 0;
1279}
1280
5c3b82e2 1281static int
3c4fdcfb
KH
1282intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1283 struct drm_framebuffer *old_fb)
79e53945
JB
1284{
1285 struct drm_device *dev = crtc->dev;
1286 struct drm_i915_private *dev_priv = dev->dev_private;
1287 struct drm_i915_master_private *master_priv;
1288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1289 struct intel_framebuffer *intel_fb;
1290 struct drm_i915_gem_object *obj_priv;
1291 struct drm_gem_object *obj;
1292 int pipe = intel_crtc->pipe;
80824003 1293 int plane = intel_crtc->plane;
79e53945 1294 unsigned long Start, Offset;
80824003
JB
1295 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1296 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1297 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1298 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1299 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
6b95a207 1300 u32 dspcntr;
5c3b82e2 1301 int ret;
79e53945
JB
1302
1303 /* no fb bound */
1304 if (!crtc->fb) {
28c97730 1305 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1306 return 0;
1307 }
1308
80824003 1309 switch (plane) {
5c3b82e2
CW
1310 case 0:
1311 case 1:
1312 break;
1313 default:
80824003 1314 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1315 return -EINVAL;
79e53945
JB
1316 }
1317
1318 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945
JB
1319 obj = intel_fb->obj;
1320 obj_priv = obj->driver_private;
1321
5c3b82e2 1322 mutex_lock(&dev->struct_mutex);
6b95a207 1323 ret = intel_pin_and_fence_fb_obj(dev, obj);
5c3b82e2
CW
1324 if (ret != 0) {
1325 mutex_unlock(&dev->struct_mutex);
1326 return ret;
1327 }
79e53945 1328
b9241ea3 1329 ret = i915_gem_object_set_to_display_plane(obj);
5c3b82e2 1330 if (ret != 0) {
8c4b8c3f 1331 i915_gem_object_unpin(obj);
5c3b82e2
CW
1332 mutex_unlock(&dev->struct_mutex);
1333 return ret;
1334 }
79e53945
JB
1335
1336 dspcntr = I915_READ(dspcntr_reg);
712531bf
JB
1337 /* Mask out pixel format bits in case we change it */
1338 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
79e53945
JB
1339 switch (crtc->fb->bits_per_pixel) {
1340 case 8:
1341 dspcntr |= DISPPLANE_8BPP;
1342 break;
1343 case 16:
1344 if (crtc->fb->depth == 15)
1345 dspcntr |= DISPPLANE_15_16BPP;
1346 else
1347 dspcntr |= DISPPLANE_16BPP;
1348 break;
1349 case 24:
1350 case 32:
a4f45cf1
KH
1351 if (crtc->fb->depth == 30)
1352 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1353 else
1354 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
79e53945
JB
1355 break;
1356 default:
1357 DRM_ERROR("Unknown color depth\n");
8c4b8c3f 1358 i915_gem_object_unpin(obj);
5c3b82e2
CW
1359 mutex_unlock(&dev->struct_mutex);
1360 return -EINVAL;
79e53945 1361 }
f544847f
JB
1362 if (IS_I965G(dev)) {
1363 if (obj_priv->tiling_mode != I915_TILING_NONE)
1364 dspcntr |= DISPPLANE_TILED;
1365 else
1366 dspcntr &= ~DISPPLANE_TILED;
1367 }
1368
f2b115e6 1369 if (IS_IRONLAKE(dev))
553bd149
ZW
1370 /* must disable */
1371 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1372
79e53945
JB
1373 I915_WRITE(dspcntr_reg, dspcntr);
1374
5c3b82e2
CW
1375 Start = obj_priv->gtt_offset;
1376 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1377
28c97730 1378 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
5c3b82e2 1379 I915_WRITE(dspstride, crtc->fb->pitch);
79e53945
JB
1380 if (IS_I965G(dev)) {
1381 I915_WRITE(dspbase, Offset);
1382 I915_READ(dspbase);
1383 I915_WRITE(dspsurf, Start);
1384 I915_READ(dspsurf);
f544847f 1385 I915_WRITE(dsptileoff, (y << 16) | x);
79e53945
JB
1386 } else {
1387 I915_WRITE(dspbase, Start + Offset);
1388 I915_READ(dspbase);
1389 }
1390
74dff282 1391 if ((IS_I965G(dev) || plane == 0))
edb81956
JB
1392 intel_update_fbc(crtc, &crtc->mode);
1393
3c4fdcfb
KH
1394 intel_wait_for_vblank(dev);
1395
1396 if (old_fb) {
1397 intel_fb = to_intel_framebuffer(old_fb);
652c393a 1398 obj_priv = intel_fb->obj->driver_private;
3c4fdcfb
KH
1399 i915_gem_object_unpin(intel_fb->obj);
1400 }
652c393a
JB
1401 intel_increase_pllclock(crtc, true);
1402
5c3b82e2 1403 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1404
1405 if (!dev->primary->master)
5c3b82e2 1406 return 0;
79e53945
JB
1407
1408 master_priv = dev->primary->master->driver_priv;
1409 if (!master_priv->sarea_priv)
5c3b82e2 1410 return 0;
79e53945 1411
5c3b82e2 1412 if (pipe) {
79e53945
JB
1413 master_priv->sarea_priv->pipeB_x = x;
1414 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1415 } else {
1416 master_priv->sarea_priv->pipeA_x = x;
1417 master_priv->sarea_priv->pipeA_y = y;
79e53945 1418 }
5c3b82e2
CW
1419
1420 return 0;
79e53945
JB
1421}
1422
24f119c7
ZW
1423/* Disable the VGA plane that we never use */
1424static void i915_disable_vga (struct drm_device *dev)
1425{
1426 struct drm_i915_private *dev_priv = dev->dev_private;
1427 u8 sr1;
1428 u32 vga_reg;
1429
f2b115e6 1430 if (IS_IRONLAKE(dev))
24f119c7
ZW
1431 vga_reg = CPU_VGACNTRL;
1432 else
1433 vga_reg = VGACNTRL;
1434
1435 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1436 return;
1437
1438 I915_WRITE8(VGA_SR_INDEX, 1);
1439 sr1 = I915_READ8(VGA_SR_DATA);
1440 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1441 udelay(100);
1442
1443 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1444}
1445
f2b115e6 1446static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1447{
1448 struct drm_device *dev = crtc->dev;
1449 struct drm_i915_private *dev_priv = dev->dev_private;
1450 u32 dpa_ctl;
1451
28c97730 1452 DRM_DEBUG_KMS("\n");
32f9d658
ZW
1453 dpa_ctl = I915_READ(DP_A);
1454 dpa_ctl &= ~DP_PLL_ENABLE;
1455 I915_WRITE(DP_A, dpa_ctl);
1456}
1457
f2b115e6 1458static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1459{
1460 struct drm_device *dev = crtc->dev;
1461 struct drm_i915_private *dev_priv = dev->dev_private;
1462 u32 dpa_ctl;
1463
1464 dpa_ctl = I915_READ(DP_A);
1465 dpa_ctl |= DP_PLL_ENABLE;
1466 I915_WRITE(DP_A, dpa_ctl);
1467 udelay(200);
1468}
1469
1470
f2b115e6 1471static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
32f9d658
ZW
1472{
1473 struct drm_device *dev = crtc->dev;
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 u32 dpa_ctl;
1476
28c97730 1477 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1478 dpa_ctl = I915_READ(DP_A);
1479 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1480
1481 if (clock < 200000) {
1482 u32 temp;
1483 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1484 /* workaround for 160Mhz:
1485 1) program 0x4600c bits 15:0 = 0x8124
1486 2) program 0x46010 bit 0 = 1
1487 3) program 0x46034 bit 24 = 1
1488 4) program 0x64000 bit 14 = 1
1489 */
1490 temp = I915_READ(0x4600c);
1491 temp &= 0xffff0000;
1492 I915_WRITE(0x4600c, temp | 0x8124);
1493
1494 temp = I915_READ(0x46010);
1495 I915_WRITE(0x46010, temp | 1);
1496
1497 temp = I915_READ(0x46034);
1498 I915_WRITE(0x46034, temp | (1 << 24));
1499 } else {
1500 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1501 }
1502 I915_WRITE(DP_A, dpa_ctl);
1503
1504 udelay(500);
1505}
1506
f2b115e6 1507static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2c07245f
ZW
1508{
1509 struct drm_device *dev = crtc->dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1512 int pipe = intel_crtc->pipe;
7662c8bd 1513 int plane = intel_crtc->plane;
2c07245f
ZW
1514 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1515 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1516 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1517 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1518 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1519 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1520 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1521 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1522 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1523 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
249c0e64 1524 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
8dd81a38 1525 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
2c07245f
ZW
1526 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1527 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1528 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1529 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1530 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1531 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1532 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1533 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1534 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1535 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1536 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1537 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
1538 u32 temp;
249c0e64 1539 int tries = 5, j, n;
8faf3b31
ZY
1540 u32 pipe_bpc;
1541
1542 temp = I915_READ(pipeconf_reg);
1543 pipe_bpc = temp & PIPE_BPC_MASK;
79e53945 1544
2c07245f
ZW
1545 /* XXX: When our outputs are all unaware of DPMS modes other than off
1546 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1547 */
1548 switch (mode) {
1549 case DRM_MODE_DPMS_ON:
1550 case DRM_MODE_DPMS_STANDBY:
1551 case DRM_MODE_DPMS_SUSPEND:
28c97730 1552 DRM_DEBUG_KMS("crtc %d dpms on\n", pipe);
1b3c7a47
ZW
1553
1554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1555 temp = I915_READ(PCH_LVDS);
1556 if ((temp & LVDS_PORT_EN) == 0) {
1557 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1558 POSTING_READ(PCH_LVDS);
1559 }
1560 }
1561
32f9d658
ZW
1562 if (HAS_eDP) {
1563 /* enable eDP PLL */
f2b115e6 1564 ironlake_enable_pll_edp(crtc);
32f9d658
ZW
1565 } else {
1566 /* enable PCH DPLL */
1567 temp = I915_READ(pch_dpll_reg);
1568 if ((temp & DPLL_VCO_ENABLE) == 0) {
1569 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1570 I915_READ(pch_dpll_reg);
1571 }
2c07245f 1572
32f9d658
ZW
1573 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1574 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1575 /*
1576 * make the BPC in FDI Rx be consistent with that in
1577 * pipeconf reg.
1578 */
1579 temp &= ~(0x7 << 16);
1580 temp |= (pipe_bpc << 11);
32f9d658
ZW
1581 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE |
1582 FDI_SEL_PCDCLK |
1583 FDI_DP_PORT_WIDTH_X4); /* default 4 lanes */
1584 I915_READ(fdi_rx_reg);
1585 udelay(200);
1586
f2b115e6 1587 /* Enable CPU FDI TX PLL, always on for Ironlake */
32f9d658
ZW
1588 temp = I915_READ(fdi_tx_reg);
1589 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1590 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1591 I915_READ(fdi_tx_reg);
1592 udelay(100);
1593 }
2c07245f
ZW
1594 }
1595
8dd81a38
ZW
1596 /* Enable panel fitting for LVDS */
1597 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1598 temp = I915_READ(pf_ctl_reg);
b1f60b70 1599 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
8dd81a38
ZW
1600
1601 /* currently full aspect */
1602 I915_WRITE(pf_win_pos, 0);
1603
1604 I915_WRITE(pf_win_size,
1605 (dev_priv->panel_fixed_mode->hdisplay << 16) |
1606 (dev_priv->panel_fixed_mode->vdisplay));
1607 }
1608
2c07245f
ZW
1609 /* Enable CPU pipe */
1610 temp = I915_READ(pipeconf_reg);
1611 if ((temp & PIPEACONF_ENABLE) == 0) {
1612 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1613 I915_READ(pipeconf_reg);
1614 udelay(100);
1615 }
1616
1617 /* configure and enable CPU plane */
1618 temp = I915_READ(dspcntr_reg);
1619 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1620 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1621 /* Flush the plane changes */
1622 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1623 }
1624
32f9d658
ZW
1625 if (!HAS_eDP) {
1626 /* enable CPU FDI TX and PCH FDI RX */
1627 temp = I915_READ(fdi_tx_reg);
1628 temp |= FDI_TX_ENABLE;
1629 temp |= FDI_DP_PORT_WIDTH_X4; /* default */
1630 temp &= ~FDI_LINK_TRAIN_NONE;
1631 temp |= FDI_LINK_TRAIN_PATTERN_1;
1632 I915_WRITE(fdi_tx_reg, temp);
1633 I915_READ(fdi_tx_reg);
2c07245f 1634
32f9d658
ZW
1635 temp = I915_READ(fdi_rx_reg);
1636 temp &= ~FDI_LINK_TRAIN_NONE;
1637 temp |= FDI_LINK_TRAIN_PATTERN_1;
1638 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1639 I915_READ(fdi_rx_reg);
2c07245f 1640
32f9d658 1641 udelay(150);
2c07245f 1642
32f9d658
ZW
1643 /* Train FDI. */
1644 /* umask FDI RX Interrupt symbol_lock and bit_lock bit
1645 for train result */
1646 temp = I915_READ(fdi_rx_imr_reg);
1647 temp &= ~FDI_RX_SYMBOL_LOCK;
1648 temp &= ~FDI_RX_BIT_LOCK;
1649 I915_WRITE(fdi_rx_imr_reg, temp);
1650 I915_READ(fdi_rx_imr_reg);
1651 udelay(150);
2c07245f 1652
32f9d658 1653 temp = I915_READ(fdi_rx_iir_reg);
28c97730 1654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1655
32f9d658
ZW
1656 if ((temp & FDI_RX_BIT_LOCK) == 0) {
1657 for (j = 0; j < tries; j++) {
1658 temp = I915_READ(fdi_rx_iir_reg);
28c97730
ZY
1659 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n",
1660 temp);
32f9d658
ZW
1661 if (temp & FDI_RX_BIT_LOCK)
1662 break;
1663 udelay(200);
1664 }
1665 if (j != tries)
1666 I915_WRITE(fdi_rx_iir_reg,
1667 temp | FDI_RX_BIT_LOCK);
1668 else
28c97730 1669 DRM_DEBUG_KMS("train 1 fail\n");
32f9d658 1670 } else {
2c07245f
ZW
1671 I915_WRITE(fdi_rx_iir_reg,
1672 temp | FDI_RX_BIT_LOCK);
28c97730 1673 DRM_DEBUG_KMS("train 1 ok 2!\n");
32f9d658
ZW
1674 }
1675 temp = I915_READ(fdi_tx_reg);
1676 temp &= ~FDI_LINK_TRAIN_NONE;
1677 temp |= FDI_LINK_TRAIN_PATTERN_2;
1678 I915_WRITE(fdi_tx_reg, temp);
1679
1680 temp = I915_READ(fdi_rx_reg);
1681 temp &= ~FDI_LINK_TRAIN_NONE;
1682 temp |= FDI_LINK_TRAIN_PATTERN_2;
1683 I915_WRITE(fdi_rx_reg, temp);
2c07245f 1684
32f9d658 1685 udelay(150);
2c07245f 1686
32f9d658 1687 temp = I915_READ(fdi_rx_iir_reg);
28c97730 1688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1689
32f9d658
ZW
1690 if ((temp & FDI_RX_SYMBOL_LOCK) == 0) {
1691 for (j = 0; j < tries; j++) {
1692 temp = I915_READ(fdi_rx_iir_reg);
28c97730
ZY
1693 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n",
1694 temp);
32f9d658
ZW
1695 if (temp & FDI_RX_SYMBOL_LOCK)
1696 break;
1697 udelay(200);
1698 }
1699 if (j != tries) {
1700 I915_WRITE(fdi_rx_iir_reg,
1701 temp | FDI_RX_SYMBOL_LOCK);
28c97730 1702 DRM_DEBUG_KMS("train 2 ok 1!\n");
32f9d658 1703 } else
28c97730 1704 DRM_DEBUG_KMS("train 2 fail\n");
32f9d658 1705 } else {
2c07245f
ZW
1706 I915_WRITE(fdi_rx_iir_reg,
1707 temp | FDI_RX_SYMBOL_LOCK);
28c97730 1708 DRM_DEBUG_KMS("train 2 ok 2!\n");
32f9d658 1709 }
28c97730 1710 DRM_DEBUG_KMS("train done\n");
2c07245f 1711
32f9d658
ZW
1712 /* set transcoder timing */
1713 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1714 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1715 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2c07245f 1716
32f9d658
ZW
1717 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1718 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1719 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2c07245f 1720
32f9d658
ZW
1721 /* enable PCH transcoder */
1722 temp = I915_READ(transconf_reg);
8faf3b31
ZY
1723 /*
1724 * make the BPC in transcoder be consistent with
1725 * that in pipeconf reg.
1726 */
1727 temp &= ~PIPE_BPC_MASK;
1728 temp |= pipe_bpc;
32f9d658
ZW
1729 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
1730 I915_READ(transconf_reg);
2c07245f 1731
32f9d658
ZW
1732 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
1733 ;
2c07245f 1734
32f9d658 1735 /* enable normal */
2c07245f 1736
32f9d658
ZW
1737 temp = I915_READ(fdi_tx_reg);
1738 temp &= ~FDI_LINK_TRAIN_NONE;
1739 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1740 FDI_TX_ENHANCE_FRAME_ENABLE);
1741 I915_READ(fdi_tx_reg);
2c07245f 1742
32f9d658
ZW
1743 temp = I915_READ(fdi_rx_reg);
1744 temp &= ~FDI_LINK_TRAIN_NONE;
1745 I915_WRITE(fdi_rx_reg, temp | FDI_LINK_TRAIN_NONE |
1746 FDI_RX_ENHANCE_FRAME_ENABLE);
1747 I915_READ(fdi_rx_reg);
2c07245f 1748
32f9d658
ZW
1749 /* wait one idle pattern time */
1750 udelay(100);
1751
1752 }
2c07245f
ZW
1753
1754 intel_crtc_load_lut(crtc);
1755
1756 break;
1757 case DRM_MODE_DPMS_OFF:
28c97730 1758 DRM_DEBUG_KMS("crtc %d dpms off\n", pipe);
2c07245f 1759
c062df61 1760 drm_vblank_off(dev, pipe);
2c07245f
ZW
1761 /* Disable display plane */
1762 temp = I915_READ(dspcntr_reg);
1763 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
1764 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
1765 /* Flush the plane changes */
1766 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1767 I915_READ(dspbase_reg);
1768 }
1769
1b3c7a47
ZW
1770 i915_disable_vga(dev);
1771
2c07245f
ZW
1772 /* disable cpu pipe, disable after all planes disabled */
1773 temp = I915_READ(pipeconf_reg);
1774 if ((temp & PIPEACONF_ENABLE) != 0) {
1775 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1776 I915_READ(pipeconf_reg);
249c0e64 1777 n = 0;
2c07245f 1778 /* wait for cpu pipe off, pipe state */
249c0e64
ZW
1779 while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
1780 n++;
1781 if (n < 60) {
1782 udelay(500);
1783 continue;
1784 } else {
28c97730
ZY
1785 DRM_DEBUG_KMS("pipe %d off delay\n",
1786 pipe);
249c0e64
ZW
1787 break;
1788 }
1789 }
2c07245f 1790 } else
28c97730 1791 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2c07245f 1792
1b3c7a47
ZW
1793 udelay(100);
1794
1795 /* Disable PF */
1796 temp = I915_READ(pf_ctl_reg);
1797 if ((temp & PF_ENABLE) != 0) {
1798 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
1799 I915_READ(pf_ctl_reg);
32f9d658 1800 }
1b3c7a47 1801 I915_WRITE(pf_win_size, 0);
32f9d658 1802
2c07245f
ZW
1803 /* disable CPU FDI tx and PCH FDI rx */
1804 temp = I915_READ(fdi_tx_reg);
1805 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
1806 I915_READ(fdi_tx_reg);
1807
1808 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1809 /* BPC in FDI rx is consistent with that in pipeconf */
1810 temp &= ~(0x07 << 16);
1811 temp |= (pipe_bpc << 11);
2c07245f
ZW
1812 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
1813 I915_READ(fdi_rx_reg);
1814
249c0e64
ZW
1815 udelay(100);
1816
2c07245f
ZW
1817 /* still set train pattern 1 */
1818 temp = I915_READ(fdi_tx_reg);
1819 temp &= ~FDI_LINK_TRAIN_NONE;
1820 temp |= FDI_LINK_TRAIN_PATTERN_1;
1821 I915_WRITE(fdi_tx_reg, temp);
1822
1823 temp = I915_READ(fdi_rx_reg);
1824 temp &= ~FDI_LINK_TRAIN_NONE;
1825 temp |= FDI_LINK_TRAIN_PATTERN_1;
1826 I915_WRITE(fdi_rx_reg, temp);
1827
249c0e64
ZW
1828 udelay(100);
1829
1b3c7a47
ZW
1830 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1831 temp = I915_READ(PCH_LVDS);
1832 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
1833 I915_READ(PCH_LVDS);
1834 udelay(100);
1835 }
1836
2c07245f
ZW
1837 /* disable PCH transcoder */
1838 temp = I915_READ(transconf_reg);
1839 if ((temp & TRANS_ENABLE) != 0) {
1840 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
1841 I915_READ(transconf_reg);
249c0e64 1842 n = 0;
2c07245f 1843 /* wait for PCH transcoder off, transcoder state */
249c0e64
ZW
1844 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
1845 n++;
1846 if (n < 60) {
1847 udelay(500);
1848 continue;
1849 } else {
28c97730
ZY
1850 DRM_DEBUG_KMS("transcoder %d off "
1851 "delay\n", pipe);
249c0e64
ZW
1852 break;
1853 }
1854 }
2c07245f 1855 }
8faf3b31
ZY
1856 temp = I915_READ(transconf_reg);
1857 /* BPC in transcoder is consistent with that in pipeconf */
1858 temp &= ~PIPE_BPC_MASK;
1859 temp |= pipe_bpc;
1860 I915_WRITE(transconf_reg, temp);
1861 I915_READ(transconf_reg);
1b3c7a47
ZW
1862 udelay(100);
1863
2c07245f
ZW
1864 /* disable PCH DPLL */
1865 temp = I915_READ(pch_dpll_reg);
1866 if ((temp & DPLL_VCO_ENABLE) != 0) {
1867 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
1868 I915_READ(pch_dpll_reg);
1869 }
1870
1b3c7a47 1871 if (HAS_eDP) {
f2b115e6 1872 ironlake_disable_pll_edp(crtc);
2c07245f
ZW
1873 }
1874
1b3c7a47
ZW
1875 temp = I915_READ(fdi_rx_reg);
1876 temp &= ~FDI_SEL_PCDCLK;
1877 I915_WRITE(fdi_rx_reg, temp);
1878 I915_READ(fdi_rx_reg);
1879
1880 temp = I915_READ(fdi_rx_reg);
1881 temp &= ~FDI_RX_PLL_ENABLE;
1882 I915_WRITE(fdi_rx_reg, temp);
1883 I915_READ(fdi_rx_reg);
1884
249c0e64
ZW
1885 /* Disable CPU FDI TX PLL */
1886 temp = I915_READ(fdi_tx_reg);
1887 if ((temp & FDI_TX_PLL_ENABLE) != 0) {
1888 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
1889 I915_READ(fdi_tx_reg);
1890 udelay(100);
1891 }
1892
2c07245f 1893 /* Wait for the clocks to turn off. */
1b3c7a47 1894 udelay(100);
2c07245f
ZW
1895 break;
1896 }
1897}
1898
02e792fb
DV
1899static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
1900{
1901 struct intel_overlay *overlay;
03f77ea5 1902 int ret;
02e792fb
DV
1903
1904 if (!enable && intel_crtc->overlay) {
1905 overlay = intel_crtc->overlay;
1906 mutex_lock(&overlay->dev->struct_mutex);
03f77ea5
DV
1907 for (;;) {
1908 ret = intel_overlay_switch_off(overlay);
1909 if (ret == 0)
1910 break;
1911
1912 ret = intel_overlay_recover_from_interrupt(overlay, 0);
1913 if (ret != 0) {
1914 /* overlay doesn't react anymore. Usually
1915 * results in a black screen and an unkillable
1916 * X server. */
1917 BUG();
1918 overlay->hw_wedged = HW_WEDGED;
1919 break;
1920 }
1921 }
02e792fb
DV
1922 mutex_unlock(&overlay->dev->struct_mutex);
1923 }
1924 /* Let userspace switch the overlay on again. In most cases userspace
1925 * has to recompute where to put it anyway. */
1926
1927 return;
1928}
1929
2c07245f 1930static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
79e53945
JB
1931{
1932 struct drm_device *dev = crtc->dev;
79e53945
JB
1933 struct drm_i915_private *dev_priv = dev->dev_private;
1934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1935 int pipe = intel_crtc->pipe;
80824003 1936 int plane = intel_crtc->plane;
79e53945 1937 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
1938 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1939 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
1940 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1941 u32 temp;
79e53945
JB
1942
1943 /* XXX: When our outputs are all unaware of DPMS modes other than off
1944 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1945 */
1946 switch (mode) {
1947 case DRM_MODE_DPMS_ON:
1948 case DRM_MODE_DPMS_STANDBY:
1949 case DRM_MODE_DPMS_SUSPEND:
629598da
JB
1950 intel_update_watermarks(dev);
1951
79e53945
JB
1952 /* Enable the DPLL */
1953 temp = I915_READ(dpll_reg);
1954 if ((temp & DPLL_VCO_ENABLE) == 0) {
1955 I915_WRITE(dpll_reg, temp);
1956 I915_READ(dpll_reg);
1957 /* Wait for the clocks to stabilize. */
1958 udelay(150);
1959 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1960 I915_READ(dpll_reg);
1961 /* Wait for the clocks to stabilize. */
1962 udelay(150);
1963 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1964 I915_READ(dpll_reg);
1965 /* Wait for the clocks to stabilize. */
1966 udelay(150);
1967 }
1968
1969 /* Enable the pipe */
1970 temp = I915_READ(pipeconf_reg);
1971 if ((temp & PIPEACONF_ENABLE) == 0)
1972 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1973
1974 /* Enable the plane */
1975 temp = I915_READ(dspcntr_reg);
1976 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1977 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1978 /* Flush the plane changes */
1979 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1980 }
1981
1982 intel_crtc_load_lut(crtc);
1983
74dff282
JB
1984 if ((IS_I965G(dev) || plane == 0))
1985 intel_update_fbc(crtc, &crtc->mode);
80824003 1986
79e53945 1987 /* Give the overlay scaler a chance to enable if it's on this pipe */
02e792fb 1988 intel_crtc_dpms_overlay(intel_crtc, true);
79e53945
JB
1989 break;
1990 case DRM_MODE_DPMS_OFF:
7662c8bd 1991 intel_update_watermarks(dev);
02e792fb 1992
79e53945 1993 /* Give the overlay scaler a chance to disable if it's on this pipe */
02e792fb 1994 intel_crtc_dpms_overlay(intel_crtc, false);
778c9026 1995 drm_vblank_off(dev, pipe);
79e53945 1996
e70236a8
JB
1997 if (dev_priv->cfb_plane == plane &&
1998 dev_priv->display.disable_fbc)
1999 dev_priv->display.disable_fbc(dev);
80824003 2000
79e53945 2001 /* Disable the VGA plane that we never use */
24f119c7 2002 i915_disable_vga(dev);
79e53945
JB
2003
2004 /* Disable display plane */
2005 temp = I915_READ(dspcntr_reg);
2006 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2007 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2008 /* Flush the plane changes */
2009 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2010 I915_READ(dspbase_reg);
2011 }
2012
2013 if (!IS_I9XX(dev)) {
2014 /* Wait for vblank for the disable to take effect */
2015 intel_wait_for_vblank(dev);
2016 }
2017
2018 /* Next, disable display pipes */
2019 temp = I915_READ(pipeconf_reg);
2020 if ((temp & PIPEACONF_ENABLE) != 0) {
2021 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2022 I915_READ(pipeconf_reg);
2023 }
2024
2025 /* Wait for vblank for the disable to take effect. */
2026 intel_wait_for_vblank(dev);
2027
2028 temp = I915_READ(dpll_reg);
2029 if ((temp & DPLL_VCO_ENABLE) != 0) {
2030 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2031 I915_READ(dpll_reg);
2032 }
2033
2034 /* Wait for the clocks to turn off. */
2035 udelay(150);
2036 break;
2037 }
2c07245f
ZW
2038}
2039
2040/**
2041 * Sets the power management mode of the pipe and plane.
2042 *
2043 * This code should probably grow support for turning the cursor off and back
2044 * on appropriately at the same time as we're turning the pipe off/on.
2045 */
2046static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2047{
2048 struct drm_device *dev = crtc->dev;
e70236a8 2049 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2050 struct drm_i915_master_private *master_priv;
2051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2052 int pipe = intel_crtc->pipe;
2053 bool enabled;
2054
e70236a8 2055 dev_priv->display.dpms(crtc, mode);
79e53945 2056
65655d4a
DV
2057 intel_crtc->dpms_mode = mode;
2058
79e53945
JB
2059 if (!dev->primary->master)
2060 return;
2061
2062 master_priv = dev->primary->master->driver_priv;
2063 if (!master_priv->sarea_priv)
2064 return;
2065
2066 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2067
2068 switch (pipe) {
2069 case 0:
2070 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2071 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2072 break;
2073 case 1:
2074 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2075 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2076 break;
2077 default:
2078 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2079 break;
2080 }
79e53945
JB
2081}
2082
2083static void intel_crtc_prepare (struct drm_crtc *crtc)
2084{
2085 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2086 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2087}
2088
2089static void intel_crtc_commit (struct drm_crtc *crtc)
2090{
2091 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2092 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2093}
2094
2095void intel_encoder_prepare (struct drm_encoder *encoder)
2096{
2097 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2098 /* lvds has its own version of prepare see intel_lvds_prepare */
2099 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2100}
2101
2102void intel_encoder_commit (struct drm_encoder *encoder)
2103{
2104 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2105 /* lvds has its own version of commit see intel_lvds_commit */
2106 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2107}
2108
2109static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2110 struct drm_display_mode *mode,
2111 struct drm_display_mode *adjusted_mode)
2112{
2c07245f 2113 struct drm_device *dev = crtc->dev;
f2b115e6 2114 if (IS_IRONLAKE(dev)) {
2c07245f
ZW
2115 /* FDI link clock is fixed at 2.7G */
2116 if (mode->clock * 3 > 27000 * 4)
2117 return MODE_CLOCK_HIGH;
2118 }
79e53945
JB
2119 return true;
2120}
2121
e70236a8
JB
2122static int i945_get_display_clock_speed(struct drm_device *dev)
2123{
2124 return 400000;
2125}
79e53945 2126
e70236a8 2127static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2128{
e70236a8
JB
2129 return 333000;
2130}
79e53945 2131
e70236a8
JB
2132static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2133{
2134 return 200000;
2135}
79e53945 2136
e70236a8
JB
2137static int i915gm_get_display_clock_speed(struct drm_device *dev)
2138{
2139 u16 gcfgc = 0;
79e53945 2140
e70236a8
JB
2141 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2142
2143 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2144 return 133000;
2145 else {
2146 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2147 case GC_DISPLAY_CLOCK_333_MHZ:
2148 return 333000;
2149 default:
2150 case GC_DISPLAY_CLOCK_190_200_MHZ:
2151 return 190000;
79e53945 2152 }
e70236a8
JB
2153 }
2154}
2155
2156static int i865_get_display_clock_speed(struct drm_device *dev)
2157{
2158 return 266000;
2159}
2160
2161static int i855_get_display_clock_speed(struct drm_device *dev)
2162{
2163 u16 hpllcc = 0;
2164 /* Assume that the hardware is in the high speed state. This
2165 * should be the default.
2166 */
2167 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2168 case GC_CLOCK_133_200:
2169 case GC_CLOCK_100_200:
2170 return 200000;
2171 case GC_CLOCK_166_250:
2172 return 250000;
2173 case GC_CLOCK_100_133:
79e53945 2174 return 133000;
e70236a8 2175 }
79e53945 2176
e70236a8
JB
2177 /* Shouldn't happen */
2178 return 0;
2179}
79e53945 2180
e70236a8
JB
2181static int i830_get_display_clock_speed(struct drm_device *dev)
2182{
2183 return 133000;
79e53945
JB
2184}
2185
79e53945
JB
2186/**
2187 * Return the pipe currently connected to the panel fitter,
2188 * or -1 if the panel fitter is not present or not in use
2189 */
02e792fb 2190int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2191{
2192 struct drm_i915_private *dev_priv = dev->dev_private;
2193 u32 pfit_control;
2194
2195 /* i830 doesn't have a panel fitter */
2196 if (IS_I830(dev))
2197 return -1;
2198
2199 pfit_control = I915_READ(PFIT_CONTROL);
2200
2201 /* See if the panel fitter is in use */
2202 if ((pfit_control & PFIT_ENABLE) == 0)
2203 return -1;
2204
2205 /* 965 can place panel fitter on either pipe */
2206 if (IS_I965G(dev))
2207 return (pfit_control >> 29) & 0x3;
2208
2209 /* older chips can only use pipe 1 */
2210 return 1;
2211}
2212
2c07245f
ZW
2213struct fdi_m_n {
2214 u32 tu;
2215 u32 gmch_m;
2216 u32 gmch_n;
2217 u32 link_m;
2218 u32 link_n;
2219};
2220
2221static void
2222fdi_reduce_ratio(u32 *num, u32 *den)
2223{
2224 while (*num > 0xffffff || *den > 0xffffff) {
2225 *num >>= 1;
2226 *den >>= 1;
2227 }
2228}
2229
2230#define DATA_N 0x800000
2231#define LINK_N 0x80000
2232
2233static void
f2b115e6
AJ
2234ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2235 int link_clock, struct fdi_m_n *m_n)
2c07245f
ZW
2236{
2237 u64 temp;
2238
2239 m_n->tu = 64; /* default size */
2240
2241 temp = (u64) DATA_N * pixel_clock;
2242 temp = div_u64(temp, link_clock);
58a27471
ZW
2243 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2244 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2245 m_n->gmch_n = DATA_N;
2246 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2247
2248 temp = (u64) LINK_N * pixel_clock;
2249 m_n->link_m = div_u64(temp, link_clock);
2250 m_n->link_n = LINK_N;
2251 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2252}
2253
2254
7662c8bd
SL
2255struct intel_watermark_params {
2256 unsigned long fifo_size;
2257 unsigned long max_wm;
2258 unsigned long default_wm;
2259 unsigned long guard_size;
2260 unsigned long cacheline_size;
2261};
2262
f2b115e6
AJ
2263/* Pineview has different values for various configs */
2264static struct intel_watermark_params pineview_display_wm = {
2265 PINEVIEW_DISPLAY_FIFO,
2266 PINEVIEW_MAX_WM,
2267 PINEVIEW_DFT_WM,
2268 PINEVIEW_GUARD_WM,
2269 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2270};
f2b115e6
AJ
2271static struct intel_watermark_params pineview_display_hplloff_wm = {
2272 PINEVIEW_DISPLAY_FIFO,
2273 PINEVIEW_MAX_WM,
2274 PINEVIEW_DFT_HPLLOFF_WM,
2275 PINEVIEW_GUARD_WM,
2276 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2277};
f2b115e6
AJ
2278static struct intel_watermark_params pineview_cursor_wm = {
2279 PINEVIEW_CURSOR_FIFO,
2280 PINEVIEW_CURSOR_MAX_WM,
2281 PINEVIEW_CURSOR_DFT_WM,
2282 PINEVIEW_CURSOR_GUARD_WM,
2283 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2284};
f2b115e6
AJ
2285static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2286 PINEVIEW_CURSOR_FIFO,
2287 PINEVIEW_CURSOR_MAX_WM,
2288 PINEVIEW_CURSOR_DFT_WM,
2289 PINEVIEW_CURSOR_GUARD_WM,
2290 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2291};
0e442c60
JB
2292static struct intel_watermark_params g4x_wm_info = {
2293 G4X_FIFO_SIZE,
2294 G4X_MAX_WM,
2295 G4X_MAX_WM,
2296 2,
2297 G4X_FIFO_LINE_SIZE,
2298};
7662c8bd 2299static struct intel_watermark_params i945_wm_info = {
dff33cfc 2300 I945_FIFO_SIZE,
7662c8bd
SL
2301 I915_MAX_WM,
2302 1,
dff33cfc
JB
2303 2,
2304 I915_FIFO_LINE_SIZE
7662c8bd
SL
2305};
2306static struct intel_watermark_params i915_wm_info = {
dff33cfc 2307 I915_FIFO_SIZE,
7662c8bd
SL
2308 I915_MAX_WM,
2309 1,
dff33cfc 2310 2,
7662c8bd
SL
2311 I915_FIFO_LINE_SIZE
2312};
2313static struct intel_watermark_params i855_wm_info = {
2314 I855GM_FIFO_SIZE,
2315 I915_MAX_WM,
2316 1,
dff33cfc 2317 2,
7662c8bd
SL
2318 I830_FIFO_LINE_SIZE
2319};
2320static struct intel_watermark_params i830_wm_info = {
2321 I830_FIFO_SIZE,
2322 I915_MAX_WM,
2323 1,
dff33cfc 2324 2,
7662c8bd
SL
2325 I830_FIFO_LINE_SIZE
2326};
2327
dff33cfc
JB
2328/**
2329 * intel_calculate_wm - calculate watermark level
2330 * @clock_in_khz: pixel clock
2331 * @wm: chip FIFO params
2332 * @pixel_size: display pixel size
2333 * @latency_ns: memory latency for the platform
2334 *
2335 * Calculate the watermark level (the level at which the display plane will
2336 * start fetching from memory again). Each chip has a different display
2337 * FIFO size and allocation, so the caller needs to figure that out and pass
2338 * in the correct intel_watermark_params structure.
2339 *
2340 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2341 * on the pixel size. When it reaches the watermark level, it'll start
2342 * fetching FIFO line sized based chunks from memory until the FIFO fills
2343 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2344 * will occur, and a display engine hang could result.
2345 */
7662c8bd
SL
2346static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2347 struct intel_watermark_params *wm,
2348 int pixel_size,
2349 unsigned long latency_ns)
2350{
390c4dd4 2351 long entries_required, wm_size;
dff33cfc 2352
d660467c
JB
2353 /*
2354 * Note: we need to make sure we don't overflow for various clock &
2355 * latency values.
2356 * clocks go from a few thousand to several hundred thousand.
2357 * latency is usually a few thousand
2358 */
2359 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2360 1000;
dff33cfc 2361 entries_required /= wm->cacheline_size;
7662c8bd 2362
28c97730 2363 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2364
2365 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2366
28c97730 2367 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2368
390c4dd4
JB
2369 /* Don't promote wm_size to unsigned... */
2370 if (wm_size > (long)wm->max_wm)
7662c8bd 2371 wm_size = wm->max_wm;
390c4dd4 2372 if (wm_size <= 0)
7662c8bd
SL
2373 wm_size = wm->default_wm;
2374 return wm_size;
2375}
2376
2377struct cxsr_latency {
2378 int is_desktop;
2379 unsigned long fsb_freq;
2380 unsigned long mem_freq;
2381 unsigned long display_sr;
2382 unsigned long display_hpll_disable;
2383 unsigned long cursor_sr;
2384 unsigned long cursor_hpll_disable;
2385};
2386
2387static struct cxsr_latency cxsr_latency_table[] = {
2388 {1, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2389 {1, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2390 {1, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2391
2392 {1, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2393 {1, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2394 {1, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2395
2396 {1, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2397 {1, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2398 {1, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2399
2400 {0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2401 {0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2402 {0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2403
2404 {0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2405 {0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2406 {0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2407
2408 {0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2409 {0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2410 {0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2411};
2412
2413static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int fsb,
2414 int mem)
2415{
2416 int i;
2417 struct cxsr_latency *latency;
2418
2419 if (fsb == 0 || mem == 0)
2420 return NULL;
2421
2422 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2423 latency = &cxsr_latency_table[i];
2424 if (is_desktop == latency->is_desktop &&
decbbcda
JSR
2425 fsb == latency->fsb_freq && mem == latency->mem_freq)
2426 return latency;
7662c8bd 2427 }
decbbcda 2428
28c97730 2429 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
2430
2431 return NULL;
7662c8bd
SL
2432}
2433
f2b115e6 2434static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
2435{
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 u32 reg;
2438
2439 /* deactivate cxsr */
2440 reg = I915_READ(DSPFW3);
f2b115e6 2441 reg &= ~(PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
2442 I915_WRITE(DSPFW3, reg);
2443 DRM_INFO("Big FIFO is disabled\n");
2444}
2445
f2b115e6
AJ
2446static void pineview_enable_cxsr(struct drm_device *dev, unsigned long clock,
2447 int pixel_size)
7662c8bd
SL
2448{
2449 struct drm_i915_private *dev_priv = dev->dev_private;
2450 u32 reg;
2451 unsigned long wm;
2452 struct cxsr_latency *latency;
2453
f2b115e6 2454 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->fsb_freq,
7662c8bd
SL
2455 dev_priv->mem_freq);
2456 if (!latency) {
28c97730 2457 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
f2b115e6 2458 pineview_disable_cxsr(dev);
7662c8bd
SL
2459 return;
2460 }
2461
2462 /* Display SR */
f2b115e6 2463 wm = intel_calculate_wm(clock, &pineview_display_wm, pixel_size,
7662c8bd
SL
2464 latency->display_sr);
2465 reg = I915_READ(DSPFW1);
2466 reg &= 0x7fffff;
2467 reg |= wm << 23;
2468 I915_WRITE(DSPFW1, reg);
28c97730 2469 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
7662c8bd
SL
2470
2471 /* cursor SR */
f2b115e6 2472 wm = intel_calculate_wm(clock, &pineview_cursor_wm, pixel_size,
7662c8bd
SL
2473 latency->cursor_sr);
2474 reg = I915_READ(DSPFW3);
2475 reg &= ~(0x3f << 24);
2476 reg |= (wm & 0x3f) << 24;
2477 I915_WRITE(DSPFW3, reg);
2478
2479 /* Display HPLL off SR */
f2b115e6 2480 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
7662c8bd
SL
2481 latency->display_hpll_disable, I915_FIFO_LINE_SIZE);
2482 reg = I915_READ(DSPFW3);
2483 reg &= 0xfffffe00;
2484 reg |= wm & 0x1ff;
2485 I915_WRITE(DSPFW3, reg);
2486
2487 /* cursor HPLL off SR */
f2b115e6 2488 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, pixel_size,
7662c8bd
SL
2489 latency->cursor_hpll_disable);
2490 reg = I915_READ(DSPFW3);
2491 reg &= ~(0x3f << 16);
2492 reg |= (wm & 0x3f) << 16;
2493 I915_WRITE(DSPFW3, reg);
28c97730 2494 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
7662c8bd
SL
2495
2496 /* activate cxsr */
2497 reg = I915_READ(DSPFW3);
f2b115e6 2498 reg |= PINEVIEW_SELF_REFRESH_EN;
7662c8bd
SL
2499 I915_WRITE(DSPFW3, reg);
2500
2501 DRM_INFO("Big FIFO is enabled\n");
2502
2503 return;
2504}
2505
bcc24fb4
JB
2506/*
2507 * Latency for FIFO fetches is dependent on several factors:
2508 * - memory configuration (speed, channels)
2509 * - chipset
2510 * - current MCH state
2511 * It can be fairly high in some situations, so here we assume a fairly
2512 * pessimal value. It's a tradeoff between extra memory fetches (if we
2513 * set this value too high, the FIFO will fetch frequently to stay full)
2514 * and power consumption (set it too low to save power and we might see
2515 * FIFO underruns and display "flicker").
2516 *
2517 * A value of 5us seems to be a good balance; safe for very low end
2518 * platforms but not overly aggressive on lower latency configs.
2519 */
69e302a9 2520static const int latency_ns = 5000;
7662c8bd 2521
e70236a8 2522static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
2523{
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 uint32_t dsparb = I915_READ(DSPARB);
2526 int size;
2527
e70236a8 2528 if (plane == 0)
f3601326 2529 size = dsparb & 0x7f;
e70236a8
JB
2530 else
2531 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
2532 (dsparb & 0x7f);
dff33cfc 2533
28c97730
ZY
2534 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2535 plane ? "B" : "A", size);
dff33cfc
JB
2536
2537 return size;
2538}
7662c8bd 2539
e70236a8
JB
2540static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2541{
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 uint32_t dsparb = I915_READ(DSPARB);
2544 int size;
2545
2546 if (plane == 0)
2547 size = dsparb & 0x1ff;
2548 else
2549 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
2550 (dsparb & 0x1ff);
2551 size >>= 1; /* Convert to cachelines */
dff33cfc 2552
28c97730
ZY
2553 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2554 plane ? "B" : "A", size);
dff33cfc
JB
2555
2556 return size;
2557}
7662c8bd 2558
e70236a8
JB
2559static int i845_get_fifo_size(struct drm_device *dev, int plane)
2560{
2561 struct drm_i915_private *dev_priv = dev->dev_private;
2562 uint32_t dsparb = I915_READ(DSPARB);
2563 int size;
2564
2565 size = dsparb & 0x7f;
2566 size >>= 2; /* Convert to cachelines */
2567
28c97730
ZY
2568 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2569 plane ? "B" : "A",
e70236a8
JB
2570 size);
2571
2572 return size;
2573}
2574
2575static int i830_get_fifo_size(struct drm_device *dev, int plane)
2576{
2577 struct drm_i915_private *dev_priv = dev->dev_private;
2578 uint32_t dsparb = I915_READ(DSPARB);
2579 int size;
2580
2581 size = dsparb & 0x7f;
2582 size >>= 1; /* Convert to cachelines */
2583
28c97730
ZY
2584 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2585 plane ? "B" : "A", size);
e70236a8
JB
2586
2587 return size;
2588}
2589
0e442c60
JB
2590static void g4x_update_wm(struct drm_device *dev, int planea_clock,
2591 int planeb_clock, int sr_hdisplay, int pixel_size)
652c393a
JB
2592{
2593 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
2594 int total_size, cacheline_size;
2595 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
2596 struct intel_watermark_params planea_params, planeb_params;
2597 unsigned long line_time_us;
2598 int sr_clock, sr_entries = 0, entries_required;
652c393a 2599
0e442c60
JB
2600 /* Create copies of the base settings for each pipe */
2601 planea_params = planeb_params = g4x_wm_info;
2602
2603 /* Grab a couple of global values before we overwrite them */
2604 total_size = planea_params.fifo_size;
2605 cacheline_size = planea_params.cacheline_size;
2606
2607 /*
2608 * Note: we need to make sure we don't overflow for various clock &
2609 * latency values.
2610 * clocks go from a few thousand to several hundred thousand.
2611 * latency is usually a few thousand
2612 */
2613 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
2614 1000;
2615 entries_required /= G4X_FIFO_LINE_SIZE;
2616 planea_wm = entries_required + planea_params.guard_size;
2617
2618 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
2619 1000;
2620 entries_required /= G4X_FIFO_LINE_SIZE;
2621 planeb_wm = entries_required + planeb_params.guard_size;
2622
2623 cursora_wm = cursorb_wm = 16;
2624 cursor_sr = 32;
2625
2626 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2627
2628 /* Calc sr entries for one plane configs */
2629 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2630 /* self-refresh has much higher latency */
69e302a9 2631 static const int sr_latency_ns = 12000;
0e442c60
JB
2632
2633 sr_clock = planea_clock ? planea_clock : planeb_clock;
2634 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2635
2636 /* Use ns/us then divide to preserve precision */
2637 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2638 pixel_size * sr_hdisplay) / 1000;
2639 sr_entries = roundup(sr_entries / cacheline_size, 1);
2640 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2641 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2642 } else {
2643 /* Turn off self refresh if both pipes are enabled */
2644 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2645 & ~FW_BLC_SELF_EN);
0e442c60
JB
2646 }
2647
2648 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
2649 planea_wm, planeb_wm, sr_entries);
2650
2651 planea_wm &= 0x3f;
2652 planeb_wm &= 0x3f;
2653
2654 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
2655 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
2656 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
2657 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
2658 (cursora_wm << DSPFW_CURSORA_SHIFT));
2659 /* HPLL off in SR has some issues on G4x... disable it */
2660 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
2661 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
2662}
2663
1dc7546d
JB
2664static void i965_update_wm(struct drm_device *dev, int planea_clock,
2665 int planeb_clock, int sr_hdisplay, int pixel_size)
7662c8bd
SL
2666{
2667 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
2668 unsigned long line_time_us;
2669 int sr_clock, sr_entries, srwm = 1;
2670
2671 /* Calc sr entries for one plane configs */
2672 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2673 /* self-refresh has much higher latency */
69e302a9 2674 static const int sr_latency_ns = 12000;
1dc7546d
JB
2675
2676 sr_clock = planea_clock ? planea_clock : planeb_clock;
2677 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2678
2679 /* Use ns/us then divide to preserve precision */
2680 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2681 pixel_size * sr_hdisplay) / 1000;
2682 sr_entries = roundup(sr_entries / I915_FIFO_LINE_SIZE, 1);
2683 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2684 srwm = I945_FIFO_SIZE - sr_entries;
2685 if (srwm < 0)
2686 srwm = 1;
2687 srwm &= 0x3f;
2688 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2689 } else {
2690 /* Turn off self refresh if both pipes are enabled */
2691 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2692 & ~FW_BLC_SELF_EN);
1dc7546d 2693 }
7662c8bd 2694
1dc7546d
JB
2695 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2696 srwm);
7662c8bd
SL
2697
2698 /* 965 has limitations... */
1dc7546d
JB
2699 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
2700 (8 << 0));
7662c8bd
SL
2701 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
2702}
2703
2704static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
2705 int planeb_clock, int sr_hdisplay, int pixel_size)
2706{
2707 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
2708 uint32_t fwater_lo;
2709 uint32_t fwater_hi;
2710 int total_size, cacheline_size, cwm, srwm = 1;
2711 int planea_wm, planeb_wm;
2712 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
2713 unsigned long line_time_us;
2714 int sr_clock, sr_entries = 0;
2715
dff33cfc 2716 /* Create copies of the base settings for each pipe */
7662c8bd 2717 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 2718 planea_params = planeb_params = i945_wm_info;
7662c8bd 2719 else if (IS_I9XX(dev))
dff33cfc 2720 planea_params = planeb_params = i915_wm_info;
7662c8bd 2721 else
dff33cfc 2722 planea_params = planeb_params = i855_wm_info;
7662c8bd 2723
dff33cfc
JB
2724 /* Grab a couple of global values before we overwrite them */
2725 total_size = planea_params.fifo_size;
2726 cacheline_size = planea_params.cacheline_size;
7662c8bd 2727
dff33cfc 2728 /* Update per-plane FIFO sizes */
e70236a8
JB
2729 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
2730 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 2731
dff33cfc
JB
2732 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
2733 pixel_size, latency_ns);
2734 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
2735 pixel_size, latency_ns);
28c97730 2736 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
2737
2738 /*
2739 * Overlay gets an aggressive default since video jitter is bad.
2740 */
2741 cwm = 2;
2742
dff33cfc 2743 /* Calc sr entries for one plane configs */
652c393a
JB
2744 if (HAS_FW_BLC(dev) && sr_hdisplay &&
2745 (!planea_clock || !planeb_clock)) {
dff33cfc 2746 /* self-refresh has much higher latency */
69e302a9 2747 static const int sr_latency_ns = 6000;
dff33cfc 2748
7662c8bd 2749 sr_clock = planea_clock ? planea_clock : planeb_clock;
dff33cfc
JB
2750 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2751
2752 /* Use ns/us then divide to preserve precision */
2753 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2754 pixel_size * sr_hdisplay) / 1000;
2755 sr_entries = roundup(sr_entries / cacheline_size, 1);
28c97730 2756 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
2757 srwm = total_size - sr_entries;
2758 if (srwm < 0)
2759 srwm = 1;
652c393a 2760 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN | (srwm & 0x3f));
33c5fd12
DJ
2761 } else {
2762 /* Turn off self refresh if both pipes are enabled */
2763 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2764 & ~FW_BLC_SELF_EN);
7662c8bd
SL
2765 }
2766
28c97730 2767 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 2768 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 2769
dff33cfc
JB
2770 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2771 fwater_hi = (cwm & 0x1f);
2772
2773 /* Set request length to 8 cachelines per fetch */
2774 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2775 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
2776
2777 I915_WRITE(FW_BLC, fwater_lo);
2778 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
2779}
2780
e70236a8
JB
2781static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
2782 int unused2, int pixel_size)
7662c8bd
SL
2783{
2784 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 2785 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 2786 int planea_wm;
7662c8bd 2787
e70236a8 2788 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 2789
dff33cfc
JB
2790 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
2791 pixel_size, latency_ns);
f3601326
JB
2792 fwater_lo |= (3<<8) | planea_wm;
2793
28c97730 2794 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
2795
2796 I915_WRITE(FW_BLC, fwater_lo);
2797}
2798
2799/**
2800 * intel_update_watermarks - update FIFO watermark values based on current modes
2801 *
2802 * Calculate watermark values for the various WM regs based on current mode
2803 * and plane configuration.
2804 *
2805 * There are several cases to deal with here:
2806 * - normal (i.e. non-self-refresh)
2807 * - self-refresh (SR) mode
2808 * - lines are large relative to FIFO size (buffer can hold up to 2)
2809 * - lines are small relative to FIFO size (buffer can hold more than 2
2810 * lines), so need to account for TLB latency
2811 *
2812 * The normal calculation is:
2813 * watermark = dotclock * bytes per pixel * latency
2814 * where latency is platform & configuration dependent (we assume pessimal
2815 * values here).
2816 *
2817 * The SR calculation is:
2818 * watermark = (trunc(latency/line time)+1) * surface width *
2819 * bytes per pixel
2820 * where
2821 * line time = htotal / dotclock
2822 * and latency is assumed to be high, as above.
2823 *
2824 * The final value programmed to the register should always be rounded up,
2825 * and include an extra 2 entries to account for clock crossings.
2826 *
2827 * We don't use the sprite, so we can ignore that. And on Crestline we have
2828 * to set the non-SR watermarks to 8.
2829 */
2830static void intel_update_watermarks(struct drm_device *dev)
2831{
e70236a8 2832 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
2833 struct drm_crtc *crtc;
2834 struct intel_crtc *intel_crtc;
2835 int sr_hdisplay = 0;
2836 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
2837 int enabled = 0, pixel_size = 0;
2838
c03342fa
ZW
2839 if (!dev_priv->display.update_wm)
2840 return;
2841
7662c8bd
SL
2842 /* Get the clock config from both planes */
2843 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2844 intel_crtc = to_intel_crtc(crtc);
2845 if (crtc->enabled) {
2846 enabled++;
2847 if (intel_crtc->plane == 0) {
28c97730 2848 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
7662c8bd
SL
2849 intel_crtc->pipe, crtc->mode.clock);
2850 planea_clock = crtc->mode.clock;
2851 } else {
28c97730 2852 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
7662c8bd
SL
2853 intel_crtc->pipe, crtc->mode.clock);
2854 planeb_clock = crtc->mode.clock;
2855 }
2856 sr_hdisplay = crtc->mode.hdisplay;
2857 sr_clock = crtc->mode.clock;
2858 if (crtc->fb)
2859 pixel_size = crtc->fb->bits_per_pixel / 8;
2860 else
2861 pixel_size = 4; /* by default */
2862 }
2863 }
2864
2865 if (enabled <= 0)
2866 return;
2867
dff33cfc 2868 /* Single plane configs can enable self refresh */
f2b115e6
AJ
2869 if (enabled == 1 && IS_PINEVIEW(dev))
2870 pineview_enable_cxsr(dev, sr_clock, pixel_size);
2871 else if (IS_PINEVIEW(dev))
2872 pineview_disable_cxsr(dev);
7662c8bd 2873
e70236a8
JB
2874 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
2875 sr_hdisplay, pixel_size);
7662c8bd
SL
2876}
2877
5c3b82e2
CW
2878static int intel_crtc_mode_set(struct drm_crtc *crtc,
2879 struct drm_display_mode *mode,
2880 struct drm_display_mode *adjusted_mode,
2881 int x, int y,
2882 struct drm_framebuffer *old_fb)
79e53945
JB
2883{
2884 struct drm_device *dev = crtc->dev;
2885 struct drm_i915_private *dev_priv = dev->dev_private;
2886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2887 int pipe = intel_crtc->pipe;
80824003 2888 int plane = intel_crtc->plane;
79e53945
JB
2889 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
2890 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2891 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 2892 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
2893 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2894 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
2895 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
2896 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
2897 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
2898 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
2899 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
2900 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
2901 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 2902 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
43565a06 2903 int refclk, num_outputs = 0;
652c393a
JB
2904 intel_clock_t clock, reduced_clock;
2905 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
2906 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 2907 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
32f9d658 2908 bool is_edp = false;
79e53945
JB
2909 struct drm_mode_config *mode_config = &dev->mode_config;
2910 struct drm_connector *connector;
d4906093 2911 const intel_limit_t *limit;
5c3b82e2 2912 int ret;
2c07245f
ZW
2913 struct fdi_m_n m_n = {0};
2914 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
2915 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
2916 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
2917 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
2918 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
2919 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2920 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
541998a1 2921 int lvds_reg = LVDS;
2c07245f
ZW
2922 u32 temp;
2923 int sdvo_pixel_multiply;
5eb08b69 2924 int target_clock;
79e53945
JB
2925
2926 drm_vblank_pre_modeset(dev, pipe);
2927
2928 list_for_each_entry(connector, &mode_config->connector_list, head) {
2929 struct intel_output *intel_output = to_intel_output(connector);
2930
2931 if (!connector->encoder || connector->encoder->crtc != crtc)
2932 continue;
2933
2934 switch (intel_output->type) {
2935 case INTEL_OUTPUT_LVDS:
2936 is_lvds = true;
2937 break;
2938 case INTEL_OUTPUT_SDVO:
7d57382e 2939 case INTEL_OUTPUT_HDMI:
79e53945 2940 is_sdvo = true;
e2f0ba97
JB
2941 if (intel_output->needs_tv_clock)
2942 is_tv = true;
79e53945
JB
2943 break;
2944 case INTEL_OUTPUT_DVO:
2945 is_dvo = true;
2946 break;
2947 case INTEL_OUTPUT_TVOUT:
2948 is_tv = true;
2949 break;
2950 case INTEL_OUTPUT_ANALOG:
2951 is_crt = true;
2952 break;
a4fc5ed6
KP
2953 case INTEL_OUTPUT_DISPLAYPORT:
2954 is_dp = true;
2955 break;
32f9d658
ZW
2956 case INTEL_OUTPUT_EDP:
2957 is_edp = true;
2958 break;
79e53945 2959 }
43565a06
KH
2960
2961 num_outputs++;
79e53945
JB
2962 }
2963
43565a06
KH
2964 if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2) {
2965 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730
ZY
2966 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
2967 refclk / 1000);
43565a06 2968 } else if (IS_I9XX(dev)) {
79e53945 2969 refclk = 96000;
f2b115e6 2970 if (IS_IRONLAKE(dev))
2c07245f 2971 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
2972 } else {
2973 refclk = 48000;
2974 }
a4fc5ed6 2975
79e53945 2976
d4906093
ML
2977 /*
2978 * Returns a set of divisors for the desired target clock with the given
2979 * refclk, or FALSE. The returned values represent the clock equation:
2980 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
2981 */
2982 limit = intel_limit(crtc);
2983 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
2984 if (!ok) {
2985 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 2986 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 2987 return -EINVAL;
79e53945
JB
2988 }
2989
ddc9003c
ZY
2990 if (is_lvds && dev_priv->lvds_downclock_avail) {
2991 has_reduced_clock = limit->find_pll(limit, crtc,
18f9ed12 2992 dev_priv->lvds_downclock,
652c393a
JB
2993 refclk,
2994 &reduced_clock);
18f9ed12
ZY
2995 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
2996 /*
2997 * If the different P is found, it means that we can't
2998 * switch the display clock by using the FP0/FP1.
2999 * In such case we will disable the LVDS downclock
3000 * feature.
3001 */
3002 DRM_DEBUG_KMS("Different P is found for "
3003 "LVDS clock/downclock\n");
3004 has_reduced_clock = 0;
3005 }
652c393a 3006 }
7026d4ac
ZW
3007 /* SDVO TV has fixed PLL values depend on its clock range,
3008 this mirrors vbios setting. */
3009 if (is_sdvo && is_tv) {
3010 if (adjusted_mode->clock >= 100000
3011 && adjusted_mode->clock < 140500) {
3012 clock.p1 = 2;
3013 clock.p2 = 10;
3014 clock.n = 3;
3015 clock.m1 = 16;
3016 clock.m2 = 8;
3017 } else if (adjusted_mode->clock >= 140500
3018 && adjusted_mode->clock <= 200000) {
3019 clock.p1 = 1;
3020 clock.p2 = 10;
3021 clock.n = 6;
3022 clock.m1 = 12;
3023 clock.m2 = 8;
3024 }
3025 }
3026
2c07245f 3027 /* FDI link */
f2b115e6 3028 if (IS_IRONLAKE(dev)) {
58a27471 3029 int lane, link_bw, bpp;
32f9d658
ZW
3030 /* eDP doesn't require FDI link, so just set DP M/N
3031 according to current link config */
3032 if (is_edp) {
3033 struct drm_connector *edp;
5eb08b69 3034 target_clock = mode->clock;
32f9d658
ZW
3035 edp = intel_pipe_get_output(crtc);
3036 intel_edp_link_config(to_intel_output(edp),
3037 &lane, &link_bw);
3038 } else {
3039 /* DP over FDI requires target mode clock
3040 instead of link clock */
3041 if (is_dp)
3042 target_clock = mode->clock;
3043 else
3044 target_clock = adjusted_mode->clock;
3045 lane = 4;
3046 link_bw = 270000;
3047 }
58a27471
ZW
3048
3049 /* determine panel color depth */
3050 temp = I915_READ(pipeconf_reg);
e5a95eb7
ZY
3051 temp &= ~PIPE_BPC_MASK;
3052 if (is_lvds) {
3053 int lvds_reg = I915_READ(PCH_LVDS);
3054 /* the BPC will be 6 if it is 18-bit LVDS panel */
3055 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3056 temp |= PIPE_8BPC;
3057 else
3058 temp |= PIPE_6BPC;
885a5fb5
ZW
3059 } else if (is_edp) {
3060 switch (dev_priv->edp_bpp/3) {
3061 case 8:
3062 temp |= PIPE_8BPC;
3063 break;
3064 case 10:
3065 temp |= PIPE_10BPC;
3066 break;
3067 case 6:
3068 temp |= PIPE_6BPC;
3069 break;
3070 case 12:
3071 temp |= PIPE_12BPC;
3072 break;
3073 }
e5a95eb7
ZY
3074 } else
3075 temp |= PIPE_8BPC;
3076 I915_WRITE(pipeconf_reg, temp);
3077 I915_READ(pipeconf_reg);
58a27471
ZW
3078
3079 switch (temp & PIPE_BPC_MASK) {
3080 case PIPE_8BPC:
3081 bpp = 24;
3082 break;
3083 case PIPE_10BPC:
3084 bpp = 30;
3085 break;
3086 case PIPE_6BPC:
3087 bpp = 18;
3088 break;
3089 case PIPE_12BPC:
3090 bpp = 36;
3091 break;
3092 default:
3093 DRM_ERROR("unknown pipe bpc value\n");
3094 bpp = 24;
3095 }
3096
f2b115e6 3097 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 3098 }
2c07245f 3099
c038e51e
ZW
3100 /* Ironlake: try to setup display ref clock before DPLL
3101 * enabling. This is only under driver's control after
3102 * PCH B stepping, previous chipset stepping should be
3103 * ignoring this setting.
3104 */
f2b115e6 3105 if (IS_IRONLAKE(dev)) {
c038e51e
ZW
3106 temp = I915_READ(PCH_DREF_CONTROL);
3107 /* Always enable nonspread source */
3108 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3109 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3110 I915_WRITE(PCH_DREF_CONTROL, temp);
3111 POSTING_READ(PCH_DREF_CONTROL);
3112
3113 temp &= ~DREF_SSC_SOURCE_MASK;
3114 temp |= DREF_SSC_SOURCE_ENABLE;
3115 I915_WRITE(PCH_DREF_CONTROL, temp);
3116 POSTING_READ(PCH_DREF_CONTROL);
3117
3118 udelay(200);
3119
3120 if (is_edp) {
3121 if (dev_priv->lvds_use_ssc) {
3122 temp |= DREF_SSC1_ENABLE;
3123 I915_WRITE(PCH_DREF_CONTROL, temp);
3124 POSTING_READ(PCH_DREF_CONTROL);
3125
3126 udelay(200);
3127
3128 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3129 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3130 I915_WRITE(PCH_DREF_CONTROL, temp);
3131 POSTING_READ(PCH_DREF_CONTROL);
3132 } else {
3133 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3134 I915_WRITE(PCH_DREF_CONTROL, temp);
3135 POSTING_READ(PCH_DREF_CONTROL);
3136 }
3137 }
3138 }
3139
f2b115e6 3140 if (IS_PINEVIEW(dev)) {
2177832f 3141 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3142 if (has_reduced_clock)
3143 fp2 = (1 << reduced_clock.n) << 16 |
3144 reduced_clock.m1 << 8 | reduced_clock.m2;
3145 } else {
2177832f 3146 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3147 if (has_reduced_clock)
3148 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3149 reduced_clock.m2;
3150 }
79e53945 3151
f2b115e6 3152 if (!IS_IRONLAKE(dev))
2c07245f
ZW
3153 dpll = DPLL_VGA_MODE_DIS;
3154
79e53945
JB
3155 if (IS_I9XX(dev)) {
3156 if (is_lvds)
3157 dpll |= DPLLB_MODE_LVDS;
3158 else
3159 dpll |= DPLLB_MODE_DAC_SERIAL;
3160 if (is_sdvo) {
3161 dpll |= DPLL_DVO_HIGH_SPEED;
2c07245f 3162 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
942642a4 3163 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
79e53945 3164 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
f2b115e6 3165 else if (IS_IRONLAKE(dev))
2c07245f 3166 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
79e53945 3167 }
a4fc5ed6
KP
3168 if (is_dp)
3169 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
3170
3171 /* compute bitmask from p1 value */
f2b115e6
AJ
3172 if (IS_PINEVIEW(dev))
3173 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 3174 else {
2177832f 3175 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 3176 /* also FPA1 */
f2b115e6 3177 if (IS_IRONLAKE(dev))
2c07245f 3178 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
3179 if (IS_G4X(dev) && has_reduced_clock)
3180 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 3181 }
79e53945
JB
3182 switch (clock.p2) {
3183 case 5:
3184 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3185 break;
3186 case 7:
3187 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3188 break;
3189 case 10:
3190 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3191 break;
3192 case 14:
3193 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3194 break;
3195 }
f2b115e6 3196 if (IS_I965G(dev) && !IS_IRONLAKE(dev))
79e53945
JB
3197 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3198 } else {
3199 if (is_lvds) {
3200 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3201 } else {
3202 if (clock.p1 == 2)
3203 dpll |= PLL_P1_DIVIDE_BY_TWO;
3204 else
3205 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3206 if (clock.p2 == 4)
3207 dpll |= PLL_P2_DIVIDE_BY_4;
3208 }
3209 }
3210
43565a06
KH
3211 if (is_sdvo && is_tv)
3212 dpll |= PLL_REF_INPUT_TVCLKINBC;
3213 else if (is_tv)
79e53945 3214 /* XXX: just matching BIOS for now */
43565a06 3215 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3216 dpll |= 3;
43565a06
KH
3217 else if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2)
3218 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3219 else
3220 dpll |= PLL_REF_INPUT_DREFCLK;
3221
3222 /* setup pipeconf */
3223 pipeconf = I915_READ(pipeconf_reg);
3224
3225 /* Set up the display plane register */
3226 dspcntr = DISPPLANE_GAMMA_ENABLE;
3227
f2b115e6 3228 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 3229 enable color space conversion */
f2b115e6 3230 if (!IS_IRONLAKE(dev)) {
2c07245f 3231 if (pipe == 0)
80824003 3232 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3233 else
3234 dspcntr |= DISPPLANE_SEL_PIPE_B;
3235 }
79e53945
JB
3236
3237 if (pipe == 0 && !IS_I965G(dev)) {
3238 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3239 * core speed.
3240 *
3241 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3242 * pipe == 0 check?
3243 */
e70236a8
JB
3244 if (mode->clock >
3245 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3246 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3247 else
3248 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3249 }
3250
3251 dspcntr |= DISPLAY_PLANE_ENABLE;
3252 pipeconf |= PIPEACONF_ENABLE;
3253 dpll |= DPLL_VCO_ENABLE;
3254
3255
3256 /* Disable the panel fitter if it was on our pipe */
f2b115e6 3257 if (!IS_IRONLAKE(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
3258 I915_WRITE(PFIT_CONTROL, 0);
3259
28c97730 3260 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
3261 drm_mode_debug_printmodeline(mode);
3262
f2b115e6
AJ
3263 /* assign to Ironlake registers */
3264 if (IS_IRONLAKE(dev)) {
2c07245f
ZW
3265 fp_reg = pch_fp_reg;
3266 dpll_reg = pch_dpll_reg;
3267 }
79e53945 3268
32f9d658 3269 if (is_edp) {
f2b115e6 3270 ironlake_disable_pll_edp(crtc);
32f9d658 3271 } else if ((dpll & DPLL_VCO_ENABLE)) {
79e53945
JB
3272 I915_WRITE(fp_reg, fp);
3273 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3274 I915_READ(dpll_reg);
3275 udelay(150);
3276 }
3277
3278 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3279 * This is an exception to the general rule that mode_set doesn't turn
3280 * things on.
3281 */
3282 if (is_lvds) {
541998a1 3283 u32 lvds;
79e53945 3284
f2b115e6 3285 if (IS_IRONLAKE(dev))
541998a1
ZW
3286 lvds_reg = PCH_LVDS;
3287
3288 lvds = I915_READ(lvds_reg);
79e53945 3289 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP | LVDS_PIPEB_SELECT;
a3e17eb8
ZY
3290 /* set the corresponsding LVDS_BORDER bit */
3291 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
3292 /* Set the B0-B3 data pairs corresponding to whether we're going to
3293 * set the DPLLs for dual-channel mode or not.
3294 */
3295 if (clock.p2 == 7)
3296 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3297 else
3298 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3299
3300 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3301 * appropriately here, but we need to look more thoroughly into how
3302 * panels behave in the two modes.
3303 */
898822ce
ZY
3304 /* set the dithering flag */
3305 if (IS_I965G(dev)) {
3306 if (dev_priv->lvds_dither) {
3307 if (IS_IRONLAKE(dev))
3308 pipeconf |= PIPE_ENABLE_DITHER;
3309 else
3310 lvds |= LVDS_ENABLE_DITHER;
3311 } else {
3312 if (IS_IRONLAKE(dev))
3313 pipeconf &= ~PIPE_ENABLE_DITHER;
3314 else
3315 lvds &= ~LVDS_ENABLE_DITHER;
3316 }
3317 }
541998a1
ZW
3318 I915_WRITE(lvds_reg, lvds);
3319 I915_READ(lvds_reg);
79e53945 3320 }
a4fc5ed6
KP
3321 if (is_dp)
3322 intel_dp_set_m_n(crtc, mode, adjusted_mode);
79e53945 3323
32f9d658
ZW
3324 if (!is_edp) {
3325 I915_WRITE(fp_reg, fp);
79e53945 3326 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
3327 I915_READ(dpll_reg);
3328 /* Wait for the clocks to stabilize. */
3329 udelay(150);
3330
f2b115e6 3331 if (IS_I965G(dev) && !IS_IRONLAKE(dev)) {
bb66c512
ZY
3332 if (is_sdvo) {
3333 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3334 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
32f9d658 3335 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
bb66c512
ZY
3336 } else
3337 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
3338 } else {
3339 /* write it again -- the BIOS does, after all */
3340 I915_WRITE(dpll_reg, dpll);
3341 }
3342 I915_READ(dpll_reg);
3343 /* Wait for the clocks to stabilize. */
3344 udelay(150);
79e53945 3345 }
79e53945 3346
652c393a
JB
3347 if (is_lvds && has_reduced_clock && i915_powersave) {
3348 I915_WRITE(fp_reg + 4, fp2);
3349 intel_crtc->lowfreq_avail = true;
3350 if (HAS_PIPE_CXSR(dev)) {
28c97730 3351 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
3352 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3353 }
3354 } else {
3355 I915_WRITE(fp_reg + 4, fp);
3356 intel_crtc->lowfreq_avail = false;
3357 if (HAS_PIPE_CXSR(dev)) {
28c97730 3358 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
3359 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3360 }
3361 }
3362
79e53945
JB
3363 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
3364 ((adjusted_mode->crtc_htotal - 1) << 16));
3365 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
3366 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3367 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
3368 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3369 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
3370 ((adjusted_mode->crtc_vtotal - 1) << 16));
3371 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
3372 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3373 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
3374 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3375 /* pipesrc and dspsize control the size that is scaled from, which should
3376 * always be the user's requested size.
3377 */
f2b115e6 3378 if (!IS_IRONLAKE(dev)) {
2c07245f
ZW
3379 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
3380 (mode->hdisplay - 1));
3381 I915_WRITE(dsppos_reg, 0);
3382 }
79e53945 3383 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 3384
f2b115e6 3385 if (IS_IRONLAKE(dev)) {
2c07245f
ZW
3386 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
3387 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
3388 I915_WRITE(link_m1_reg, m_n.link_m);
3389 I915_WRITE(link_n1_reg, m_n.link_n);
3390
32f9d658 3391 if (is_edp) {
f2b115e6 3392 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658
ZW
3393 } else {
3394 /* enable FDI RX PLL too */
3395 temp = I915_READ(fdi_rx_reg);
3396 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
3397 udelay(200);
3398 }
2c07245f
ZW
3399 }
3400
79e53945
JB
3401 I915_WRITE(pipeconf_reg, pipeconf);
3402 I915_READ(pipeconf_reg);
3403
3404 intel_wait_for_vblank(dev);
3405
f2b115e6 3406 if (IS_IRONLAKE(dev)) {
553bd149
ZW
3407 /* enable address swizzle for tiling buffer */
3408 temp = I915_READ(DISP_ARB_CTL);
3409 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
3410 }
3411
79e53945
JB
3412 I915_WRITE(dspcntr_reg, dspcntr);
3413
3414 /* Flush the plane changes */
5c3b82e2 3415 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd 3416
74dff282
JB
3417 if ((IS_I965G(dev) || plane == 0))
3418 intel_update_fbc(crtc, &crtc->mode);
e70236a8 3419
7662c8bd
SL
3420 intel_update_watermarks(dev);
3421
79e53945 3422 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3423
1f803ee5 3424 return ret;
79e53945
JB
3425}
3426
3427/** Loads the palette/gamma unit for the CRTC with the prepared values */
3428void intel_crtc_load_lut(struct drm_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->dev;
3431 struct drm_i915_private *dev_priv = dev->dev_private;
3432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3433 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
3434 int i;
3435
3436 /* The clocks have to be on to load the palette. */
3437 if (!crtc->enabled)
3438 return;
3439
f2b115e6
AJ
3440 /* use legacy palette for Ironlake */
3441 if (IS_IRONLAKE(dev))
2c07245f
ZW
3442 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
3443 LGC_PALETTE_B;
3444
79e53945
JB
3445 for (i = 0; i < 256; i++) {
3446 I915_WRITE(palreg + 4 * i,
3447 (intel_crtc->lut_r[i] << 16) |
3448 (intel_crtc->lut_g[i] << 8) |
3449 intel_crtc->lut_b[i]);
3450 }
3451}
3452
3453static int intel_crtc_cursor_set(struct drm_crtc *crtc,
3454 struct drm_file *file_priv,
3455 uint32_t handle,
3456 uint32_t width, uint32_t height)
3457{
3458 struct drm_device *dev = crtc->dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3461 struct drm_gem_object *bo;
3462 struct drm_i915_gem_object *obj_priv;
3463 int pipe = intel_crtc->pipe;
3464 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
3465 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
14b60391 3466 uint32_t temp = I915_READ(control);
79e53945 3467 size_t addr;
3f8bc370 3468 int ret;
79e53945 3469
28c97730 3470 DRM_DEBUG_KMS("\n");
79e53945
JB
3471
3472 /* if we want to turn off the cursor ignore width and height */
3473 if (!handle) {
28c97730 3474 DRM_DEBUG_KMS("cursor off\n");
14b60391
JB
3475 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3476 temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
3477 temp |= CURSOR_MODE_DISABLE;
3478 } else {
3479 temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
3480 }
3f8bc370
KH
3481 addr = 0;
3482 bo = NULL;
5004417d 3483 mutex_lock(&dev->struct_mutex);
3f8bc370 3484 goto finish;
79e53945
JB
3485 }
3486
3487 /* Currently we only support 64x64 cursors */
3488 if (width != 64 || height != 64) {
3489 DRM_ERROR("we currently only support 64x64 cursors\n");
3490 return -EINVAL;
3491 }
3492
3493 bo = drm_gem_object_lookup(dev, file_priv, handle);
3494 if (!bo)
3495 return -ENOENT;
3496
3497 obj_priv = bo->driver_private;
3498
3499 if (bo->size < width * height * 4) {
3500 DRM_ERROR("buffer is to small\n");
34b8686e
DA
3501 ret = -ENOMEM;
3502 goto fail;
79e53945
JB
3503 }
3504
71acb5eb 3505 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 3506 mutex_lock(&dev->struct_mutex);
b295d1b6 3507 if (!dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
3508 ret = i915_gem_object_pin(bo, PAGE_SIZE);
3509 if (ret) {
3510 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 3511 goto fail_locked;
71acb5eb 3512 }
79e53945 3513 addr = obj_priv->gtt_offset;
71acb5eb
DA
3514 } else {
3515 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
3516 if (ret) {
3517 DRM_ERROR("failed to attach phys object\n");
7f9872e0 3518 goto fail_locked;
71acb5eb
DA
3519 }
3520 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
3521 }
3522
14b60391
JB
3523 if (!IS_I9XX(dev))
3524 I915_WRITE(CURSIZE, (height << 12) | width);
3525
3526 /* Hooray for CUR*CNTR differences */
3527 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3528 temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
3529 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
3530 temp |= (pipe << 28); /* Connect to correct pipe */
3531 } else {
3532 temp &= ~(CURSOR_FORMAT_MASK);
3533 temp |= CURSOR_ENABLE;
3534 temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
3535 }
79e53945 3536
3f8bc370 3537 finish:
79e53945
JB
3538 I915_WRITE(control, temp);
3539 I915_WRITE(base, addr);
3540
3f8bc370 3541 if (intel_crtc->cursor_bo) {
b295d1b6 3542 if (dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
3543 if (intel_crtc->cursor_bo != bo)
3544 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
3545 } else
3546 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
3547 drm_gem_object_unreference(intel_crtc->cursor_bo);
3548 }
80824003 3549
7f9872e0 3550 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
3551
3552 intel_crtc->cursor_addr = addr;
3553 intel_crtc->cursor_bo = bo;
3554
79e53945 3555 return 0;
34b8686e
DA
3556fail:
3557 mutex_lock(&dev->struct_mutex);
7f9872e0 3558fail_locked:
34b8686e
DA
3559 drm_gem_object_unreference(bo);
3560 mutex_unlock(&dev->struct_mutex);
3561 return ret;
79e53945
JB
3562}
3563
3564static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
3565{
3566 struct drm_device *dev = crtc->dev;
3567 struct drm_i915_private *dev_priv = dev->dev_private;
3568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 3569 struct intel_framebuffer *intel_fb;
79e53945
JB
3570 int pipe = intel_crtc->pipe;
3571 uint32_t temp = 0;
3572 uint32_t adder;
3573
652c393a
JB
3574 if (crtc->fb) {
3575 intel_fb = to_intel_framebuffer(crtc->fb);
3576 intel_mark_busy(dev, intel_fb->obj);
3577 }
3578
79e53945 3579 if (x < 0) {
2245fda8 3580 temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
79e53945
JB
3581 x = -x;
3582 }
3583 if (y < 0) {
2245fda8 3584 temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
79e53945
JB
3585 y = -y;
3586 }
3587
2245fda8
KP
3588 temp |= x << CURSOR_X_SHIFT;
3589 temp |= y << CURSOR_Y_SHIFT;
79e53945
JB
3590
3591 adder = intel_crtc->cursor_addr;
3592 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
3593 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
3594
3595 return 0;
3596}
3597
3598/** Sets the color ramps on behalf of RandR */
3599void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
3600 u16 blue, int regno)
3601{
3602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3603
3604 intel_crtc->lut_r[regno] = red >> 8;
3605 intel_crtc->lut_g[regno] = green >> 8;
3606 intel_crtc->lut_b[regno] = blue >> 8;
3607}
3608
b8c00ac5
DA
3609void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
3610 u16 *blue, int regno)
3611{
3612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3613
3614 *red = intel_crtc->lut_r[regno] << 8;
3615 *green = intel_crtc->lut_g[regno] << 8;
3616 *blue = intel_crtc->lut_b[regno] << 8;
3617}
3618
79e53945
JB
3619static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
3620 u16 *blue, uint32_t size)
3621{
3622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3623 int i;
3624
3625 if (size != 256)
3626 return;
3627
3628 for (i = 0; i < 256; i++) {
3629 intel_crtc->lut_r[i] = red[i] >> 8;
3630 intel_crtc->lut_g[i] = green[i] >> 8;
3631 intel_crtc->lut_b[i] = blue[i] >> 8;
3632 }
3633
3634 intel_crtc_load_lut(crtc);
3635}
3636
3637/**
3638 * Get a pipe with a simple mode set on it for doing load-based monitor
3639 * detection.
3640 *
3641 * It will be up to the load-detect code to adjust the pipe as appropriate for
3642 * its requirements. The pipe will be connected to no other outputs.
3643 *
3644 * Currently this code will only succeed if there is a pipe with no outputs
3645 * configured for it. In the future, it could choose to temporarily disable
3646 * some outputs to free up a pipe for its use.
3647 *
3648 * \return crtc, or NULL if no pipes are available.
3649 */
3650
3651/* VESA 640x480x72Hz mode to set on the pipe */
3652static struct drm_display_mode load_detect_mode = {
3653 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
3654 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
3655};
3656
3657struct drm_crtc *intel_get_load_detect_pipe(struct intel_output *intel_output,
3658 struct drm_display_mode *mode,
3659 int *dpms_mode)
3660{
3661 struct intel_crtc *intel_crtc;
3662 struct drm_crtc *possible_crtc;
3663 struct drm_crtc *supported_crtc =NULL;
3664 struct drm_encoder *encoder = &intel_output->enc;
3665 struct drm_crtc *crtc = NULL;
3666 struct drm_device *dev = encoder->dev;
3667 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3668 struct drm_crtc_helper_funcs *crtc_funcs;
3669 int i = -1;
3670
3671 /*
3672 * Algorithm gets a little messy:
3673 * - if the connector already has an assigned crtc, use it (but make
3674 * sure it's on first)
3675 * - try to find the first unused crtc that can drive this connector,
3676 * and use that if we find one
3677 * - if there are no unused crtcs available, try to use the first
3678 * one we found that supports the connector
3679 */
3680
3681 /* See if we already have a CRTC for this connector */
3682 if (encoder->crtc) {
3683 crtc = encoder->crtc;
3684 /* Make sure the crtc and connector are running */
3685 intel_crtc = to_intel_crtc(crtc);
3686 *dpms_mode = intel_crtc->dpms_mode;
3687 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3688 crtc_funcs = crtc->helper_private;
3689 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3690 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3691 }
3692 return crtc;
3693 }
3694
3695 /* Find an unused one (if possible) */
3696 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
3697 i++;
3698 if (!(encoder->possible_crtcs & (1 << i)))
3699 continue;
3700 if (!possible_crtc->enabled) {
3701 crtc = possible_crtc;
3702 break;
3703 }
3704 if (!supported_crtc)
3705 supported_crtc = possible_crtc;
3706 }
3707
3708 /*
3709 * If we didn't find an unused CRTC, don't use any.
3710 */
3711 if (!crtc) {
3712 return NULL;
3713 }
3714
3715 encoder->crtc = crtc;
03d60699 3716 intel_output->base.encoder = encoder;
79e53945
JB
3717 intel_output->load_detect_temp = true;
3718
3719 intel_crtc = to_intel_crtc(crtc);
3720 *dpms_mode = intel_crtc->dpms_mode;
3721
3722 if (!crtc->enabled) {
3723 if (!mode)
3724 mode = &load_detect_mode;
3c4fdcfb 3725 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
3726 } else {
3727 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3728 crtc_funcs = crtc->helper_private;
3729 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3730 }
3731
3732 /* Add this connector to the crtc */
3733 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
3734 encoder_funcs->commit(encoder);
3735 }
3736 /* let the connector get through one full cycle before testing */
3737 intel_wait_for_vblank(dev);
3738
3739 return crtc;
3740}
3741
3742void intel_release_load_detect_pipe(struct intel_output *intel_output, int dpms_mode)
3743{
3744 struct drm_encoder *encoder = &intel_output->enc;
3745 struct drm_device *dev = encoder->dev;
3746 struct drm_crtc *crtc = encoder->crtc;
3747 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3748 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3749
3750 if (intel_output->load_detect_temp) {
3751 encoder->crtc = NULL;
03d60699 3752 intel_output->base.encoder = NULL;
79e53945
JB
3753 intel_output->load_detect_temp = false;
3754 crtc->enabled = drm_helper_crtc_in_use(crtc);
3755 drm_helper_disable_unused_functions(dev);
3756 }
3757
3758 /* Switch crtc and output back off if necessary */
3759 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
3760 if (encoder->crtc == crtc)
3761 encoder_funcs->dpms(encoder, dpms_mode);
3762 crtc_funcs->dpms(crtc, dpms_mode);
3763 }
3764}
3765
3766/* Returns the clock of the currently programmed mode of the given pipe. */
3767static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
3768{
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3771 int pipe = intel_crtc->pipe;
3772 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
3773 u32 fp;
3774 intel_clock_t clock;
3775
3776 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
3777 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
3778 else
3779 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
3780
3781 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
3782 if (IS_PINEVIEW(dev)) {
3783 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
3784 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
3785 } else {
3786 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
3787 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
3788 }
3789
79e53945 3790 if (IS_I9XX(dev)) {
f2b115e6
AJ
3791 if (IS_PINEVIEW(dev))
3792 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
3793 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
3794 else
3795 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
3796 DPLL_FPA01_P1_POST_DIV_SHIFT);
3797
3798 switch (dpll & DPLL_MODE_MASK) {
3799 case DPLLB_MODE_DAC_SERIAL:
3800 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
3801 5 : 10;
3802 break;
3803 case DPLLB_MODE_LVDS:
3804 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
3805 7 : 14;
3806 break;
3807 default:
28c97730 3808 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
3809 "mode\n", (int)(dpll & DPLL_MODE_MASK));
3810 return 0;
3811 }
3812
3813 /* XXX: Handle the 100Mhz refclk */
2177832f 3814 intel_clock(dev, 96000, &clock);
79e53945
JB
3815 } else {
3816 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
3817
3818 if (is_lvds) {
3819 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
3820 DPLL_FPA01_P1_POST_DIV_SHIFT);
3821 clock.p2 = 14;
3822
3823 if ((dpll & PLL_REF_INPUT_MASK) ==
3824 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
3825 /* XXX: might not be 66MHz */
2177832f 3826 intel_clock(dev, 66000, &clock);
79e53945 3827 } else
2177832f 3828 intel_clock(dev, 48000, &clock);
79e53945
JB
3829 } else {
3830 if (dpll & PLL_P1_DIVIDE_BY_TWO)
3831 clock.p1 = 2;
3832 else {
3833 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
3834 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
3835 }
3836 if (dpll & PLL_P2_DIVIDE_BY_4)
3837 clock.p2 = 4;
3838 else
3839 clock.p2 = 2;
3840
2177832f 3841 intel_clock(dev, 48000, &clock);
79e53945
JB
3842 }
3843 }
3844
3845 /* XXX: It would be nice to validate the clocks, but we can't reuse
3846 * i830PllIsValid() because it relies on the xf86_config connector
3847 * configuration being accurate, which it isn't necessarily.
3848 */
3849
3850 return clock.dot;
3851}
3852
3853/** Returns the currently programmed mode of the given pipe. */
3854struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
3855 struct drm_crtc *crtc)
3856{
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3859 int pipe = intel_crtc->pipe;
3860 struct drm_display_mode *mode;
3861 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
3862 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
3863 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
3864 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
3865
3866 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
3867 if (!mode)
3868 return NULL;
3869
3870 mode->clock = intel_crtc_clock_get(dev, crtc);
3871 mode->hdisplay = (htot & 0xffff) + 1;
3872 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
3873 mode->hsync_start = (hsync & 0xffff) + 1;
3874 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
3875 mode->vdisplay = (vtot & 0xffff) + 1;
3876 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
3877 mode->vsync_start = (vsync & 0xffff) + 1;
3878 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
3879
3880 drm_mode_set_name(mode);
3881 drm_mode_set_crtcinfo(mode, 0);
3882
3883 return mode;
3884}
3885
652c393a
JB
3886#define GPU_IDLE_TIMEOUT 500 /* ms */
3887
3888/* When this timer fires, we've been idle for awhile */
3889static void intel_gpu_idle_timer(unsigned long arg)
3890{
3891 struct drm_device *dev = (struct drm_device *)arg;
3892 drm_i915_private_t *dev_priv = dev->dev_private;
3893
44d98a61 3894 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3895
3896 dev_priv->busy = false;
3897
01dfba93 3898 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3899}
3900
652c393a
JB
3901#define CRTC_IDLE_TIMEOUT 1000 /* ms */
3902
3903static void intel_crtc_idle_timer(unsigned long arg)
3904{
3905 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
3906 struct drm_crtc *crtc = &intel_crtc->base;
3907 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
3908
44d98a61 3909 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3910
3911 intel_crtc->busy = false;
3912
01dfba93 3913 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3914}
3915
3916static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 drm_i915_private_t *dev_priv = dev->dev_private;
3920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3921 int pipe = intel_crtc->pipe;
3922 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3923 int dpll = I915_READ(dpll_reg);
3924
f2b115e6 3925 if (IS_IRONLAKE(dev))
652c393a
JB
3926 return;
3927
3928 if (!dev_priv->lvds_downclock_avail)
3929 return;
3930
3931 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 3932 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
3933
3934 /* Unlock panel regs */
3935 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3936
3937 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
3938 I915_WRITE(dpll_reg, dpll);
3939 dpll = I915_READ(dpll_reg);
3940 intel_wait_for_vblank(dev);
3941 dpll = I915_READ(dpll_reg);
3942 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 3943 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
3944
3945 /* ...and lock them again */
3946 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
3947 }
3948
3949 /* Schedule downclock */
3950 if (schedule)
3951 mod_timer(&intel_crtc->idle_timer, jiffies +
3952 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
3953}
3954
3955static void intel_decrease_pllclock(struct drm_crtc *crtc)
3956{
3957 struct drm_device *dev = crtc->dev;
3958 drm_i915_private_t *dev_priv = dev->dev_private;
3959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3960 int pipe = intel_crtc->pipe;
3961 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3962 int dpll = I915_READ(dpll_reg);
3963
f2b115e6 3964 if (IS_IRONLAKE(dev))
652c393a
JB
3965 return;
3966
3967 if (!dev_priv->lvds_downclock_avail)
3968 return;
3969
3970 /*
3971 * Since this is called by a timer, we should never get here in
3972 * the manual case.
3973 */
3974 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 3975 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
3976
3977 /* Unlock panel regs */
3978 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3979
3980 dpll |= DISPLAY_RATE_SELECT_FPA1;
3981 I915_WRITE(dpll_reg, dpll);
3982 dpll = I915_READ(dpll_reg);
3983 intel_wait_for_vblank(dev);
3984 dpll = I915_READ(dpll_reg);
3985 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 3986 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
3987
3988 /* ...and lock them again */
3989 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
3990 }
3991
3992}
3993
3994/**
3995 * intel_idle_update - adjust clocks for idleness
3996 * @work: work struct
3997 *
3998 * Either the GPU or display (or both) went idle. Check the busy status
3999 * here and adjust the CRTC and GPU clocks as necessary.
4000 */
4001static void intel_idle_update(struct work_struct *work)
4002{
4003 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4004 idle_work);
4005 struct drm_device *dev = dev_priv->dev;
4006 struct drm_crtc *crtc;
4007 struct intel_crtc *intel_crtc;
4008
4009 if (!i915_powersave)
4010 return;
4011
4012 mutex_lock(&dev->struct_mutex);
4013
652c393a
JB
4014 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4015 /* Skip inactive CRTCs */
4016 if (!crtc->fb)
4017 continue;
4018
4019 intel_crtc = to_intel_crtc(crtc);
4020 if (!intel_crtc->busy)
4021 intel_decrease_pllclock(crtc);
4022 }
4023
4024 mutex_unlock(&dev->struct_mutex);
4025}
4026
4027/**
4028 * intel_mark_busy - mark the GPU and possibly the display busy
4029 * @dev: drm device
4030 * @obj: object we're operating on
4031 *
4032 * Callers can use this function to indicate that the GPU is busy processing
4033 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4034 * buffer), we'll also mark the display as busy, so we know to increase its
4035 * clock frequency.
4036 */
4037void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4038{
4039 drm_i915_private_t *dev_priv = dev->dev_private;
4040 struct drm_crtc *crtc = NULL;
4041 struct intel_framebuffer *intel_fb;
4042 struct intel_crtc *intel_crtc;
4043
5e17ee74
ZW
4044 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4045 return;
4046
cda9d05c 4047 if (!dev_priv->busy)
28cf798f 4048 dev_priv->busy = true;
cda9d05c 4049 else
28cf798f
CW
4050 mod_timer(&dev_priv->idle_timer, jiffies +
4051 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
4052
4053 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4054 if (!crtc->fb)
4055 continue;
4056
4057 intel_crtc = to_intel_crtc(crtc);
4058 intel_fb = to_intel_framebuffer(crtc->fb);
4059 if (intel_fb->obj == obj) {
4060 if (!intel_crtc->busy) {
4061 /* Non-busy -> busy, upclock */
4062 intel_increase_pllclock(crtc, true);
4063 intel_crtc->busy = true;
4064 } else {
4065 /* Busy -> busy, put off timer */
4066 mod_timer(&intel_crtc->idle_timer, jiffies +
4067 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4068 }
4069 }
4070 }
4071}
4072
79e53945
JB
4073static void intel_crtc_destroy(struct drm_crtc *crtc)
4074{
4075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4076
4077 drm_crtc_cleanup(crtc);
4078 kfree(intel_crtc);
4079}
4080
6b95a207
KH
4081struct intel_unpin_work {
4082 struct work_struct work;
4083 struct drm_device *dev;
4084 struct drm_gem_object *obj;
4085 struct drm_pending_vblank_event *event;
4086 int pending;
4087};
4088
4089static void intel_unpin_work_fn(struct work_struct *__work)
4090{
4091 struct intel_unpin_work *work =
4092 container_of(__work, struct intel_unpin_work, work);
4093
4094 mutex_lock(&work->dev->struct_mutex);
4095 i915_gem_object_unpin(work->obj);
4096 drm_gem_object_unreference(work->obj);
4097 mutex_unlock(&work->dev->struct_mutex);
4098 kfree(work);
4099}
4100
4101void intel_finish_page_flip(struct drm_device *dev, int pipe)
4102{
4103 drm_i915_private_t *dev_priv = dev->dev_private;
4104 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4106 struct intel_unpin_work *work;
4107 struct drm_i915_gem_object *obj_priv;
4108 struct drm_pending_vblank_event *e;
4109 struct timeval now;
4110 unsigned long flags;
4111
4112 /* Ignore early vblank irqs */
4113 if (intel_crtc == NULL)
4114 return;
4115
4116 spin_lock_irqsave(&dev->event_lock, flags);
4117 work = intel_crtc->unpin_work;
4118 if (work == NULL || !work->pending) {
de3f440f
JB
4119 if (work && !work->pending) {
4120 obj_priv = work->obj->driver_private;
4121 DRM_DEBUG_DRIVER("flip finish: %p (%d) not pending?\n",
4122 obj_priv,
4123 atomic_read(&obj_priv->pending_flip));
4124 }
6b95a207
KH
4125 spin_unlock_irqrestore(&dev->event_lock, flags);
4126 return;
4127 }
4128
4129 intel_crtc->unpin_work = NULL;
4130 drm_vblank_put(dev, intel_crtc->pipe);
4131
4132 if (work->event) {
4133 e = work->event;
4134 do_gettimeofday(&now);
4135 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4136 e->event.tv_sec = now.tv_sec;
4137 e->event.tv_usec = now.tv_usec;
4138 list_add_tail(&e->base.link,
4139 &e->base.file_priv->event_list);
4140 wake_up_interruptible(&e->base.file_priv->event_wait);
4141 }
4142
4143 spin_unlock_irqrestore(&dev->event_lock, flags);
4144
4145 obj_priv = work->obj->driver_private;
de3f440f
JB
4146
4147 /* Initial scanout buffer will have a 0 pending flip count */
4148 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4149 atomic_dec_and_test(&obj_priv->pending_flip))
6b95a207
KH
4150 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4151 schedule_work(&work->work);
4152}
4153
4154void intel_prepare_page_flip(struct drm_device *dev, int plane)
4155{
4156 drm_i915_private_t *dev_priv = dev->dev_private;
4157 struct intel_crtc *intel_crtc =
4158 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4159 unsigned long flags;
4160
4161 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 4162 if (intel_crtc->unpin_work) {
6b95a207 4163 intel_crtc->unpin_work->pending = 1;
de3f440f
JB
4164 } else {
4165 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4166 }
6b95a207
KH
4167 spin_unlock_irqrestore(&dev->event_lock, flags);
4168}
4169
4170static int intel_crtc_page_flip(struct drm_crtc *crtc,
4171 struct drm_framebuffer *fb,
4172 struct drm_pending_vblank_event *event)
4173{
4174 struct drm_device *dev = crtc->dev;
4175 struct drm_i915_private *dev_priv = dev->dev_private;
4176 struct intel_framebuffer *intel_fb;
4177 struct drm_i915_gem_object *obj_priv;
4178 struct drm_gem_object *obj;
4179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4180 struct intel_unpin_work *work;
4181 unsigned long flags;
4182 int ret;
4183 RING_LOCALS;
4184
4185 work = kzalloc(sizeof *work, GFP_KERNEL);
4186 if (work == NULL)
4187 return -ENOMEM;
4188
4189 mutex_lock(&dev->struct_mutex);
4190
4191 work->event = event;
4192 work->dev = crtc->dev;
4193 intel_fb = to_intel_framebuffer(crtc->fb);
4194 work->obj = intel_fb->obj;
4195 INIT_WORK(&work->work, intel_unpin_work_fn);
4196
4197 /* We borrow the event spin lock for protecting unpin_work */
4198 spin_lock_irqsave(&dev->event_lock, flags);
4199 if (intel_crtc->unpin_work) {
de3f440f 4200 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
4201 spin_unlock_irqrestore(&dev->event_lock, flags);
4202 kfree(work);
4203 mutex_unlock(&dev->struct_mutex);
4204 return -EBUSY;
4205 }
4206 intel_crtc->unpin_work = work;
4207 spin_unlock_irqrestore(&dev->event_lock, flags);
4208
4209 intel_fb = to_intel_framebuffer(fb);
4210 obj = intel_fb->obj;
4211
4212 ret = intel_pin_and_fence_fb_obj(dev, obj);
4213 if (ret != 0) {
de3f440f
JB
4214 DRM_DEBUG_DRIVER("flip queue: %p pin & fence failed\n",
4215 obj->driver_private);
6b95a207 4216 kfree(work);
de3f440f 4217 intel_crtc->unpin_work = NULL;
6b95a207
KH
4218 mutex_unlock(&dev->struct_mutex);
4219 return ret;
4220 }
4221
4222 /* Reference the old fb object for the scheduled work. */
4223 drm_gem_object_reference(work->obj);
4224
4225 crtc->fb = fb;
4226 i915_gem_object_flush_write_domain(obj);
4227 drm_vblank_get(dev, intel_crtc->pipe);
4228 obj_priv = obj->driver_private;
4229 atomic_inc(&obj_priv->pending_flip);
4230
4231 BEGIN_LP_RING(4);
4232 OUT_RING(MI_DISPLAY_FLIP |
4233 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4234 OUT_RING(fb->pitch);
22fd0fab
JB
4235 if (IS_I965G(dev)) {
4236 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
4237 OUT_RING((fb->width << 16) | fb->height);
4238 } else {
4239 OUT_RING(obj_priv->gtt_offset);
4240 OUT_RING(MI_NOOP);
4241 }
6b95a207
KH
4242 ADVANCE_LP_RING();
4243
4244 mutex_unlock(&dev->struct_mutex);
4245
4246 return 0;
4247}
4248
79e53945
JB
4249static const struct drm_crtc_helper_funcs intel_helper_funcs = {
4250 .dpms = intel_crtc_dpms,
4251 .mode_fixup = intel_crtc_mode_fixup,
4252 .mode_set = intel_crtc_mode_set,
4253 .mode_set_base = intel_pipe_set_base,
4254 .prepare = intel_crtc_prepare,
4255 .commit = intel_crtc_commit,
068143d3 4256 .load_lut = intel_crtc_load_lut,
79e53945
JB
4257};
4258
4259static const struct drm_crtc_funcs intel_crtc_funcs = {
4260 .cursor_set = intel_crtc_cursor_set,
4261 .cursor_move = intel_crtc_cursor_move,
4262 .gamma_set = intel_crtc_gamma_set,
4263 .set_config = drm_crtc_helper_set_config,
4264 .destroy = intel_crtc_destroy,
6b95a207 4265 .page_flip = intel_crtc_page_flip,
79e53945
JB
4266};
4267
4268
b358d0a6 4269static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 4270{
22fd0fab 4271 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
4272 struct intel_crtc *intel_crtc;
4273 int i;
4274
4275 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
4276 if (intel_crtc == NULL)
4277 return;
4278
4279 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
4280
4281 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
4282 intel_crtc->pipe = pipe;
7662c8bd 4283 intel_crtc->plane = pipe;
79e53945
JB
4284 for (i = 0; i < 256; i++) {
4285 intel_crtc->lut_r[i] = i;
4286 intel_crtc->lut_g[i] = i;
4287 intel_crtc->lut_b[i] = i;
4288 }
4289
80824003
JB
4290 /* Swap pipes & planes for FBC on pre-965 */
4291 intel_crtc->pipe = pipe;
4292 intel_crtc->plane = pipe;
4293 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
28c97730 4294 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
80824003
JB
4295 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
4296 }
4297
22fd0fab
JB
4298 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
4299 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
4300 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
4301 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
4302
79e53945
JB
4303 intel_crtc->cursor_addr = 0;
4304 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4305 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
4306
652c393a
JB
4307 intel_crtc->busy = false;
4308
4309 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
4310 (unsigned long)intel_crtc);
79e53945
JB
4311}
4312
08d7b3d1
CW
4313int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
4314 struct drm_file *file_priv)
4315{
4316 drm_i915_private_t *dev_priv = dev->dev_private;
4317 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
4318 struct drm_mode_object *drmmode_obj;
4319 struct intel_crtc *crtc;
08d7b3d1
CW
4320
4321 if (!dev_priv) {
4322 DRM_ERROR("called with no initialization\n");
4323 return -EINVAL;
4324 }
4325
c05422d5
DV
4326 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
4327 DRM_MODE_OBJECT_CRTC);
08d7b3d1 4328
c05422d5 4329 if (!drmmode_obj) {
08d7b3d1
CW
4330 DRM_ERROR("no such CRTC id\n");
4331 return -EINVAL;
4332 }
4333
c05422d5
DV
4334 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
4335 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 4336
c05422d5 4337 return 0;
08d7b3d1
CW
4338}
4339
79e53945
JB
4340struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
4341{
4342 struct drm_crtc *crtc = NULL;
4343
4344 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4346 if (intel_crtc->pipe == pipe)
4347 break;
4348 }
4349 return crtc;
4350}
4351
b358d0a6 4352static int intel_connector_clones(struct drm_device *dev, int type_mask)
79e53945
JB
4353{
4354 int index_mask = 0;
4355 struct drm_connector *connector;
4356 int entry = 0;
4357
4358 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4359 struct intel_output *intel_output = to_intel_output(connector);
f8aed700 4360 if (type_mask & intel_output->clone_mask)
79e53945
JB
4361 index_mask |= (1 << entry);
4362 entry++;
4363 }
4364 return index_mask;
4365}
4366
4367
4368static void intel_setup_outputs(struct drm_device *dev)
4369{
725e30ad 4370 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
4371 struct drm_connector *connector;
4372
4373 intel_crt_init(dev);
4374
4375 /* Set up integrated LVDS */
541998a1 4376 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
4377 intel_lvds_init(dev);
4378
f2b115e6 4379 if (IS_IRONLAKE(dev)) {
30ad48b7
ZW
4380 int found;
4381
32f9d658
ZW
4382 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
4383 intel_dp_init(dev, DP_A);
4384
30ad48b7
ZW
4385 if (I915_READ(HDMIB) & PORT_DETECTED) {
4386 /* check SDVOB */
4387 /* found = intel_sdvo_init(dev, HDMIB); */
4388 found = 0;
4389 if (!found)
4390 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
4391 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
4392 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
4393 }
4394
4395 if (I915_READ(HDMIC) & PORT_DETECTED)
4396 intel_hdmi_init(dev, HDMIC);
4397
4398 if (I915_READ(HDMID) & PORT_DETECTED)
4399 intel_hdmi_init(dev, HDMID);
4400
5eb08b69
ZW
4401 if (I915_READ(PCH_DP_C) & DP_DETECTED)
4402 intel_dp_init(dev, PCH_DP_C);
4403
4404 if (I915_READ(PCH_DP_D) & DP_DETECTED)
4405 intel_dp_init(dev, PCH_DP_D);
4406
103a196f 4407 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 4408 bool found = false;
7d57382e 4409
725e30ad 4410 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 4411 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 4412 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
4413 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
4414 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 4415 intel_hdmi_init(dev, SDVOB);
b01f2c3a 4416 }
27185ae1 4417
b01f2c3a
JB
4418 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
4419 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 4420 intel_dp_init(dev, DP_B);
b01f2c3a 4421 }
725e30ad 4422 }
13520b05
KH
4423
4424 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 4425
b01f2c3a
JB
4426 if (I915_READ(SDVOB) & SDVO_DETECTED) {
4427 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 4428 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 4429 }
27185ae1
ML
4430
4431 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
4432
b01f2c3a
JB
4433 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
4434 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 4435 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
4436 }
4437 if (SUPPORTS_INTEGRATED_DP(dev)) {
4438 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 4439 intel_dp_init(dev, DP_C);
b01f2c3a 4440 }
725e30ad 4441 }
27185ae1 4442
b01f2c3a
JB
4443 if (SUPPORTS_INTEGRATED_DP(dev) &&
4444 (I915_READ(DP_D) & DP_DETECTED)) {
4445 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 4446 intel_dp_init(dev, DP_D);
b01f2c3a 4447 }
103a196f 4448 } else if (IS_I8XX(dev))
79e53945
JB
4449 intel_dvo_init(dev);
4450
103a196f 4451 if (SUPPORTS_TV(dev))
79e53945
JB
4452 intel_tv_init(dev);
4453
4454 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4455 struct intel_output *intel_output = to_intel_output(connector);
4456 struct drm_encoder *encoder = &intel_output->enc;
79e53945 4457
f8aed700
ML
4458 encoder->possible_crtcs = intel_output->crtc_mask;
4459 encoder->possible_clones = intel_connector_clones(dev,
4460 intel_output->clone_mask);
79e53945
JB
4461 }
4462}
4463
4464static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
4465{
4466 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4467 struct drm_device *dev = fb->dev;
4468
4469 if (fb->fbdev)
4470 intelfb_remove(dev, fb);
4471
4472 drm_framebuffer_cleanup(fb);
4473 mutex_lock(&dev->struct_mutex);
4474 drm_gem_object_unreference(intel_fb->obj);
4475 mutex_unlock(&dev->struct_mutex);
4476
4477 kfree(intel_fb);
4478}
4479
4480static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
4481 struct drm_file *file_priv,
4482 unsigned int *handle)
4483{
4484 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4485 struct drm_gem_object *object = intel_fb->obj;
4486
4487 return drm_gem_handle_create(file_priv, object, handle);
4488}
4489
4490static const struct drm_framebuffer_funcs intel_fb_funcs = {
4491 .destroy = intel_user_framebuffer_destroy,
4492 .create_handle = intel_user_framebuffer_create_handle,
4493};
4494
4495int intel_framebuffer_create(struct drm_device *dev,
4496 struct drm_mode_fb_cmd *mode_cmd,
4497 struct drm_framebuffer **fb,
4498 struct drm_gem_object *obj)
4499{
4500 struct intel_framebuffer *intel_fb;
4501 int ret;
4502
4503 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
4504 if (!intel_fb)
4505 return -ENOMEM;
4506
4507 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
4508 if (ret) {
4509 DRM_ERROR("framebuffer init failed %d\n", ret);
4510 return ret;
4511 }
4512
4513 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
4514
4515 intel_fb->obj = obj;
4516
4517 *fb = &intel_fb->base;
4518
4519 return 0;
4520}
4521
4522
4523static struct drm_framebuffer *
4524intel_user_framebuffer_create(struct drm_device *dev,
4525 struct drm_file *filp,
4526 struct drm_mode_fb_cmd *mode_cmd)
4527{
4528 struct drm_gem_object *obj;
4529 struct drm_framebuffer *fb;
4530 int ret;
4531
4532 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
4533 if (!obj)
4534 return NULL;
4535
4536 ret = intel_framebuffer_create(dev, mode_cmd, &fb, obj);
4537 if (ret) {
496818f0 4538 mutex_lock(&dev->struct_mutex);
79e53945 4539 drm_gem_object_unreference(obj);
496818f0 4540 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4541 return NULL;
4542 }
4543
4544 return fb;
4545}
4546
79e53945 4547static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945
JB
4548 .fb_create = intel_user_framebuffer_create,
4549 .fb_changed = intelfb_probe,
4550};
4551
9ea8d059
CW
4552static struct drm_gem_object *
4553intel_alloc_power_context(struct drm_device *dev)
4554{
4555 struct drm_gem_object *pwrctx;
4556 int ret;
4557
4558 pwrctx = drm_gem_object_alloc(dev, 4096);
4559 if (!pwrctx) {
4560 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
4561 return NULL;
4562 }
4563
4564 mutex_lock(&dev->struct_mutex);
4565 ret = i915_gem_object_pin(pwrctx, 4096);
4566 if (ret) {
4567 DRM_ERROR("failed to pin power context: %d\n", ret);
4568 goto err_unref;
4569 }
4570
4571 ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
4572 if (ret) {
4573 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
4574 goto err_unpin;
4575 }
4576 mutex_unlock(&dev->struct_mutex);
4577
4578 return pwrctx;
4579
4580err_unpin:
4581 i915_gem_object_unpin(pwrctx);
4582err_unref:
4583 drm_gem_object_unreference(pwrctx);
4584 mutex_unlock(&dev->struct_mutex);
4585 return NULL;
4586}
4587
652c393a
JB
4588void intel_init_clock_gating(struct drm_device *dev)
4589{
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591
4592 /*
4593 * Disable clock gating reported to work incorrectly according to the
4594 * specs, but enable as much else as we can.
4595 */
f2b115e6 4596 if (IS_IRONLAKE(dev)) {
c03342fa
ZW
4597 return;
4598 } else if (IS_G4X(dev)) {
652c393a
JB
4599 uint32_t dspclk_gate;
4600 I915_WRITE(RENCLK_GATE_D1, 0);
4601 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
4602 GS_UNIT_CLOCK_GATE_DISABLE |
4603 CL_UNIT_CLOCK_GATE_DISABLE);
4604 I915_WRITE(RAMCLK_GATE_D, 0);
4605 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
4606 OVRUNIT_CLOCK_GATE_DISABLE |
4607 OVCUNIT_CLOCK_GATE_DISABLE;
4608 if (IS_GM45(dev))
4609 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
4610 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4611 } else if (IS_I965GM(dev)) {
4612 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
4613 I915_WRITE(RENCLK_GATE_D2, 0);
4614 I915_WRITE(DSPCLK_GATE_D, 0);
4615 I915_WRITE(RAMCLK_GATE_D, 0);
4616 I915_WRITE16(DEUC, 0);
4617 } else if (IS_I965G(dev)) {
4618 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
4619 I965_RCC_CLOCK_GATE_DISABLE |
4620 I965_RCPB_CLOCK_GATE_DISABLE |
4621 I965_ISC_CLOCK_GATE_DISABLE |
4622 I965_FBC_CLOCK_GATE_DISABLE);
4623 I915_WRITE(RENCLK_GATE_D2, 0);
4624 } else if (IS_I9XX(dev)) {
4625 u32 dstate = I915_READ(D_STATE);
4626
4627 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
4628 DSTATE_DOT_CLOCK_GATING;
4629 I915_WRITE(D_STATE, dstate);
f0f8a9ce 4630 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
4631 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
4632 } else if (IS_I830(dev)) {
4633 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
4634 }
97f5ab66
JB
4635
4636 /*
4637 * GPU can automatically power down the render unit if given a page
4638 * to save state.
4639 */
1d3c36ad 4640 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
9ea8d059 4641 struct drm_i915_gem_object *obj_priv = NULL;
97f5ab66 4642
7e8b60fa
AL
4643 if (dev_priv->pwrctx) {
4644 obj_priv = dev_priv->pwrctx->driver_private;
4645 } else {
9ea8d059 4646 struct drm_gem_object *pwrctx;
97f5ab66 4647
9ea8d059
CW
4648 pwrctx = intel_alloc_power_context(dev);
4649 if (pwrctx) {
4650 dev_priv->pwrctx = pwrctx;
4651 obj_priv = pwrctx->driver_private;
7e8b60fa 4652 }
7e8b60fa 4653 }
97f5ab66 4654
9ea8d059
CW
4655 if (obj_priv) {
4656 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
4657 I915_WRITE(MCHBAR_RENDER_STANDBY,
4658 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
4659 }
97f5ab66 4660 }
652c393a
JB
4661}
4662
e70236a8
JB
4663/* Set up chip specific display functions */
4664static void intel_init_display(struct drm_device *dev)
4665{
4666 struct drm_i915_private *dev_priv = dev->dev_private;
4667
4668 /* We always want a DPMS function */
f2b115e6
AJ
4669 if (IS_IRONLAKE(dev))
4670 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
4671 else
4672 dev_priv->display.dpms = i9xx_crtc_dpms;
4673
4674 /* Only mobile has FBC, leave pointers NULL for other chips */
4675 if (IS_MOBILE(dev)) {
74dff282
JB
4676 if (IS_GM45(dev)) {
4677 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
4678 dev_priv->display.enable_fbc = g4x_enable_fbc;
4679 dev_priv->display.disable_fbc = g4x_disable_fbc;
4680 } else if (IS_I965GM(dev) || IS_I945GM(dev) || IS_I915GM(dev)) {
e70236a8
JB
4681 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
4682 dev_priv->display.enable_fbc = i8xx_enable_fbc;
4683 dev_priv->display.disable_fbc = i8xx_disable_fbc;
4684 }
74dff282 4685 /* 855GM needs testing */
e70236a8
JB
4686 }
4687
4688 /* Returns the core display clock speed */
f2b115e6 4689 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
4690 dev_priv->display.get_display_clock_speed =
4691 i945_get_display_clock_speed;
4692 else if (IS_I915G(dev))
4693 dev_priv->display.get_display_clock_speed =
4694 i915_get_display_clock_speed;
f2b115e6 4695 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
4696 dev_priv->display.get_display_clock_speed =
4697 i9xx_misc_get_display_clock_speed;
4698 else if (IS_I915GM(dev))
4699 dev_priv->display.get_display_clock_speed =
4700 i915gm_get_display_clock_speed;
4701 else if (IS_I865G(dev))
4702 dev_priv->display.get_display_clock_speed =
4703 i865_get_display_clock_speed;
f0f8a9ce 4704 else if (IS_I85X(dev))
e70236a8
JB
4705 dev_priv->display.get_display_clock_speed =
4706 i855_get_display_clock_speed;
4707 else /* 852, 830 */
4708 dev_priv->display.get_display_clock_speed =
4709 i830_get_display_clock_speed;
4710
4711 /* For FIFO watermark updates */
f2b115e6 4712 if (IS_IRONLAKE(dev))
c03342fa
ZW
4713 dev_priv->display.update_wm = NULL;
4714 else if (IS_G4X(dev))
e70236a8
JB
4715 dev_priv->display.update_wm = g4x_update_wm;
4716 else if (IS_I965G(dev))
4717 dev_priv->display.update_wm = i965_update_wm;
4718 else if (IS_I9XX(dev) || IS_MOBILE(dev)) {
4719 dev_priv->display.update_wm = i9xx_update_wm;
4720 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
4721 } else {
4722 if (IS_I85X(dev))
4723 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
4724 else if (IS_845G(dev))
4725 dev_priv->display.get_fifo_size = i845_get_fifo_size;
4726 else
4727 dev_priv->display.get_fifo_size = i830_get_fifo_size;
4728 dev_priv->display.update_wm = i830_update_wm;
4729 }
4730}
4731
79e53945
JB
4732void intel_modeset_init(struct drm_device *dev)
4733{
652c393a 4734 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
4735 int num_pipe;
4736 int i;
4737
4738 drm_mode_config_init(dev);
4739
4740 dev->mode_config.min_width = 0;
4741 dev->mode_config.min_height = 0;
4742
4743 dev->mode_config.funcs = (void *)&intel_mode_funcs;
4744
e70236a8
JB
4745 intel_init_display(dev);
4746
79e53945
JB
4747 if (IS_I965G(dev)) {
4748 dev->mode_config.max_width = 8192;
4749 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
4750 } else if (IS_I9XX(dev)) {
4751 dev->mode_config.max_width = 4096;
4752 dev->mode_config.max_height = 4096;
79e53945
JB
4753 } else {
4754 dev->mode_config.max_width = 2048;
4755 dev->mode_config.max_height = 2048;
4756 }
4757
4758 /* set memory base */
4759 if (IS_I9XX(dev))
4760 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
4761 else
4762 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
4763
4764 if (IS_MOBILE(dev) || IS_I9XX(dev))
4765 num_pipe = 2;
4766 else
4767 num_pipe = 1;
28c97730 4768 DRM_DEBUG_KMS("%d display pipe%s available.\n",
79e53945
JB
4769 num_pipe, num_pipe > 1 ? "s" : "");
4770
652c393a
JB
4771 if (IS_I85X(dev))
4772 pci_read_config_word(dev->pdev, HPLLCC, &dev_priv->orig_clock);
4773 else if (IS_I9XX(dev) || IS_G4X(dev))
4774 pci_read_config_word(dev->pdev, GCFGC, &dev_priv->orig_clock);
4775
79e53945
JB
4776 for (i = 0; i < num_pipe; i++) {
4777 intel_crtc_init(dev, i);
4778 }
4779
4780 intel_setup_outputs(dev);
652c393a
JB
4781
4782 intel_init_clock_gating(dev);
4783
4784 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
4785 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
4786 (unsigned long)dev);
02e792fb
DV
4787
4788 intel_setup_overlay(dev);
85364905 4789
f2b115e6
AJ
4790 if (IS_PINEVIEW(dev) && !intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
4791 dev_priv->fsb_freq,
4792 dev_priv->mem_freq))
85364905
JB
4793 DRM_INFO("failed to find known CxSR latency "
4794 "(found fsb freq %d, mem freq %d), disabling CxSR\n",
4795 dev_priv->fsb_freq, dev_priv->mem_freq);
79e53945
JB
4796}
4797
4798void intel_modeset_cleanup(struct drm_device *dev)
4799{
652c393a
JB
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 struct drm_crtc *crtc;
4802 struct intel_crtc *intel_crtc;
4803
4804 mutex_lock(&dev->struct_mutex);
4805
4806 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4807 /* Skip inactive CRTCs */
4808 if (!crtc->fb)
4809 continue;
4810
4811 intel_crtc = to_intel_crtc(crtc);
4812 intel_increase_pllclock(crtc, false);
4813 del_timer_sync(&intel_crtc->idle_timer);
4814 }
4815
652c393a
JB
4816 del_timer_sync(&dev_priv->idle_timer);
4817
e70236a8
JB
4818 if (dev_priv->display.disable_fbc)
4819 dev_priv->display.disable_fbc(dev);
4820
97f5ab66 4821 if (dev_priv->pwrctx) {
c1b5dea0
KH
4822 struct drm_i915_gem_object *obj_priv;
4823
4824 obj_priv = dev_priv->pwrctx->driver_private;
4825 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
4826 I915_READ(PWRCTXA);
97f5ab66
JB
4827 i915_gem_object_unpin(dev_priv->pwrctx);
4828 drm_gem_object_unreference(dev_priv->pwrctx);
4829 }
4830
69341a5e
KH
4831 mutex_unlock(&dev->struct_mutex);
4832
79e53945
JB
4833 drm_mode_config_cleanup(dev);
4834}
4835
4836
4837/* current intel driver doesn't take advantage of encoders
4838 always give back the encoder for the connector
4839*/
4840struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
4841{
4842 struct intel_output *intel_output = to_intel_output(connector);
4843
4844 return &intel_output->enc;
4845}
28d52043
DA
4846
4847/*
4848 * set vga decode state - true == enable VGA decode
4849 */
4850int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
4851{
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 u16 gmch_ctrl;
4854
4855 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
4856 if (state)
4857 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
4858 else
4859 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
4860 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
4861 return 0;
4862}