]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Suppress GEM teardown on X Server exit in KMS mode.
[net-next-2.6.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
27#include <linux/i2c.h>
28#include "drmP.h"
29#include "intel_drv.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
32
33#include "drm_crtc_helper.h"
34
35bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
36
37typedef struct {
38 /* given values */
39 int n;
40 int m1, m2;
41 int p1, p2;
42 /* derived values */
43 int dot;
44 int vco;
45 int m;
46 int p;
47} intel_clock_t;
48
49typedef struct {
50 int min, max;
51} intel_range_t;
52
53typedef struct {
54 int dot_limit;
55 int p2_slow, p2_fast;
56} intel_p2_t;
57
58#define INTEL_P2_NUM 2
59
60typedef struct {
61 intel_range_t dot, vco, n, m, m1, m2, p, p1;
62 intel_p2_t p2;
63} intel_limit_t;
64
65#define I8XX_DOT_MIN 25000
66#define I8XX_DOT_MAX 350000
67#define I8XX_VCO_MIN 930000
68#define I8XX_VCO_MAX 1400000
69#define I8XX_N_MIN 3
70#define I8XX_N_MAX 16
71#define I8XX_M_MIN 96
72#define I8XX_M_MAX 140
73#define I8XX_M1_MIN 18
74#define I8XX_M1_MAX 26
75#define I8XX_M2_MIN 6
76#define I8XX_M2_MAX 16
77#define I8XX_P_MIN 4
78#define I8XX_P_MAX 128
79#define I8XX_P1_MIN 2
80#define I8XX_P1_MAX 33
81#define I8XX_P1_LVDS_MIN 1
82#define I8XX_P1_LVDS_MAX 6
83#define I8XX_P2_SLOW 4
84#define I8XX_P2_FAST 2
85#define I8XX_P2_LVDS_SLOW 14
86#define I8XX_P2_LVDS_FAST 14 /* No fast option */
87#define I8XX_P2_SLOW_LIMIT 165000
88
89#define I9XX_DOT_MIN 20000
90#define I9XX_DOT_MAX 400000
91#define I9XX_VCO_MIN 1400000
92#define I9XX_VCO_MAX 2800000
93#define I9XX_N_MIN 3
94#define I9XX_N_MAX 8
95#define I9XX_M_MIN 70
96#define I9XX_M_MAX 120
97#define I9XX_M1_MIN 10
98#define I9XX_M1_MAX 20
99#define I9XX_M2_MIN 5
100#define I9XX_M2_MAX 9
101#define I9XX_P_SDVO_DAC_MIN 5
102#define I9XX_P_SDVO_DAC_MAX 80
103#define I9XX_P_LVDS_MIN 7
104#define I9XX_P_LVDS_MAX 98
105#define I9XX_P1_MIN 1
106#define I9XX_P1_MAX 8
107#define I9XX_P2_SDVO_DAC_SLOW 10
108#define I9XX_P2_SDVO_DAC_FAST 5
109#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
110#define I9XX_P2_LVDS_SLOW 14
111#define I9XX_P2_LVDS_FAST 7
112#define I9XX_P2_LVDS_SLOW_LIMIT 112000
113
114#define INTEL_LIMIT_I8XX_DVO_DAC 0
115#define INTEL_LIMIT_I8XX_LVDS 1
116#define INTEL_LIMIT_I9XX_SDVO_DAC 2
117#define INTEL_LIMIT_I9XX_LVDS 3
118
119static const intel_limit_t intel_limits[] = {
120 { /* INTEL_LIMIT_I8XX_DVO_DAC */
121 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
122 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
123 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
124 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
125 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
126 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
127 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
128 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
129 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
130 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
131 },
132 { /* INTEL_LIMIT_I8XX_LVDS */
133 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
134 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
135 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
136 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
137 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
138 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
139 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
140 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
141 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
142 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
143 },
144 { /* INTEL_LIMIT_I9XX_SDVO_DAC */
145 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
146 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
147 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
148 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
149 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
150 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
151 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
152 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
153 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
154 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
155 },
156 { /* INTEL_LIMIT_I9XX_LVDS */
157 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
158 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
159 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
160 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
161 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
162 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
163 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
164 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
165 /* The single-channel range is 25-112Mhz, and dual-channel
166 * is 80-224Mhz. Prefer single channel as much as possible.
167 */
168 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
169 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
170 },
171};
172
173static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
174{
175 struct drm_device *dev = crtc->dev;
176 const intel_limit_t *limit;
177
178 if (IS_I9XX(dev)) {
179 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
180 limit = &intel_limits[INTEL_LIMIT_I9XX_LVDS];
181 else
182 limit = &intel_limits[INTEL_LIMIT_I9XX_SDVO_DAC];
183 } else {
184 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
185 limit = &intel_limits[INTEL_LIMIT_I8XX_LVDS];
186 else
187 limit = &intel_limits[INTEL_LIMIT_I8XX_DVO_DAC];
188 }
189 return limit;
190}
191
192/** Derive the pixel clock for the given refclk and divisors for 8xx chips. */
193
194static void i8xx_clock(int refclk, intel_clock_t *clock)
195{
196 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
197 clock->p = clock->p1 * clock->p2;
198 clock->vco = refclk * clock->m / (clock->n + 2);
199 clock->dot = clock->vco / clock->p;
200}
201
202/** Derive the pixel clock for the given refclk and divisors for 9xx chips. */
203
204static void i9xx_clock(int refclk, intel_clock_t *clock)
205{
206 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
207 clock->p = clock->p1 * clock->p2;
208 clock->vco = refclk * clock->m / (clock->n + 2);
209 clock->dot = clock->vco / clock->p;
210}
211
212static void intel_clock(struct drm_device *dev, int refclk,
213 intel_clock_t *clock)
214{
215 if (IS_I9XX(dev))
d4da3af6 216 i9xx_clock (refclk, clock);
79e53945 217 else
d4da3af6 218 i8xx_clock (refclk, clock);
79e53945
JB
219}
220
221/**
222 * Returns whether any output on the specified pipe is of the specified type
223 */
224bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
225{
226 struct drm_device *dev = crtc->dev;
227 struct drm_mode_config *mode_config = &dev->mode_config;
228 struct drm_connector *l_entry;
229
230 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
231 if (l_entry->encoder &&
232 l_entry->encoder->crtc == crtc) {
233 struct intel_output *intel_output = to_intel_output(l_entry);
234 if (intel_output->type == type)
235 return true;
236 }
237 }
238 return false;
239}
240
241#define INTELPllInvalid(s) { /* ErrorF (s) */; return false; }
242/**
243 * Returns whether the given set of divisors are valid for a given refclk with
244 * the given connectors.
245 */
246
247static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
248{
249 const intel_limit_t *limit = intel_limit (crtc);
250
251 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
252 INTELPllInvalid ("p1 out of range\n");
253 if (clock->p < limit->p.min || limit->p.max < clock->p)
254 INTELPllInvalid ("p out of range\n");
255 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
256 INTELPllInvalid ("m2 out of range\n");
257 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
258 INTELPllInvalid ("m1 out of range\n");
259 if (clock->m1 <= clock->m2)
260 INTELPllInvalid ("m1 <= m2\n");
261 if (clock->m < limit->m.min || limit->m.max < clock->m)
262 INTELPllInvalid ("m out of range\n");
263 if (clock->n < limit->n.min || limit->n.max < clock->n)
264 INTELPllInvalid ("n out of range\n");
265 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
266 INTELPllInvalid ("vco out of range\n");
267 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
268 * connector, etc., rather than just a single range.
269 */
270 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
271 INTELPllInvalid ("dot out of range\n");
272
273 return true;
274}
275
276/**
277 * Returns a set of divisors for the desired target clock with the given
278 * refclk, or FALSE. The returned values represent the clock equation:
279 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
280 */
281static bool intel_find_best_PLL(struct drm_crtc *crtc, int target,
282 int refclk, intel_clock_t *best_clock)
283{
284 struct drm_device *dev = crtc->dev;
285 struct drm_i915_private *dev_priv = dev->dev_private;
286 intel_clock_t clock;
287 const intel_limit_t *limit = intel_limit(crtc);
288 int err = target;
289
290 if (IS_I9XX(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
291 (I915_READ(LVDS) & LVDS_PORT_EN) != 0) {
292 /*
293 * For LVDS, if the panel is on, just rely on its current
294 * settings for dual-channel. We haven't figured out how to
295 * reliably set up different single/dual channel state, if we
296 * even can.
297 */
298 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
299 LVDS_CLKB_POWER_UP)
300 clock.p2 = limit->p2.p2_fast;
301 else
302 clock.p2 = limit->p2.p2_slow;
303 } else {
304 if (target < limit->p2.dot_limit)
305 clock.p2 = limit->p2.p2_slow;
306 else
307 clock.p2 = limit->p2.p2_fast;
308 }
309
310 memset (best_clock, 0, sizeof (*best_clock));
311
312 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
313 for (clock.m2 = limit->m2.min; clock.m2 < clock.m1 &&
314 clock.m2 <= limit->m2.max; clock.m2++) {
315 for (clock.n = limit->n.min; clock.n <= limit->n.max;
316 clock.n++) {
317 for (clock.p1 = limit->p1.min;
318 clock.p1 <= limit->p1.max; clock.p1++) {
319 int this_err;
320
321 intel_clock(dev, refclk, &clock);
322
323 if (!intel_PLL_is_valid(crtc, &clock))
324 continue;
325
326 this_err = abs(clock.dot - target);
327 if (this_err < err) {
328 *best_clock = clock;
329 err = this_err;
330 }
331 }
332 }
333 }
334 }
335
336 return (err != target);
337}
338
339void
340intel_wait_for_vblank(struct drm_device *dev)
341{
342 /* Wait for 20ms, i.e. one cycle at 50hz. */
343 udelay(20000);
344}
345
b358d0a6 346static void
3c4fdcfb
KH
347intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
348 struct drm_framebuffer *old_fb)
79e53945
JB
349{
350 struct drm_device *dev = crtc->dev;
351 struct drm_i915_private *dev_priv = dev->dev_private;
352 struct drm_i915_master_private *master_priv;
353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
354 struct intel_framebuffer *intel_fb;
355 struct drm_i915_gem_object *obj_priv;
356 struct drm_gem_object *obj;
357 int pipe = intel_crtc->pipe;
358 unsigned long Start, Offset;
359 int dspbase = (pipe == 0 ? DSPAADDR : DSPBADDR);
360 int dspsurf = (pipe == 0 ? DSPASURF : DSPBSURF);
361 int dspstride = (pipe == 0) ? DSPASTRIDE : DSPBSTRIDE;
362 int dspcntr_reg = (pipe == 0) ? DSPACNTR : DSPBCNTR;
3c4fdcfb 363 u32 dspcntr, alignment;
79e53945
JB
364
365 /* no fb bound */
366 if (!crtc->fb) {
367 DRM_DEBUG("No FB bound\n");
368 return;
369 }
370
371 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945
JB
372 obj = intel_fb->obj;
373 obj_priv = obj->driver_private;
374
3c4fdcfb
KH
375 switch (obj_priv->tiling_mode) {
376 case I915_TILING_NONE:
377 alignment = 64 * 1024;
378 break;
379 case I915_TILING_X:
380 if (IS_I9XX(dev))
381 alignment = 1024 * 1024;
382 else
383 alignment = 512 * 1024;
384 break;
385 case I915_TILING_Y:
386 /* FIXME: Is this true? */
387 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
388 return;
389 default:
390 BUG();
391 }
392
393 if (i915_gem_object_pin(intel_fb->obj, alignment))
394 return;
395
396 i915_gem_object_set_to_gtt_domain(intel_fb->obj, 1);
397
79e53945
JB
398 Start = obj_priv->gtt_offset;
399 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
400
401 I915_WRITE(dspstride, crtc->fb->pitch);
402
403 dspcntr = I915_READ(dspcntr_reg);
712531bf
JB
404 /* Mask out pixel format bits in case we change it */
405 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
79e53945
JB
406 switch (crtc->fb->bits_per_pixel) {
407 case 8:
408 dspcntr |= DISPPLANE_8BPP;
409 break;
410 case 16:
411 if (crtc->fb->depth == 15)
412 dspcntr |= DISPPLANE_15_16BPP;
413 else
414 dspcntr |= DISPPLANE_16BPP;
415 break;
416 case 24:
417 case 32:
418 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
419 break;
420 default:
421 DRM_ERROR("Unknown color depth\n");
422 return;
423 }
424 I915_WRITE(dspcntr_reg, dspcntr);
425
426 DRM_DEBUG("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
427 if (IS_I965G(dev)) {
428 I915_WRITE(dspbase, Offset);
429 I915_READ(dspbase);
430 I915_WRITE(dspsurf, Start);
431 I915_READ(dspsurf);
432 } else {
433 I915_WRITE(dspbase, Start + Offset);
434 I915_READ(dspbase);
435 }
436
3c4fdcfb
KH
437 intel_wait_for_vblank(dev);
438
439 if (old_fb) {
440 intel_fb = to_intel_framebuffer(old_fb);
441 i915_gem_object_unpin(intel_fb->obj);
442 }
79e53945
JB
443
444 if (!dev->primary->master)
445 return;
446
447 master_priv = dev->primary->master->driver_priv;
448 if (!master_priv->sarea_priv)
449 return;
450
451 switch (pipe) {
452 case 0:
453 master_priv->sarea_priv->pipeA_x = x;
454 master_priv->sarea_priv->pipeA_y = y;
455 break;
456 case 1:
457 master_priv->sarea_priv->pipeB_x = x;
458 master_priv->sarea_priv->pipeB_y = y;
459 break;
460 default:
461 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
462 break;
463 }
464}
465
466
467
468/**
469 * Sets the power management mode of the pipe and plane.
470 *
471 * This code should probably grow support for turning the cursor off and back
472 * on appropriately at the same time as we're turning the pipe off/on.
473 */
474static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
475{
476 struct drm_device *dev = crtc->dev;
477 struct drm_i915_master_private *master_priv;
478 struct drm_i915_private *dev_priv = dev->dev_private;
479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
480 int pipe = intel_crtc->pipe;
481 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
482 int dspcntr_reg = (pipe == 0) ? DSPACNTR : DSPBCNTR;
483 int dspbase_reg = (pipe == 0) ? DSPAADDR : DSPBADDR;
484 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
485 u32 temp;
486 bool enabled;
487
488 /* XXX: When our outputs are all unaware of DPMS modes other than off
489 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
490 */
491 switch (mode) {
492 case DRM_MODE_DPMS_ON:
493 case DRM_MODE_DPMS_STANDBY:
494 case DRM_MODE_DPMS_SUSPEND:
495 /* Enable the DPLL */
496 temp = I915_READ(dpll_reg);
497 if ((temp & DPLL_VCO_ENABLE) == 0) {
498 I915_WRITE(dpll_reg, temp);
499 I915_READ(dpll_reg);
500 /* Wait for the clocks to stabilize. */
501 udelay(150);
502 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
503 I915_READ(dpll_reg);
504 /* Wait for the clocks to stabilize. */
505 udelay(150);
506 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
507 I915_READ(dpll_reg);
508 /* Wait for the clocks to stabilize. */
509 udelay(150);
510 }
511
512 /* Enable the pipe */
513 temp = I915_READ(pipeconf_reg);
514 if ((temp & PIPEACONF_ENABLE) == 0)
515 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
516
517 /* Enable the plane */
518 temp = I915_READ(dspcntr_reg);
519 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
520 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
521 /* Flush the plane changes */
522 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
523 }
524
525 intel_crtc_load_lut(crtc);
526
527 /* Give the overlay scaler a chance to enable if it's on this pipe */
528 //intel_crtc_dpms_video(crtc, true); TODO
529 break;
530 case DRM_MODE_DPMS_OFF:
531 /* Give the overlay scaler a chance to disable if it's on this pipe */
532 //intel_crtc_dpms_video(crtc, FALSE); TODO
533
534 /* Disable the VGA plane that we never use */
535 I915_WRITE(VGACNTRL, VGA_DISP_DISABLE);
536
537 /* Disable display plane */
538 temp = I915_READ(dspcntr_reg);
539 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
540 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
541 /* Flush the plane changes */
542 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
543 I915_READ(dspbase_reg);
544 }
545
546 if (!IS_I9XX(dev)) {
547 /* Wait for vblank for the disable to take effect */
548 intel_wait_for_vblank(dev);
549 }
550
551 /* Next, disable display pipes */
552 temp = I915_READ(pipeconf_reg);
553 if ((temp & PIPEACONF_ENABLE) != 0) {
554 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
555 I915_READ(pipeconf_reg);
556 }
557
558 /* Wait for vblank for the disable to take effect. */
559 intel_wait_for_vblank(dev);
560
561 temp = I915_READ(dpll_reg);
562 if ((temp & DPLL_VCO_ENABLE) != 0) {
563 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
564 I915_READ(dpll_reg);
565 }
566
567 /* Wait for the clocks to turn off. */
568 udelay(150);
569 break;
570 }
571
572 if (!dev->primary->master)
573 return;
574
575 master_priv = dev->primary->master->driver_priv;
576 if (!master_priv->sarea_priv)
577 return;
578
579 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
580
581 switch (pipe) {
582 case 0:
583 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
584 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
585 break;
586 case 1:
587 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
588 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
589 break;
590 default:
591 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
592 break;
593 }
594
595 intel_crtc->dpms_mode = mode;
596}
597
598static void intel_crtc_prepare (struct drm_crtc *crtc)
599{
600 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
601 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
602}
603
604static void intel_crtc_commit (struct drm_crtc *crtc)
605{
606 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
607 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
608}
609
610void intel_encoder_prepare (struct drm_encoder *encoder)
611{
612 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
613 /* lvds has its own version of prepare see intel_lvds_prepare */
614 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
615}
616
617void intel_encoder_commit (struct drm_encoder *encoder)
618{
619 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
620 /* lvds has its own version of commit see intel_lvds_commit */
621 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
622}
623
624static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
625 struct drm_display_mode *mode,
626 struct drm_display_mode *adjusted_mode)
627{
628 return true;
629}
630
631
632/** Returns the core display clock speed for i830 - i945 */
633static int intel_get_core_clock_speed(struct drm_device *dev)
634{
635
636 /* Core clock values taken from the published datasheets.
637 * The 830 may go up to 166 Mhz, which we should check.
638 */
639 if (IS_I945G(dev))
640 return 400000;
641 else if (IS_I915G(dev))
642 return 333000;
643 else if (IS_I945GM(dev) || IS_845G(dev))
644 return 200000;
645 else if (IS_I915GM(dev)) {
646 u16 gcfgc = 0;
647
648 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
649
650 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
651 return 133000;
652 else {
653 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
654 case GC_DISPLAY_CLOCK_333_MHZ:
655 return 333000;
656 default:
657 case GC_DISPLAY_CLOCK_190_200_MHZ:
658 return 190000;
659 }
660 }
661 } else if (IS_I865G(dev))
662 return 266000;
663 else if (IS_I855(dev)) {
664 u16 hpllcc = 0;
665 /* Assume that the hardware is in the high speed state. This
666 * should be the default.
667 */
668 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
669 case GC_CLOCK_133_200:
670 case GC_CLOCK_100_200:
671 return 200000;
672 case GC_CLOCK_166_250:
673 return 250000;
674 case GC_CLOCK_100_133:
675 return 133000;
676 }
677 } else /* 852, 830 */
678 return 133000;
679
680 return 0; /* Silence gcc warning */
681}
682
683
684/**
685 * Return the pipe currently connected to the panel fitter,
686 * or -1 if the panel fitter is not present or not in use
687 */
688static int intel_panel_fitter_pipe (struct drm_device *dev)
689{
690 struct drm_i915_private *dev_priv = dev->dev_private;
691 u32 pfit_control;
692
693 /* i830 doesn't have a panel fitter */
694 if (IS_I830(dev))
695 return -1;
696
697 pfit_control = I915_READ(PFIT_CONTROL);
698
699 /* See if the panel fitter is in use */
700 if ((pfit_control & PFIT_ENABLE) == 0)
701 return -1;
702
703 /* 965 can place panel fitter on either pipe */
704 if (IS_I965G(dev))
705 return (pfit_control >> 29) & 0x3;
706
707 /* older chips can only use pipe 1 */
708 return 1;
709}
710
711static void intel_crtc_mode_set(struct drm_crtc *crtc,
712 struct drm_display_mode *mode,
713 struct drm_display_mode *adjusted_mode,
3c4fdcfb
KH
714 int x, int y,
715 struct drm_framebuffer *old_fb)
79e53945
JB
716{
717 struct drm_device *dev = crtc->dev;
718 struct drm_i915_private *dev_priv = dev->dev_private;
719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
720 int pipe = intel_crtc->pipe;
721 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
722 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
723 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
724 int dspcntr_reg = (pipe == 0) ? DSPACNTR : DSPBCNTR;
725 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
726 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
727 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
728 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
729 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
730 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
731 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
732 int dspsize_reg = (pipe == 0) ? DSPASIZE : DSPBSIZE;
733 int dsppos_reg = (pipe == 0) ? DSPAPOS : DSPBPOS;
734 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
735 int refclk;
736 intel_clock_t clock;
737 u32 dpll = 0, fp = 0, dspcntr, pipeconf;
738 bool ok, is_sdvo = false, is_dvo = false;
739 bool is_crt = false, is_lvds = false, is_tv = false;
740 struct drm_mode_config *mode_config = &dev->mode_config;
741 struct drm_connector *connector;
742
743 drm_vblank_pre_modeset(dev, pipe);
744
745 list_for_each_entry(connector, &mode_config->connector_list, head) {
746 struct intel_output *intel_output = to_intel_output(connector);
747
748 if (!connector->encoder || connector->encoder->crtc != crtc)
749 continue;
750
751 switch (intel_output->type) {
752 case INTEL_OUTPUT_LVDS:
753 is_lvds = true;
754 break;
755 case INTEL_OUTPUT_SDVO:
7d57382e 756 case INTEL_OUTPUT_HDMI:
79e53945
JB
757 is_sdvo = true;
758 break;
759 case INTEL_OUTPUT_DVO:
760 is_dvo = true;
761 break;
762 case INTEL_OUTPUT_TVOUT:
763 is_tv = true;
764 break;
765 case INTEL_OUTPUT_ANALOG:
766 is_crt = true;
767 break;
768 }
769 }
770
771 if (IS_I9XX(dev)) {
772 refclk = 96000;
773 } else {
774 refclk = 48000;
775 }
776
777 ok = intel_find_best_PLL(crtc, adjusted_mode->clock, refclk, &clock);
778 if (!ok) {
779 DRM_ERROR("Couldn't find PLL settings for mode!\n");
780 return;
781 }
782
783 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
784
785 dpll = DPLL_VGA_MODE_DIS;
786 if (IS_I9XX(dev)) {
787 if (is_lvds)
788 dpll |= DPLLB_MODE_LVDS;
789 else
790 dpll |= DPLLB_MODE_DAC_SERIAL;
791 if (is_sdvo) {
792 dpll |= DPLL_DVO_HIGH_SPEED;
793 if (IS_I945G(dev) || IS_I945GM(dev)) {
794 int sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
795 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
796 }
797 }
798
799 /* compute bitmask from p1 value */
800 dpll |= (1 << (clock.p1 - 1)) << 16;
801 switch (clock.p2) {
802 case 5:
803 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
804 break;
805 case 7:
806 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
807 break;
808 case 10:
809 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
810 break;
811 case 14:
812 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
813 break;
814 }
815 if (IS_I965G(dev))
816 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
817 } else {
818 if (is_lvds) {
819 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
820 } else {
821 if (clock.p1 == 2)
822 dpll |= PLL_P1_DIVIDE_BY_TWO;
823 else
824 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
825 if (clock.p2 == 4)
826 dpll |= PLL_P2_DIVIDE_BY_4;
827 }
828 }
829
830 if (is_tv) {
831 /* XXX: just matching BIOS for now */
832/* dpll |= PLL_REF_INPUT_TVCLKINBC; */
833 dpll |= 3;
834 }
835 else
836 dpll |= PLL_REF_INPUT_DREFCLK;
837
838 /* setup pipeconf */
839 pipeconf = I915_READ(pipeconf_reg);
840
841 /* Set up the display plane register */
842 dspcntr = DISPPLANE_GAMMA_ENABLE;
843
844 if (pipe == 0)
845 dspcntr |= DISPPLANE_SEL_PIPE_A;
846 else
847 dspcntr |= DISPPLANE_SEL_PIPE_B;
848
849 if (pipe == 0 && !IS_I965G(dev)) {
850 /* Enable pixel doubling when the dot clock is > 90% of the (display)
851 * core speed.
852 *
853 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
854 * pipe == 0 check?
855 */
856 if (mode->clock > intel_get_core_clock_speed(dev) * 9 / 10)
857 pipeconf |= PIPEACONF_DOUBLE_WIDE;
858 else
859 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
860 }
861
862 dspcntr |= DISPLAY_PLANE_ENABLE;
863 pipeconf |= PIPEACONF_ENABLE;
864 dpll |= DPLL_VCO_ENABLE;
865
866
867 /* Disable the panel fitter if it was on our pipe */
868 if (intel_panel_fitter_pipe(dev) == pipe)
869 I915_WRITE(PFIT_CONTROL, 0);
870
871 DRM_DEBUG("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
872 drm_mode_debug_printmodeline(mode);
873
874
875 if (dpll & DPLL_VCO_ENABLE) {
876 I915_WRITE(fp_reg, fp);
877 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
878 I915_READ(dpll_reg);
879 udelay(150);
880 }
881
882 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
883 * This is an exception to the general rule that mode_set doesn't turn
884 * things on.
885 */
886 if (is_lvds) {
887 u32 lvds = I915_READ(LVDS);
888
889 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP | LVDS_PIPEB_SELECT;
890 /* Set the B0-B3 data pairs corresponding to whether we're going to
891 * set the DPLLs for dual-channel mode or not.
892 */
893 if (clock.p2 == 7)
894 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
895 else
896 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
897
898 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
899 * appropriately here, but we need to look more thoroughly into how
900 * panels behave in the two modes.
901 */
902
903 I915_WRITE(LVDS, lvds);
904 I915_READ(LVDS);
905 }
906
907 I915_WRITE(fp_reg, fp);
908 I915_WRITE(dpll_reg, dpll);
909 I915_READ(dpll_reg);
910 /* Wait for the clocks to stabilize. */
911 udelay(150);
912
913 if (IS_I965G(dev)) {
914 int sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
915 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
916 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
917 } else {
918 /* write it again -- the BIOS does, after all */
919 I915_WRITE(dpll_reg, dpll);
920 }
921 I915_READ(dpll_reg);
922 /* Wait for the clocks to stabilize. */
923 udelay(150);
924
925 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
926 ((adjusted_mode->crtc_htotal - 1) << 16));
927 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
928 ((adjusted_mode->crtc_hblank_end - 1) << 16));
929 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
930 ((adjusted_mode->crtc_hsync_end - 1) << 16));
931 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
932 ((adjusted_mode->crtc_vtotal - 1) << 16));
933 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
934 ((adjusted_mode->crtc_vblank_end - 1) << 16));
935 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
936 ((adjusted_mode->crtc_vsync_end - 1) << 16));
937 /* pipesrc and dspsize control the size that is scaled from, which should
938 * always be the user's requested size.
939 */
940 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) | (mode->hdisplay - 1));
941 I915_WRITE(dsppos_reg, 0);
942 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
943 I915_WRITE(pipeconf_reg, pipeconf);
944 I915_READ(pipeconf_reg);
945
946 intel_wait_for_vblank(dev);
947
948 I915_WRITE(dspcntr_reg, dspcntr);
949
950 /* Flush the plane changes */
3c4fdcfb 951 intel_pipe_set_base(crtc, x, y, old_fb);
79e53945
JB
952
953 drm_vblank_post_modeset(dev, pipe);
954}
955
956/** Loads the palette/gamma unit for the CRTC with the prepared values */
957void intel_crtc_load_lut(struct drm_crtc *crtc)
958{
959 struct drm_device *dev = crtc->dev;
960 struct drm_i915_private *dev_priv = dev->dev_private;
961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
962 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
963 int i;
964
965 /* The clocks have to be on to load the palette. */
966 if (!crtc->enabled)
967 return;
968
969 for (i = 0; i < 256; i++) {
970 I915_WRITE(palreg + 4 * i,
971 (intel_crtc->lut_r[i] << 16) |
972 (intel_crtc->lut_g[i] << 8) |
973 intel_crtc->lut_b[i]);
974 }
975}
976
977static int intel_crtc_cursor_set(struct drm_crtc *crtc,
978 struct drm_file *file_priv,
979 uint32_t handle,
980 uint32_t width, uint32_t height)
981{
982 struct drm_device *dev = crtc->dev;
983 struct drm_i915_private *dev_priv = dev->dev_private;
984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
985 struct drm_gem_object *bo;
986 struct drm_i915_gem_object *obj_priv;
987 int pipe = intel_crtc->pipe;
988 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
989 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
990 uint32_t temp;
991 size_t addr;
3f8bc370 992 int ret;
79e53945
JB
993
994 DRM_DEBUG("\n");
995
996 /* if we want to turn off the cursor ignore width and height */
997 if (!handle) {
998 DRM_DEBUG("cursor off\n");
3f8bc370
KH
999 temp = CURSOR_MODE_DISABLE;
1000 addr = 0;
1001 bo = NULL;
1002 goto finish;
79e53945
JB
1003 }
1004
1005 /* Currently we only support 64x64 cursors */
1006 if (width != 64 || height != 64) {
1007 DRM_ERROR("we currently only support 64x64 cursors\n");
1008 return -EINVAL;
1009 }
1010
1011 bo = drm_gem_object_lookup(dev, file_priv, handle);
1012 if (!bo)
1013 return -ENOENT;
1014
1015 obj_priv = bo->driver_private;
1016
1017 if (bo->size < width * height * 4) {
1018 DRM_ERROR("buffer is to small\n");
34b8686e
DA
1019 ret = -ENOMEM;
1020 goto fail;
79e53945
JB
1021 }
1022
71acb5eb
DA
1023 /* we only need to pin inside GTT if cursor is non-phy */
1024 if (!dev_priv->cursor_needs_physical) {
1025 ret = i915_gem_object_pin(bo, PAGE_SIZE);
1026 if (ret) {
1027 DRM_ERROR("failed to pin cursor bo\n");
34b8686e 1028 goto fail;
71acb5eb 1029 }
79e53945 1030 addr = obj_priv->gtt_offset;
71acb5eb
DA
1031 } else {
1032 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
1033 if (ret) {
1034 DRM_ERROR("failed to attach phys object\n");
34b8686e 1035 goto fail;
71acb5eb
DA
1036 }
1037 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
1038 }
1039
79e53945
JB
1040 temp = 0;
1041 /* set the pipe for the cursor */
1042 temp |= (pipe << 28);
1043 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
1044
3f8bc370 1045 finish:
79e53945
JB
1046 I915_WRITE(control, temp);
1047 I915_WRITE(base, addr);
1048
3f8bc370 1049 if (intel_crtc->cursor_bo) {
71acb5eb
DA
1050 if (dev_priv->cursor_needs_physical) {
1051 if (intel_crtc->cursor_bo != bo)
1052 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
1053 } else
1054 i915_gem_object_unpin(intel_crtc->cursor_bo);
34b8686e 1055 mutex_lock(&dev->struct_mutex);
3f8bc370 1056 drm_gem_object_unreference(intel_crtc->cursor_bo);
34b8686e 1057 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
1058 }
1059
1060 intel_crtc->cursor_addr = addr;
1061 intel_crtc->cursor_bo = bo;
1062
79e53945 1063 return 0;
34b8686e
DA
1064fail:
1065 mutex_lock(&dev->struct_mutex);
1066 drm_gem_object_unreference(bo);
1067 mutex_unlock(&dev->struct_mutex);
1068 return ret;
79e53945
JB
1069}
1070
1071static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1072{
1073 struct drm_device *dev = crtc->dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1076 int pipe = intel_crtc->pipe;
1077 uint32_t temp = 0;
1078 uint32_t adder;
1079
1080 if (x < 0) {
1081 temp |= (CURSOR_POS_SIGN << CURSOR_X_SHIFT);
1082 x = -x;
1083 }
1084 if (y < 0) {
1085 temp |= (CURSOR_POS_SIGN << CURSOR_Y_SHIFT);
1086 y = -y;
1087 }
1088
1089 temp |= ((x & CURSOR_POS_MASK) << CURSOR_X_SHIFT);
1090 temp |= ((y & CURSOR_POS_MASK) << CURSOR_Y_SHIFT);
1091
1092 adder = intel_crtc->cursor_addr;
1093 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
1094 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
1095
1096 return 0;
1097}
1098
1099/** Sets the color ramps on behalf of RandR */
1100void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
1101 u16 blue, int regno)
1102{
1103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1104
1105 intel_crtc->lut_r[regno] = red >> 8;
1106 intel_crtc->lut_g[regno] = green >> 8;
1107 intel_crtc->lut_b[regno] = blue >> 8;
1108}
1109
1110static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
1111 u16 *blue, uint32_t size)
1112{
1113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1114 int i;
1115
1116 if (size != 256)
1117 return;
1118
1119 for (i = 0; i < 256; i++) {
1120 intel_crtc->lut_r[i] = red[i] >> 8;
1121 intel_crtc->lut_g[i] = green[i] >> 8;
1122 intel_crtc->lut_b[i] = blue[i] >> 8;
1123 }
1124
1125 intel_crtc_load_lut(crtc);
1126}
1127
1128/**
1129 * Get a pipe with a simple mode set on it for doing load-based monitor
1130 * detection.
1131 *
1132 * It will be up to the load-detect code to adjust the pipe as appropriate for
1133 * its requirements. The pipe will be connected to no other outputs.
1134 *
1135 * Currently this code will only succeed if there is a pipe with no outputs
1136 * configured for it. In the future, it could choose to temporarily disable
1137 * some outputs to free up a pipe for its use.
1138 *
1139 * \return crtc, or NULL if no pipes are available.
1140 */
1141
1142/* VESA 640x480x72Hz mode to set on the pipe */
1143static struct drm_display_mode load_detect_mode = {
1144 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
1145 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
1146};
1147
1148struct drm_crtc *intel_get_load_detect_pipe(struct intel_output *intel_output,
1149 struct drm_display_mode *mode,
1150 int *dpms_mode)
1151{
1152 struct intel_crtc *intel_crtc;
1153 struct drm_crtc *possible_crtc;
1154 struct drm_crtc *supported_crtc =NULL;
1155 struct drm_encoder *encoder = &intel_output->enc;
1156 struct drm_crtc *crtc = NULL;
1157 struct drm_device *dev = encoder->dev;
1158 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1159 struct drm_crtc_helper_funcs *crtc_funcs;
1160 int i = -1;
1161
1162 /*
1163 * Algorithm gets a little messy:
1164 * - if the connector already has an assigned crtc, use it (but make
1165 * sure it's on first)
1166 * - try to find the first unused crtc that can drive this connector,
1167 * and use that if we find one
1168 * - if there are no unused crtcs available, try to use the first
1169 * one we found that supports the connector
1170 */
1171
1172 /* See if we already have a CRTC for this connector */
1173 if (encoder->crtc) {
1174 crtc = encoder->crtc;
1175 /* Make sure the crtc and connector are running */
1176 intel_crtc = to_intel_crtc(crtc);
1177 *dpms_mode = intel_crtc->dpms_mode;
1178 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
1179 crtc_funcs = crtc->helper_private;
1180 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
1181 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
1182 }
1183 return crtc;
1184 }
1185
1186 /* Find an unused one (if possible) */
1187 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
1188 i++;
1189 if (!(encoder->possible_crtcs & (1 << i)))
1190 continue;
1191 if (!possible_crtc->enabled) {
1192 crtc = possible_crtc;
1193 break;
1194 }
1195 if (!supported_crtc)
1196 supported_crtc = possible_crtc;
1197 }
1198
1199 /*
1200 * If we didn't find an unused CRTC, don't use any.
1201 */
1202 if (!crtc) {
1203 return NULL;
1204 }
1205
1206 encoder->crtc = crtc;
1207 intel_output->load_detect_temp = true;
1208
1209 intel_crtc = to_intel_crtc(crtc);
1210 *dpms_mode = intel_crtc->dpms_mode;
1211
1212 if (!crtc->enabled) {
1213 if (!mode)
1214 mode = &load_detect_mode;
3c4fdcfb 1215 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
1216 } else {
1217 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
1218 crtc_funcs = crtc->helper_private;
1219 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
1220 }
1221
1222 /* Add this connector to the crtc */
1223 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
1224 encoder_funcs->commit(encoder);
1225 }
1226 /* let the connector get through one full cycle before testing */
1227 intel_wait_for_vblank(dev);
1228
1229 return crtc;
1230}
1231
1232void intel_release_load_detect_pipe(struct intel_output *intel_output, int dpms_mode)
1233{
1234 struct drm_encoder *encoder = &intel_output->enc;
1235 struct drm_device *dev = encoder->dev;
1236 struct drm_crtc *crtc = encoder->crtc;
1237 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1238 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
1239
1240 if (intel_output->load_detect_temp) {
1241 encoder->crtc = NULL;
1242 intel_output->load_detect_temp = false;
1243 crtc->enabled = drm_helper_crtc_in_use(crtc);
1244 drm_helper_disable_unused_functions(dev);
1245 }
1246
1247 /* Switch crtc and output back off if necessary */
1248 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
1249 if (encoder->crtc == crtc)
1250 encoder_funcs->dpms(encoder, dpms_mode);
1251 crtc_funcs->dpms(crtc, dpms_mode);
1252 }
1253}
1254
1255/* Returns the clock of the currently programmed mode of the given pipe. */
1256static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
1257{
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1260 int pipe = intel_crtc->pipe;
1261 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
1262 u32 fp;
1263 intel_clock_t clock;
1264
1265 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
1266 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
1267 else
1268 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
1269
1270 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
1271 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
1272 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
1273 if (IS_I9XX(dev)) {
1274 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
1275 DPLL_FPA01_P1_POST_DIV_SHIFT);
1276
1277 switch (dpll & DPLL_MODE_MASK) {
1278 case DPLLB_MODE_DAC_SERIAL:
1279 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
1280 5 : 10;
1281 break;
1282 case DPLLB_MODE_LVDS:
1283 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
1284 7 : 14;
1285 break;
1286 default:
1287 DRM_DEBUG("Unknown DPLL mode %08x in programmed "
1288 "mode\n", (int)(dpll & DPLL_MODE_MASK));
1289 return 0;
1290 }
1291
1292 /* XXX: Handle the 100Mhz refclk */
1293 i9xx_clock(96000, &clock);
1294 } else {
1295 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
1296
1297 if (is_lvds) {
1298 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
1299 DPLL_FPA01_P1_POST_DIV_SHIFT);
1300 clock.p2 = 14;
1301
1302 if ((dpll & PLL_REF_INPUT_MASK) ==
1303 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
1304 /* XXX: might not be 66MHz */
1305 i8xx_clock(66000, &clock);
1306 } else
1307 i8xx_clock(48000, &clock);
1308 } else {
1309 if (dpll & PLL_P1_DIVIDE_BY_TWO)
1310 clock.p1 = 2;
1311 else {
1312 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
1313 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
1314 }
1315 if (dpll & PLL_P2_DIVIDE_BY_4)
1316 clock.p2 = 4;
1317 else
1318 clock.p2 = 2;
1319
1320 i8xx_clock(48000, &clock);
1321 }
1322 }
1323
1324 /* XXX: It would be nice to validate the clocks, but we can't reuse
1325 * i830PllIsValid() because it relies on the xf86_config connector
1326 * configuration being accurate, which it isn't necessarily.
1327 */
1328
1329 return clock.dot;
1330}
1331
1332/** Returns the currently programmed mode of the given pipe. */
1333struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1334 struct drm_crtc *crtc)
1335{
1336 struct drm_i915_private *dev_priv = dev->dev_private;
1337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1338 int pipe = intel_crtc->pipe;
1339 struct drm_display_mode *mode;
1340 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
1341 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
1342 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
1343 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
1344
1345 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
1346 if (!mode)
1347 return NULL;
1348
1349 mode->clock = intel_crtc_clock_get(dev, crtc);
1350 mode->hdisplay = (htot & 0xffff) + 1;
1351 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
1352 mode->hsync_start = (hsync & 0xffff) + 1;
1353 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
1354 mode->vdisplay = (vtot & 0xffff) + 1;
1355 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
1356 mode->vsync_start = (vsync & 0xffff) + 1;
1357 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
1358
1359 drm_mode_set_name(mode);
1360 drm_mode_set_crtcinfo(mode, 0);
1361
1362 return mode;
1363}
1364
1365static void intel_crtc_destroy(struct drm_crtc *crtc)
1366{
1367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1368
1369 drm_crtc_cleanup(crtc);
1370 kfree(intel_crtc);
1371}
1372
1373static const struct drm_crtc_helper_funcs intel_helper_funcs = {
1374 .dpms = intel_crtc_dpms,
1375 .mode_fixup = intel_crtc_mode_fixup,
1376 .mode_set = intel_crtc_mode_set,
1377 .mode_set_base = intel_pipe_set_base,
1378 .prepare = intel_crtc_prepare,
1379 .commit = intel_crtc_commit,
1380};
1381
1382static const struct drm_crtc_funcs intel_crtc_funcs = {
1383 .cursor_set = intel_crtc_cursor_set,
1384 .cursor_move = intel_crtc_cursor_move,
1385 .gamma_set = intel_crtc_gamma_set,
1386 .set_config = drm_crtc_helper_set_config,
1387 .destroy = intel_crtc_destroy,
1388};
1389
1390
b358d0a6 1391static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945
JB
1392{
1393 struct intel_crtc *intel_crtc;
1394 int i;
1395
1396 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
1397 if (intel_crtc == NULL)
1398 return;
1399
1400 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
1401
1402 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
1403 intel_crtc->pipe = pipe;
1404 for (i = 0; i < 256; i++) {
1405 intel_crtc->lut_r[i] = i;
1406 intel_crtc->lut_g[i] = i;
1407 intel_crtc->lut_b[i] = i;
1408 }
1409
1410 intel_crtc->cursor_addr = 0;
1411 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
1412 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
1413
1414 intel_crtc->mode_set.crtc = &intel_crtc->base;
1415 intel_crtc->mode_set.connectors = (struct drm_connector **)(intel_crtc + 1);
1416 intel_crtc->mode_set.num_connectors = 0;
1417
1418 if (i915_fbpercrtc) {
1419
1420
1421
1422 }
1423}
1424
1425struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
1426{
1427 struct drm_crtc *crtc = NULL;
1428
1429 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1431 if (intel_crtc->pipe == pipe)
1432 break;
1433 }
1434 return crtc;
1435}
1436
b358d0a6 1437static int intel_connector_clones(struct drm_device *dev, int type_mask)
79e53945
JB
1438{
1439 int index_mask = 0;
1440 struct drm_connector *connector;
1441 int entry = 0;
1442
1443 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1444 struct intel_output *intel_output = to_intel_output(connector);
1445 if (type_mask & (1 << intel_output->type))
1446 index_mask |= (1 << entry);
1447 entry++;
1448 }
1449 return index_mask;
1450}
1451
1452
1453static void intel_setup_outputs(struct drm_device *dev)
1454{
1455 struct drm_connector *connector;
1456
1457 intel_crt_init(dev);
1458
1459 /* Set up integrated LVDS */
1460 if (IS_MOBILE(dev) && !IS_I830(dev))
1461 intel_lvds_init(dev);
1462
1463 if (IS_I9XX(dev)) {
7d57382e
EA
1464 int found;
1465
1466 found = intel_sdvo_init(dev, SDVOB);
1467 if (!found && SUPPORTS_INTEGRATED_HDMI(dev))
1468 intel_hdmi_init(dev, SDVOB);
1469
1470 found = intel_sdvo_init(dev, SDVOC);
1471 if (!found && SUPPORTS_INTEGRATED_HDMI(dev))
1472 intel_hdmi_init(dev, SDVOC);
79e53945
JB
1473 } else
1474 intel_dvo_init(dev);
1475
1fc45d84 1476 if (IS_I9XX(dev) && IS_MOBILE(dev))
79e53945
JB
1477 intel_tv_init(dev);
1478
1479 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1480 struct intel_output *intel_output = to_intel_output(connector);
1481 struct drm_encoder *encoder = &intel_output->enc;
1482 int crtc_mask = 0, clone_mask = 0;
1483
1484 /* valid crtcs */
1485 switch(intel_output->type) {
7d57382e
EA
1486 case INTEL_OUTPUT_HDMI:
1487 crtc_mask = ((1 << 0)|
1488 (1 << 1));
1489 clone_mask = ((1 << INTEL_OUTPUT_HDMI));
1490 break;
79e53945
JB
1491 case INTEL_OUTPUT_DVO:
1492 case INTEL_OUTPUT_SDVO:
1493 crtc_mask = ((1 << 0)|
1494 (1 << 1));
1495 clone_mask = ((1 << INTEL_OUTPUT_ANALOG) |
1496 (1 << INTEL_OUTPUT_DVO) |
1497 (1 << INTEL_OUTPUT_SDVO));
1498 break;
1499 case INTEL_OUTPUT_ANALOG:
1500 crtc_mask = ((1 << 0)|
1501 (1 << 1));
1502 clone_mask = ((1 << INTEL_OUTPUT_ANALOG) |
1503 (1 << INTEL_OUTPUT_DVO) |
1504 (1 << INTEL_OUTPUT_SDVO));
1505 break;
1506 case INTEL_OUTPUT_LVDS:
1507 crtc_mask = (1 << 1);
1508 clone_mask = (1 << INTEL_OUTPUT_LVDS);
1509 break;
1510 case INTEL_OUTPUT_TVOUT:
1511 crtc_mask = ((1 << 0) |
1512 (1 << 1));
1513 clone_mask = (1 << INTEL_OUTPUT_TVOUT);
1514 break;
1515 }
1516 encoder->possible_crtcs = crtc_mask;
1517 encoder->possible_clones = intel_connector_clones(dev, clone_mask);
1518 }
1519}
1520
1521static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
1522{
1523 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1524 struct drm_device *dev = fb->dev;
1525
1526 if (fb->fbdev)
1527 intelfb_remove(dev, fb);
1528
1529 drm_framebuffer_cleanup(fb);
1530 mutex_lock(&dev->struct_mutex);
1531 drm_gem_object_unreference(intel_fb->obj);
1532 mutex_unlock(&dev->struct_mutex);
1533
1534 kfree(intel_fb);
1535}
1536
1537static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1538 struct drm_file *file_priv,
1539 unsigned int *handle)
1540{
1541 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1542 struct drm_gem_object *object = intel_fb->obj;
1543
1544 return drm_gem_handle_create(file_priv, object, handle);
1545}
1546
1547static const struct drm_framebuffer_funcs intel_fb_funcs = {
1548 .destroy = intel_user_framebuffer_destroy,
1549 .create_handle = intel_user_framebuffer_create_handle,
1550};
1551
1552int intel_framebuffer_create(struct drm_device *dev,
1553 struct drm_mode_fb_cmd *mode_cmd,
1554 struct drm_framebuffer **fb,
1555 struct drm_gem_object *obj)
1556{
1557 struct intel_framebuffer *intel_fb;
1558 int ret;
1559
1560 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1561 if (!intel_fb)
1562 return -ENOMEM;
1563
1564 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
1565 if (ret) {
1566 DRM_ERROR("framebuffer init failed %d\n", ret);
1567 return ret;
1568 }
1569
1570 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
1571
1572 intel_fb->obj = obj;
1573
1574 *fb = &intel_fb->base;
1575
1576 return 0;
1577}
1578
1579
1580static struct drm_framebuffer *
1581intel_user_framebuffer_create(struct drm_device *dev,
1582 struct drm_file *filp,
1583 struct drm_mode_fb_cmd *mode_cmd)
1584{
1585 struct drm_gem_object *obj;
1586 struct drm_framebuffer *fb;
1587 int ret;
1588
1589 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
1590 if (!obj)
1591 return NULL;
1592
1593 ret = intel_framebuffer_create(dev, mode_cmd, &fb, obj);
1594 if (ret) {
1595 drm_gem_object_unreference(obj);
1596 return NULL;
1597 }
1598
1599 return fb;
1600}
1601
79e53945 1602static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945
JB
1603 .fb_create = intel_user_framebuffer_create,
1604 .fb_changed = intelfb_probe,
1605};
1606
1607void intel_modeset_init(struct drm_device *dev)
1608{
1609 int num_pipe;
1610 int i;
1611
1612 drm_mode_config_init(dev);
1613
1614 dev->mode_config.min_width = 0;
1615 dev->mode_config.min_height = 0;
1616
1617 dev->mode_config.funcs = (void *)&intel_mode_funcs;
1618
1619 if (IS_I965G(dev)) {
1620 dev->mode_config.max_width = 8192;
1621 dev->mode_config.max_height = 8192;
1622 } else {
1623 dev->mode_config.max_width = 2048;
1624 dev->mode_config.max_height = 2048;
1625 }
1626
1627 /* set memory base */
1628 if (IS_I9XX(dev))
1629 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
1630 else
1631 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
1632
1633 if (IS_MOBILE(dev) || IS_I9XX(dev))
1634 num_pipe = 2;
1635 else
1636 num_pipe = 1;
1637 DRM_DEBUG("%d display pipe%s available.\n",
1638 num_pipe, num_pipe > 1 ? "s" : "");
1639
1640 for (i = 0; i < num_pipe; i++) {
1641 intel_crtc_init(dev, i);
1642 }
1643
1644 intel_setup_outputs(dev);
1645}
1646
1647void intel_modeset_cleanup(struct drm_device *dev)
1648{
1649 drm_mode_config_cleanup(dev);
1650}
1651
1652
1653/* current intel driver doesn't take advantage of encoders
1654 always give back the encoder for the connector
1655*/
1656struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
1657{
1658 struct intel_output *intel_output = to_intel_output(connector);
1659
1660 return &intel_output->enc;
1661}