]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Re-use set_base_atomic to share setting of the display registers
[net-next-2.6.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
652c393a 46static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
cda4b7d3 47static void intel_crtc_update_cursor(struct drm_crtc *crtc);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
e4b36699 345static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 356 .find_pll = intel_find_best_PLL,
e4b36699
KP
357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 370 .find_pll = intel_find_best_PLL,
e4b36699
KP
371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 384 .find_pll = intel_find_best_PLL,
e4b36699
KP
385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 401 .find_pll = intel_find_best_PLL,
e4b36699
KP
402};
403
044c7c41 404 /* below parameter and function is for G4X Chipset Family*/
e4b36699 405static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
d4906093 418 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
d4906093 434 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
d4906093 458 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
d4906093 482 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
506};
507
f2b115e6 508static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 519 .find_pll = intel_find_best_PLL,
e4b36699
KP
520};
521
f2b115e6 522static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 531 /* Pineview only supports single-channel mode. */
2177832f
SL
532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 534 .find_pll = intel_find_best_PLL,
e4b36699
KP
535};
536
b91ad0ec 537static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 549 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
550};
551
b91ad0ec 552static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 632 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
633};
634
f2b115e6 635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
2c07245f 636{
b91ad0ec
ZW
637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 639 const intel_limit_t *limit;
b91ad0ec
ZW
640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
2c07245f 662 else
b91ad0ec 663 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
664
665 return limit;
666}
667
044c7c41
ML
668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
e4b36699 678 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
679 else
680 /* LVDS with dual channel */
e4b36699 681 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 684 limit = &intel_limits_g4x_hdmi;
044c7c41 685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 686 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 688 limit = &intel_limits_g4x_display_port;
044c7c41 689 } else /* The option is for other outputs */
e4b36699 690 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
691
692 return limit;
693}
694
79e53945
JB
695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
bad720ff 700 if (HAS_PCH_SPLIT(dev))
f2b115e6 701 limit = intel_ironlake_limit(crtc);
2c07245f 702 else if (IS_G4X(dev)) {
044c7c41 703 limit = intel_g4x_limit(crtc);
f2b115e6 704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
79e53945 705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 706 limit = &intel_limits_i9xx_lvds;
79e53945 707 else
e4b36699 708 limit = &intel_limits_i9xx_sdvo;
f2b115e6 709 } else if (IS_PINEVIEW(dev)) {
2177832f 710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 711 limit = &intel_limits_pineview_lvds;
2177832f 712 else
f2b115e6 713 limit = &intel_limits_pineview_sdvo;
79e53945
JB
714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 716 limit = &intel_limits_i8xx_lvds;
79e53945 717 else
e4b36699 718 limit = &intel_limits_i8xx_dvo;
79e53945
JB
719 }
720 return limit;
721}
722
f2b115e6
AJ
723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 725{
2177832f
SL
726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
f2b115e6
AJ
734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
2177832f
SL
736 return;
737 }
79e53945
JB
738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
79e53945
JB
744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
747bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
748{
749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 751 struct drm_encoder *l_entry;
79e53945 752
c5e4df33
ZW
753 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
754 if (l_entry && l_entry->crtc == crtc) {
755 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
21d40d37 756 if (intel_encoder->type == type)
79e53945
JB
757 return true;
758 }
759 }
760 return false;
761}
762
7c04d1d9 763#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
764/**
765 * Returns whether the given set of divisors are valid for a given refclk with
766 * the given connectors.
767 */
768
769static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
770{
771 const intel_limit_t *limit = intel_limit (crtc);
2177832f 772 struct drm_device *dev = crtc->dev;
79e53945
JB
773
774 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
775 INTELPllInvalid ("p1 out of range\n");
776 if (clock->p < limit->p.min || limit->p.max < clock->p)
777 INTELPllInvalid ("p out of range\n");
778 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
779 INTELPllInvalid ("m2 out of range\n");
780 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
781 INTELPllInvalid ("m1 out of range\n");
f2b115e6 782 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
783 INTELPllInvalid ("m1 <= m2\n");
784 if (clock->m < limit->m.min || limit->m.max < clock->m)
785 INTELPllInvalid ("m out of range\n");
786 if (clock->n < limit->n.min || limit->n.max < clock->n)
787 INTELPllInvalid ("n out of range\n");
788 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
789 INTELPllInvalid ("vco out of range\n");
790 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
791 * connector, etc., rather than just a single range.
792 */
793 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
794 INTELPllInvalid ("dot out of range\n");
795
796 return true;
797}
798
d4906093
ML
799static bool
800intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
801 int target, int refclk, intel_clock_t *best_clock)
802
79e53945
JB
803{
804 struct drm_device *dev = crtc->dev;
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 intel_clock_t clock;
79e53945
JB
807 int err = target;
808
bc5e5718 809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 810 (I915_READ(LVDS)) != 0) {
79e53945
JB
811 /*
812 * For LVDS, if the panel is on, just rely on its current
813 * settings for dual-channel. We haven't figured out how to
814 * reliably set up different single/dual channel state, if we
815 * even can.
816 */
817 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
818 LVDS_CLKB_POWER_UP)
819 clock.p2 = limit->p2.p2_fast;
820 else
821 clock.p2 = limit->p2.p2_slow;
822 } else {
823 if (target < limit->p2.dot_limit)
824 clock.p2 = limit->p2.p2_slow;
825 else
826 clock.p2 = limit->p2.p2_fast;
827 }
828
829 memset (best_clock, 0, sizeof (*best_clock));
830
42158660
ZY
831 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
832 clock.m1++) {
833 for (clock.m2 = limit->m2.min;
834 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
835 /* m1 is always 0 in Pineview */
836 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
837 break;
838 for (clock.n = limit->n.min;
839 clock.n <= limit->n.max; clock.n++) {
840 for (clock.p1 = limit->p1.min;
841 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
842 int this_err;
843
2177832f 844 intel_clock(dev, refclk, &clock);
79e53945
JB
845
846 if (!intel_PLL_is_valid(crtc, &clock))
847 continue;
848
849 this_err = abs(clock.dot - target);
850 if (this_err < err) {
851 *best_clock = clock;
852 err = this_err;
853 }
854 }
855 }
856 }
857 }
858
859 return (err != target);
860}
861
d4906093
ML
862static bool
863intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
864 int target, int refclk, intel_clock_t *best_clock)
865{
866 struct drm_device *dev = crtc->dev;
867 struct drm_i915_private *dev_priv = dev->dev_private;
868 intel_clock_t clock;
869 int max_n;
870 bool found;
6ba770dc
AJ
871 /* approximately equals target * 0.00585 */
872 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
873 found = false;
874
875 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
876 int lvds_reg;
877
c619eed4 878 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
879 lvds_reg = PCH_LVDS;
880 else
881 lvds_reg = LVDS;
882 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
883 LVDS_CLKB_POWER_UP)
884 clock.p2 = limit->p2.p2_fast;
885 else
886 clock.p2 = limit->p2.p2_slow;
887 } else {
888 if (target < limit->p2.dot_limit)
889 clock.p2 = limit->p2.p2_slow;
890 else
891 clock.p2 = limit->p2.p2_fast;
892 }
893
894 memset(best_clock, 0, sizeof(*best_clock));
895 max_n = limit->n.max;
f77f13e2 896 /* based on hardware requirement, prefer smaller n to precision */
d4906093 897 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 898 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
899 for (clock.m1 = limit->m1.max;
900 clock.m1 >= limit->m1.min; clock.m1--) {
901 for (clock.m2 = limit->m2.max;
902 clock.m2 >= limit->m2.min; clock.m2--) {
903 for (clock.p1 = limit->p1.max;
904 clock.p1 >= limit->p1.min; clock.p1--) {
905 int this_err;
906
2177832f 907 intel_clock(dev, refclk, &clock);
d4906093
ML
908 if (!intel_PLL_is_valid(crtc, &clock))
909 continue;
910 this_err = abs(clock.dot - target) ;
911 if (this_err < err_most) {
912 *best_clock = clock;
913 err_most = this_err;
914 max_n = clock.n;
915 found = true;
916 }
917 }
918 }
919 }
920 }
2c07245f
ZW
921 return found;
922}
923
5eb08b69 924static bool
f2b115e6
AJ
925intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
926 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
927{
928 struct drm_device *dev = crtc->dev;
929 intel_clock_t clock;
4547668a
ZY
930
931 /* return directly when it is eDP */
932 if (HAS_eDP)
933 return true;
934
5eb08b69
ZW
935 if (target < 200000) {
936 clock.n = 1;
937 clock.p1 = 2;
938 clock.p2 = 10;
939 clock.m1 = 12;
940 clock.m2 = 9;
941 } else {
942 clock.n = 2;
943 clock.p1 = 1;
944 clock.p2 = 10;
945 clock.m1 = 14;
946 clock.m2 = 8;
947 }
948 intel_clock(dev, refclk, &clock);
949 memcpy(best_clock, &clock, sizeof(intel_clock_t));
950 return true;
951}
952
a4fc5ed6
KP
953/* DisplayPort has only two frequencies, 162MHz and 270MHz */
954static bool
955intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
956 int target, int refclk, intel_clock_t *best_clock)
957{
958 intel_clock_t clock;
959 if (target < 200000) {
a4fc5ed6
KP
960 clock.p1 = 2;
961 clock.p2 = 10;
b3d25495
KP
962 clock.n = 2;
963 clock.m1 = 23;
964 clock.m2 = 8;
a4fc5ed6 965 } else {
a4fc5ed6
KP
966 clock.p1 = 1;
967 clock.p2 = 10;
b3d25495
KP
968 clock.n = 1;
969 clock.m1 = 14;
970 clock.m2 = 2;
a4fc5ed6 971 }
b3d25495
KP
972 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
973 clock.p = (clock.p1 * clock.p2);
974 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 975 clock.vco = 0;
a4fc5ed6
KP
976 memcpy(best_clock, &clock, sizeof(intel_clock_t));
977 return true;
978}
979
9d0498a2
JB
980/**
981 * intel_wait_for_vblank - wait for vblank on a given pipe
982 * @dev: drm device
983 * @pipe: pipe to wait for
984 *
985 * Wait for vblank to occur on a given pipe. Needed for various bits of
986 * mode setting code.
987 */
988void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 989{
9d0498a2
JB
990 struct drm_i915_private *dev_priv = dev->dev_private;
991 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
992
300387c0
CW
993 /* Clear existing vblank status. Note this will clear any other
994 * sticky status fields as well.
995 *
996 * This races with i915_driver_irq_handler() with the result
997 * that either function could miss a vblank event. Here it is not
998 * fatal, as we will either wait upon the next vblank interrupt or
999 * timeout. Generally speaking intel_wait_for_vblank() is only
1000 * called during modeset at which time the GPU should be idle and
1001 * should *not* be performing page flips and thus not waiting on
1002 * vblanks...
1003 * Currently, the result of us stealing a vblank from the irq
1004 * handler is that a single frame will be skipped during swapbuffers.
1005 */
1006 I915_WRITE(pipestat_reg,
1007 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1008
9d0498a2
JB
1009 /* Wait for vblank interrupt bit to set */
1010 if (wait_for((I915_READ(pipestat_reg) &
9559fcdb 1011 PIPE_VBLANK_INTERRUPT_STATUS),
9d0498a2
JB
1012 50, 0))
1013 DRM_DEBUG_KMS("vblank wait timed out\n");
1014}
1015
1016/**
1017 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1018 * @dev: drm device
1019 * @pipe: pipe to wait for
1020 *
1021 * After disabling a pipe, we can't wait for vblank in the usual way,
1022 * spinning on the vblank interrupt status bit, since we won't actually
1023 * see an interrupt when the pipe is disabled.
1024 *
1025 * So this function waits for the display line value to settle (it
1026 * usually ends up stopping at the start of the next frame).
1027 */
1028void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1029{
1030 struct drm_i915_private *dev_priv = dev->dev_private;
1031 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1032 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1033 u32 last_line;
1034
1035 /* Wait for the display line to settle */
1036 do {
1037 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1038 mdelay(5);
1039 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1040 time_after(timeout, jiffies));
1041
1042 if (time_after(jiffies, timeout))
1043 DRM_DEBUG_KMS("vblank wait timed out\n");
79e53945
JB
1044}
1045
80824003
JB
1046/* Parameters have changed, update FBC info */
1047static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1048{
1049 struct drm_device *dev = crtc->dev;
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 struct drm_framebuffer *fb = crtc->fb;
1052 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1053 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1055 int plane, i;
1056 u32 fbc_ctl, fbc_ctl2;
1057
1058 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1059
1060 if (fb->pitch < dev_priv->cfb_pitch)
1061 dev_priv->cfb_pitch = fb->pitch;
1062
1063 /* FBC_CTL wants 64B units */
1064 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1065 dev_priv->cfb_fence = obj_priv->fence_reg;
1066 dev_priv->cfb_plane = intel_crtc->plane;
1067 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1068
1069 /* Clear old tags */
1070 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1071 I915_WRITE(FBC_TAG + (i * 4), 0);
1072
1073 /* Set it up... */
1074 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1075 if (obj_priv->tiling_mode != I915_TILING_NONE)
1076 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1077 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1078 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1079
1080 /* enable it... */
1081 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1082 if (IS_I945GM(dev))
49677901 1083 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1084 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1085 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE)
1087 fbc_ctl |= dev_priv->cfb_fence;
1088 I915_WRITE(FBC_CONTROL, fbc_ctl);
1089
28c97730 1090 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
80824003
JB
1091 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1092}
1093
1094void i8xx_disable_fbc(struct drm_device *dev)
1095{
1096 struct drm_i915_private *dev_priv = dev->dev_private;
1097 u32 fbc_ctl;
1098
c1a1cdc1
JB
1099 if (!I915_HAS_FBC(dev))
1100 return;
1101
9517a92f
JB
1102 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1103 return; /* Already off, just return */
1104
80824003
JB
1105 /* Disable compression */
1106 fbc_ctl = I915_READ(FBC_CONTROL);
1107 fbc_ctl &= ~FBC_CTL_EN;
1108 I915_WRITE(FBC_CONTROL, fbc_ctl);
1109
1110 /* Wait for compressing bit to clear */
913d8d11
CW
1111 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
1112 DRM_DEBUG_KMS("FBC idle timed out\n");
1113 return;
9517a92f 1114 }
80824003 1115
28c97730 1116 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1117}
1118
ee5382ae 1119static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1120{
80824003
JB
1121 struct drm_i915_private *dev_priv = dev->dev_private;
1122
1123 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1124}
1125
74dff282
JB
1126static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1127{
1128 struct drm_device *dev = crtc->dev;
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 struct drm_framebuffer *fb = crtc->fb;
1131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1132 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
74dff282
JB
1133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1134 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1135 DPFC_CTL_PLANEB);
1136 unsigned long stall_watermark = 200;
1137 u32 dpfc_ctl;
1138
1139 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1140 dev_priv->cfb_fence = obj_priv->fence_reg;
1141 dev_priv->cfb_plane = intel_crtc->plane;
1142
1143 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1144 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1145 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1146 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1147 } else {
1148 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1149 }
1150
1151 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1152 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1153 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1154 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1155 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1156
1157 /* enable it... */
1158 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1159
28c97730 1160 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1161}
1162
1163void g4x_disable_fbc(struct drm_device *dev)
1164{
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 u32 dpfc_ctl;
1167
1168 /* Disable compression */
1169 dpfc_ctl = I915_READ(DPFC_CONTROL);
1170 dpfc_ctl &= ~DPFC_CTL_EN;
1171 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1172
28c97730 1173 DRM_DEBUG_KMS("disabled FBC\n");
74dff282
JB
1174}
1175
ee5382ae 1176static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1177{
74dff282
JB
1178 struct drm_i915_private *dev_priv = dev->dev_private;
1179
1180 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1181}
1182
b52eb4dc
ZY
1183static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1184{
1185 struct drm_device *dev = crtc->dev;
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 struct drm_framebuffer *fb = crtc->fb;
1188 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1189 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1191 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1192 DPFC_CTL_PLANEB;
1193 unsigned long stall_watermark = 200;
1194 u32 dpfc_ctl;
1195
1196 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1197 dev_priv->cfb_fence = obj_priv->fence_reg;
1198 dev_priv->cfb_plane = intel_crtc->plane;
1199
1200 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1201 dpfc_ctl &= DPFC_RESERVED;
1202 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1203 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1204 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1205 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1206 } else {
1207 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1208 }
1209
1210 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1211 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1212 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1213 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1214 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1215 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1216 /* enable it... */
1217 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1218 DPFC_CTL_EN);
1219
1220 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1221}
1222
1223void ironlake_disable_fbc(struct drm_device *dev)
1224{
1225 struct drm_i915_private *dev_priv = dev->dev_private;
1226 u32 dpfc_ctl;
1227
1228 /* Disable compression */
1229 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1230 dpfc_ctl &= ~DPFC_CTL_EN;
1231 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc
ZY
1232
1233 DRM_DEBUG_KMS("disabled FBC\n");
1234}
1235
1236static bool ironlake_fbc_enabled(struct drm_device *dev)
1237{
1238 struct drm_i915_private *dev_priv = dev->dev_private;
1239
1240 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1241}
1242
ee5382ae
AJ
1243bool intel_fbc_enabled(struct drm_device *dev)
1244{
1245 struct drm_i915_private *dev_priv = dev->dev_private;
1246
1247 if (!dev_priv->display.fbc_enabled)
1248 return false;
1249
1250 return dev_priv->display.fbc_enabled(dev);
1251}
1252
1253void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1254{
1255 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1256
1257 if (!dev_priv->display.enable_fbc)
1258 return;
1259
1260 dev_priv->display.enable_fbc(crtc, interval);
1261}
1262
1263void intel_disable_fbc(struct drm_device *dev)
1264{
1265 struct drm_i915_private *dev_priv = dev->dev_private;
1266
1267 if (!dev_priv->display.disable_fbc)
1268 return;
1269
1270 dev_priv->display.disable_fbc(dev);
1271}
1272
80824003
JB
1273/**
1274 * intel_update_fbc - enable/disable FBC as needed
1275 * @crtc: CRTC to point the compressor at
1276 * @mode: mode in use
1277 *
1278 * Set up the framebuffer compression hardware at mode set time. We
1279 * enable it if possible:
1280 * - plane A only (on pre-965)
1281 * - no pixel mulitply/line duplication
1282 * - no alpha buffer discard
1283 * - no dual wide
1284 * - framebuffer <= 2048 in width, 1536 in height
1285 *
1286 * We can't assume that any compression will take place (worst case),
1287 * so the compressed buffer has to be the same size as the uncompressed
1288 * one. It also must reside (along with the line length buffer) in
1289 * stolen memory.
1290 *
1291 * We need to enable/disable FBC on a global basis.
1292 */
1293static void intel_update_fbc(struct drm_crtc *crtc,
1294 struct drm_display_mode *mode)
1295{
1296 struct drm_device *dev = crtc->dev;
1297 struct drm_i915_private *dev_priv = dev->dev_private;
1298 struct drm_framebuffer *fb = crtc->fb;
1299 struct intel_framebuffer *intel_fb;
1300 struct drm_i915_gem_object *obj_priv;
9c928d16 1301 struct drm_crtc *tmp_crtc;
80824003
JB
1302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1303 int plane = intel_crtc->plane;
9c928d16
JB
1304 int crtcs_enabled = 0;
1305
1306 DRM_DEBUG_KMS("\n");
80824003
JB
1307
1308 if (!i915_powersave)
1309 return;
1310
ee5382ae 1311 if (!I915_HAS_FBC(dev))
e70236a8
JB
1312 return;
1313
80824003
JB
1314 if (!crtc->fb)
1315 return;
1316
1317 intel_fb = to_intel_framebuffer(fb);
23010e43 1318 obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1319
1320 /*
1321 * If FBC is already on, we just have to verify that we can
1322 * keep it that way...
1323 * Need to disable if:
9c928d16 1324 * - more than one pipe is active
80824003
JB
1325 * - changing FBC params (stride, fence, mode)
1326 * - new fb is too large to fit in compressed buffer
1327 * - going to an unsupported config (interlace, pixel multiply, etc.)
1328 */
9c928d16
JB
1329 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1330 if (tmp_crtc->enabled)
1331 crtcs_enabled++;
1332 }
1333 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1334 if (crtcs_enabled > 1) {
1335 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1336 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1337 goto out_disable;
1338 }
80824003 1339 if (intel_fb->obj->size > dev_priv->cfb_size) {
28c97730
ZY
1340 DRM_DEBUG_KMS("framebuffer too large, disabling "
1341 "compression\n");
b5e50c3f 1342 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1343 goto out_disable;
1344 }
1345 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1346 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730
ZY
1347 DRM_DEBUG_KMS("mode incompatible with compression, "
1348 "disabling\n");
b5e50c3f 1349 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1350 goto out_disable;
1351 }
1352 if ((mode->hdisplay > 2048) ||
1353 (mode->vdisplay > 1536)) {
28c97730 1354 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1355 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1356 goto out_disable;
1357 }
74dff282 1358 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
28c97730 1359 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1360 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1361 goto out_disable;
1362 }
1363 if (obj_priv->tiling_mode != I915_TILING_X) {
28c97730 1364 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1365 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1366 goto out_disable;
1367 }
1368
c924b934
JW
1369 /* If the kernel debugger is active, always disable compression */
1370 if (in_dbg_master())
1371 goto out_disable;
1372
ee5382ae 1373 if (intel_fbc_enabled(dev)) {
80824003 1374 /* We can re-enable it in this case, but need to update pitch */
ee5382ae
AJ
1375 if ((fb->pitch > dev_priv->cfb_pitch) ||
1376 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1377 (plane != dev_priv->cfb_plane))
1378 intel_disable_fbc(dev);
80824003
JB
1379 }
1380
ee5382ae
AJ
1381 /* Now try to turn it back on if possible */
1382 if (!intel_fbc_enabled(dev))
1383 intel_enable_fbc(crtc, 500);
80824003
JB
1384
1385 return;
1386
1387out_disable:
80824003 1388 /* Multiple disables should be harmless */
a939406f
CW
1389 if (intel_fbc_enabled(dev)) {
1390 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1391 intel_disable_fbc(dev);
a939406f 1392 }
80824003
JB
1393}
1394
127bd2ac 1395int
6b95a207
KH
1396intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1397{
23010e43 1398 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
6b95a207
KH
1399 u32 alignment;
1400 int ret;
1401
1402 switch (obj_priv->tiling_mode) {
1403 case I915_TILING_NONE:
534843da
CW
1404 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1405 alignment = 128 * 1024;
1406 else if (IS_I965G(dev))
1407 alignment = 4 * 1024;
1408 else
1409 alignment = 64 * 1024;
6b95a207
KH
1410 break;
1411 case I915_TILING_X:
1412 /* pin() will align the object as required by fence */
1413 alignment = 0;
1414 break;
1415 case I915_TILING_Y:
1416 /* FIXME: Is this true? */
1417 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1418 return -EINVAL;
1419 default:
1420 BUG();
1421 }
1422
6b95a207
KH
1423 ret = i915_gem_object_pin(obj, alignment);
1424 if (ret != 0)
1425 return ret;
1426
1427 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1428 * fence, whereas 965+ only requires a fence if using
1429 * framebuffer compression. For simplicity, we always install
1430 * a fence as the cost is not that onerous.
1431 */
1432 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1433 obj_priv->tiling_mode != I915_TILING_NONE) {
1434 ret = i915_gem_object_get_fence_reg(obj);
1435 if (ret != 0) {
1436 i915_gem_object_unpin(obj);
1437 return ret;
1438 }
1439 }
1440
1441 return 0;
1442}
1443
81255565
JB
1444/* Assume fb object is pinned & idle & fenced and just update base pointers */
1445static int
1446intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1447 int x, int y)
1448{
1449 struct drm_device *dev = crtc->dev;
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1452 struct intel_framebuffer *intel_fb;
1453 struct drm_i915_gem_object *obj_priv;
1454 struct drm_gem_object *obj;
1455 int plane = intel_crtc->plane;
1456 unsigned long Start, Offset;
1457 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1458 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1459 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1460 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1461 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1462 u32 dspcntr;
1463
1464 switch (plane) {
1465 case 0:
1466 case 1:
1467 break;
1468 default:
1469 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1470 return -EINVAL;
1471 }
1472
1473 intel_fb = to_intel_framebuffer(fb);
1474 obj = intel_fb->obj;
1475 obj_priv = to_intel_bo(obj);
1476
1477 dspcntr = I915_READ(dspcntr_reg);
1478 /* Mask out pixel format bits in case we change it */
1479 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1480 switch (fb->bits_per_pixel) {
1481 case 8:
1482 dspcntr |= DISPPLANE_8BPP;
1483 break;
1484 case 16:
1485 if (fb->depth == 15)
1486 dspcntr |= DISPPLANE_15_16BPP;
1487 else
1488 dspcntr |= DISPPLANE_16BPP;
1489 break;
1490 case 24:
1491 case 32:
1492 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1493 break;
1494 default:
1495 DRM_ERROR("Unknown color depth\n");
1496 return -EINVAL;
1497 }
1498 if (IS_I965G(dev)) {
1499 if (obj_priv->tiling_mode != I915_TILING_NONE)
1500 dspcntr |= DISPPLANE_TILED;
1501 else
1502 dspcntr &= ~DISPPLANE_TILED;
1503 }
1504
4e6cfefc 1505 if (HAS_PCH_SPLIT(dev))
81255565
JB
1506 /* must disable */
1507 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1508
1509 I915_WRITE(dspcntr_reg, dspcntr);
1510
1511 Start = obj_priv->gtt_offset;
1512 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1513
4e6cfefc
CW
1514 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1515 Start, Offset, x, y, fb->pitch);
81255565
JB
1516 I915_WRITE(dspstride, fb->pitch);
1517 if (IS_I965G(dev)) {
81255565 1518 I915_WRITE(dspsurf, Start);
81255565 1519 I915_WRITE(dsptileoff, (y << 16) | x);
4e6cfefc 1520 I915_WRITE(dspbase, Offset);
81255565
JB
1521 } else {
1522 I915_WRITE(dspbase, Start + Offset);
81255565 1523 }
4e6cfefc 1524 POSTING_READ(dspbase);
81255565 1525
4e6cfefc 1526 if (IS_I965G(dev) || plane == 0)
81255565
JB
1527 intel_update_fbc(crtc, &crtc->mode);
1528
9d0498a2 1529 intel_wait_for_vblank(dev, intel_crtc->pipe);
81255565
JB
1530 intel_increase_pllclock(crtc, true);
1531
1532 return 0;
1533}
1534
5c3b82e2 1535static int
3c4fdcfb
KH
1536intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1537 struct drm_framebuffer *old_fb)
79e53945
JB
1538{
1539 struct drm_device *dev = crtc->dev;
79e53945
JB
1540 struct drm_i915_master_private *master_priv;
1541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1542 struct intel_framebuffer *intel_fb;
1543 struct drm_i915_gem_object *obj_priv;
1544 struct drm_gem_object *obj;
1545 int pipe = intel_crtc->pipe;
80824003 1546 int plane = intel_crtc->plane;
5c3b82e2 1547 int ret;
79e53945
JB
1548
1549 /* no fb bound */
1550 if (!crtc->fb) {
28c97730 1551 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1552 return 0;
1553 }
1554
80824003 1555 switch (plane) {
5c3b82e2
CW
1556 case 0:
1557 case 1:
1558 break;
1559 default:
80824003 1560 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1561 return -EINVAL;
79e53945
JB
1562 }
1563
1564 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945 1565 obj = intel_fb->obj;
23010e43 1566 obj_priv = to_intel_bo(obj);
79e53945 1567
5c3b82e2 1568 mutex_lock(&dev->struct_mutex);
6b95a207 1569 ret = intel_pin_and_fence_fb_obj(dev, obj);
5c3b82e2
CW
1570 if (ret != 0) {
1571 mutex_unlock(&dev->struct_mutex);
1572 return ret;
1573 }
79e53945 1574
b9241ea3 1575 ret = i915_gem_object_set_to_display_plane(obj);
5c3b82e2 1576 if (ret != 0) {
8c4b8c3f 1577 i915_gem_object_unpin(obj);
5c3b82e2
CW
1578 mutex_unlock(&dev->struct_mutex);
1579 return ret;
1580 }
79e53945 1581
4e6cfefc
CW
1582 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1583 if (ret) {
8c4b8c3f 1584 i915_gem_object_unpin(obj);
5c3b82e2 1585 mutex_unlock(&dev->struct_mutex);
4e6cfefc 1586 return ret;
79e53945 1587 }
3c4fdcfb
KH
1588
1589 if (old_fb) {
1590 intel_fb = to_intel_framebuffer(old_fb);
23010e43 1591 obj_priv = to_intel_bo(intel_fb->obj);
3c4fdcfb
KH
1592 i915_gem_object_unpin(intel_fb->obj);
1593 }
652c393a 1594
5c3b82e2 1595 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1596
1597 if (!dev->primary->master)
5c3b82e2 1598 return 0;
79e53945
JB
1599
1600 master_priv = dev->primary->master->driver_priv;
1601 if (!master_priv->sarea_priv)
5c3b82e2 1602 return 0;
79e53945 1603
5c3b82e2 1604 if (pipe) {
79e53945
JB
1605 master_priv->sarea_priv->pipeB_x = x;
1606 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1607 } else {
1608 master_priv->sarea_priv->pipeA_x = x;
1609 master_priv->sarea_priv->pipeA_y = y;
79e53945 1610 }
5c3b82e2
CW
1611
1612 return 0;
79e53945
JB
1613}
1614
f2b115e6 1615static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
32f9d658
ZW
1616{
1617 struct drm_device *dev = crtc->dev;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 u32 dpa_ctl;
1620
28c97730 1621 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1622 dpa_ctl = I915_READ(DP_A);
1623 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1624
1625 if (clock < 200000) {
1626 u32 temp;
1627 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1628 /* workaround for 160Mhz:
1629 1) program 0x4600c bits 15:0 = 0x8124
1630 2) program 0x46010 bit 0 = 1
1631 3) program 0x46034 bit 24 = 1
1632 4) program 0x64000 bit 14 = 1
1633 */
1634 temp = I915_READ(0x4600c);
1635 temp &= 0xffff0000;
1636 I915_WRITE(0x4600c, temp | 0x8124);
1637
1638 temp = I915_READ(0x46010);
1639 I915_WRITE(0x46010, temp | 1);
1640
1641 temp = I915_READ(0x46034);
1642 I915_WRITE(0x46034, temp | (1 << 24));
1643 } else {
1644 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1645 }
1646 I915_WRITE(DP_A, dpa_ctl);
1647
1648 udelay(500);
1649}
1650
8db9d77b
ZW
1651/* The FDI link training functions for ILK/Ibexpeak. */
1652static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1653{
1654 struct drm_device *dev = crtc->dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1657 int pipe = intel_crtc->pipe;
1658 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1659 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1660 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1661 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1662 u32 temp, tries = 0;
1663
e1a44743
AJ
1664 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1665 for train result */
1666 temp = I915_READ(fdi_rx_imr_reg);
1667 temp &= ~FDI_RX_SYMBOL_LOCK;
1668 temp &= ~FDI_RX_BIT_LOCK;
1669 I915_WRITE(fdi_rx_imr_reg, temp);
1670 I915_READ(fdi_rx_imr_reg);
1671 udelay(150);
1672
8db9d77b
ZW
1673 /* enable CPU FDI TX and PCH FDI RX */
1674 temp = I915_READ(fdi_tx_reg);
1675 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1676 temp &= ~(7 << 19);
1677 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1678 temp &= ~FDI_LINK_TRAIN_NONE;
1679 temp |= FDI_LINK_TRAIN_PATTERN_1;
1680 I915_WRITE(fdi_tx_reg, temp);
1681 I915_READ(fdi_tx_reg);
1682
1683 temp = I915_READ(fdi_rx_reg);
1684 temp &= ~FDI_LINK_TRAIN_NONE;
1685 temp |= FDI_LINK_TRAIN_PATTERN_1;
1686 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1687 I915_READ(fdi_rx_reg);
1688 udelay(150);
1689
e1a44743 1690 for (tries = 0; tries < 5; tries++) {
8db9d77b
ZW
1691 temp = I915_READ(fdi_rx_iir_reg);
1692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1693
1694 if ((temp & FDI_RX_BIT_LOCK)) {
1695 DRM_DEBUG_KMS("FDI train 1 done.\n");
1696 I915_WRITE(fdi_rx_iir_reg,
1697 temp | FDI_RX_BIT_LOCK);
1698 break;
1699 }
8db9d77b 1700 }
e1a44743
AJ
1701 if (tries == 5)
1702 DRM_DEBUG_KMS("FDI train 1 fail!\n");
8db9d77b
ZW
1703
1704 /* Train 2 */
1705 temp = I915_READ(fdi_tx_reg);
1706 temp &= ~FDI_LINK_TRAIN_NONE;
1707 temp |= FDI_LINK_TRAIN_PATTERN_2;
1708 I915_WRITE(fdi_tx_reg, temp);
1709
1710 temp = I915_READ(fdi_rx_reg);
1711 temp &= ~FDI_LINK_TRAIN_NONE;
1712 temp |= FDI_LINK_TRAIN_PATTERN_2;
1713 I915_WRITE(fdi_rx_reg, temp);
1714 udelay(150);
1715
1716 tries = 0;
1717
e1a44743 1718 for (tries = 0; tries < 5; tries++) {
8db9d77b
ZW
1719 temp = I915_READ(fdi_rx_iir_reg);
1720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1721
1722 if (temp & FDI_RX_SYMBOL_LOCK) {
1723 I915_WRITE(fdi_rx_iir_reg,
1724 temp | FDI_RX_SYMBOL_LOCK);
1725 DRM_DEBUG_KMS("FDI train 2 done.\n");
1726 break;
1727 }
8db9d77b 1728 }
e1a44743
AJ
1729 if (tries == 5)
1730 DRM_DEBUG_KMS("FDI train 2 fail!\n");
8db9d77b
ZW
1731
1732 DRM_DEBUG_KMS("FDI train done\n");
1733}
1734
1735static int snb_b_fdi_train_param [] = {
1736 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1737 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1738 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1739 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1740};
1741
1742/* The FDI link training functions for SNB/Cougarpoint. */
1743static void gen6_fdi_link_train(struct drm_crtc *crtc)
1744{
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1748 int pipe = intel_crtc->pipe;
1749 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1750 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1751 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1752 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1753 u32 temp, i;
1754
e1a44743
AJ
1755 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1756 for train result */
1757 temp = I915_READ(fdi_rx_imr_reg);
1758 temp &= ~FDI_RX_SYMBOL_LOCK;
1759 temp &= ~FDI_RX_BIT_LOCK;
1760 I915_WRITE(fdi_rx_imr_reg, temp);
1761 I915_READ(fdi_rx_imr_reg);
1762 udelay(150);
1763
8db9d77b
ZW
1764 /* enable CPU FDI TX and PCH FDI RX */
1765 temp = I915_READ(fdi_tx_reg);
1766 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1767 temp &= ~(7 << 19);
1768 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1769 temp &= ~FDI_LINK_TRAIN_NONE;
1770 temp |= FDI_LINK_TRAIN_PATTERN_1;
1771 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1772 /* SNB-B */
1773 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1774 I915_WRITE(fdi_tx_reg, temp);
1775 I915_READ(fdi_tx_reg);
1776
1777 temp = I915_READ(fdi_rx_reg);
1778 if (HAS_PCH_CPT(dev)) {
1779 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1780 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1781 } else {
1782 temp &= ~FDI_LINK_TRAIN_NONE;
1783 temp |= FDI_LINK_TRAIN_PATTERN_1;
1784 }
1785 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1786 I915_READ(fdi_rx_reg);
1787 udelay(150);
1788
8db9d77b
ZW
1789 for (i = 0; i < 4; i++ ) {
1790 temp = I915_READ(fdi_tx_reg);
1791 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1792 temp |= snb_b_fdi_train_param[i];
1793 I915_WRITE(fdi_tx_reg, temp);
1794 udelay(500);
1795
1796 temp = I915_READ(fdi_rx_iir_reg);
1797 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1798
1799 if (temp & FDI_RX_BIT_LOCK) {
1800 I915_WRITE(fdi_rx_iir_reg,
1801 temp | FDI_RX_BIT_LOCK);
1802 DRM_DEBUG_KMS("FDI train 1 done.\n");
1803 break;
1804 }
1805 }
1806 if (i == 4)
1807 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1808
1809 /* Train 2 */
1810 temp = I915_READ(fdi_tx_reg);
1811 temp &= ~FDI_LINK_TRAIN_NONE;
1812 temp |= FDI_LINK_TRAIN_PATTERN_2;
1813 if (IS_GEN6(dev)) {
1814 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1815 /* SNB-B */
1816 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1817 }
1818 I915_WRITE(fdi_tx_reg, temp);
1819
1820 temp = I915_READ(fdi_rx_reg);
1821 if (HAS_PCH_CPT(dev)) {
1822 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1824 } else {
1825 temp &= ~FDI_LINK_TRAIN_NONE;
1826 temp |= FDI_LINK_TRAIN_PATTERN_2;
1827 }
1828 I915_WRITE(fdi_rx_reg, temp);
1829 udelay(150);
1830
1831 for (i = 0; i < 4; i++ ) {
1832 temp = I915_READ(fdi_tx_reg);
1833 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1834 temp |= snb_b_fdi_train_param[i];
1835 I915_WRITE(fdi_tx_reg, temp);
1836 udelay(500);
1837
1838 temp = I915_READ(fdi_rx_iir_reg);
1839 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1840
1841 if (temp & FDI_RX_SYMBOL_LOCK) {
1842 I915_WRITE(fdi_rx_iir_reg,
1843 temp | FDI_RX_SYMBOL_LOCK);
1844 DRM_DEBUG_KMS("FDI train 2 done.\n");
1845 break;
1846 }
1847 }
1848 if (i == 4)
1849 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1850
1851 DRM_DEBUG_KMS("FDI train done.\n");
1852}
1853
f2b115e6 1854static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2c07245f
ZW
1855{
1856 struct drm_device *dev = crtc->dev;
1857 struct drm_i915_private *dev_priv = dev->dev_private;
1858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1859 int pipe = intel_crtc->pipe;
7662c8bd 1860 int plane = intel_crtc->plane;
2c07245f
ZW
1861 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1862 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1863 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1864 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1865 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1866 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2c07245f
ZW
1867 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1868 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
249c0e64 1869 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
8dd81a38 1870 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
2c07245f
ZW
1871 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1872 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1873 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1874 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1875 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1876 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1877 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1878 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1879 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1880 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1881 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1882 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
8db9d77b 1883 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2c07245f 1884 u32 temp;
8faf3b31
ZY
1885 u32 pipe_bpc;
1886
1887 temp = I915_READ(pipeconf_reg);
1888 pipe_bpc = temp & PIPE_BPC_MASK;
79e53945 1889
2c07245f
ZW
1890 /* XXX: When our outputs are all unaware of DPMS modes other than off
1891 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1892 */
1893 switch (mode) {
1894 case DRM_MODE_DPMS_ON:
1895 case DRM_MODE_DPMS_STANDBY:
1896 case DRM_MODE_DPMS_SUSPEND:
868dc58f 1897 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
1b3c7a47
ZW
1898
1899 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1900 temp = I915_READ(PCH_LVDS);
1901 if ((temp & LVDS_PORT_EN) == 0) {
1902 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1903 POSTING_READ(PCH_LVDS);
1904 }
1905 }
1906
d240f20f 1907 if (!HAS_eDP) {
2c07245f 1908
32f9d658
ZW
1909 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1910 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1911 /*
1912 * make the BPC in FDI Rx be consistent with that in
1913 * pipeconf reg.
1914 */
1915 temp &= ~(0x7 << 16);
1916 temp |= (pipe_bpc << 11);
77ffb597
AJ
1917 temp &= ~(7 << 19);
1918 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1919 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
32f9d658
ZW
1920 I915_READ(fdi_rx_reg);
1921 udelay(200);
1922
8db9d77b
ZW
1923 /* Switch from Rawclk to PCDclk */
1924 temp = I915_READ(fdi_rx_reg);
1925 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
32f9d658
ZW
1926 I915_READ(fdi_rx_reg);
1927 udelay(200);
1928
f2b115e6 1929 /* Enable CPU FDI TX PLL, always on for Ironlake */
32f9d658
ZW
1930 temp = I915_READ(fdi_tx_reg);
1931 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1932 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1933 I915_READ(fdi_tx_reg);
1934 udelay(100);
1935 }
2c07245f
ZW
1936 }
1937
8dd81a38 1938 /* Enable panel fitting for LVDS */
1fc79478
ZY
1939 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1940 || HAS_eDP || intel_pch_has_edp(crtc)) {
1d8e1c75
CW
1941 if (dev_priv->pch_pf_size) {
1942 temp = I915_READ(pf_ctl_reg);
1943 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
1944 I915_WRITE(pf_win_pos, dev_priv->pch_pf_pos);
1945 I915_WRITE(pf_win_size, dev_priv->pch_pf_size);
1946 } else
1947 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
8dd81a38
ZW
1948 }
1949
2c07245f
ZW
1950 /* Enable CPU pipe */
1951 temp = I915_READ(pipeconf_reg);
1952 if ((temp & PIPEACONF_ENABLE) == 0) {
1953 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1954 I915_READ(pipeconf_reg);
1955 udelay(100);
1956 }
1957
1958 /* configure and enable CPU plane */
1959 temp = I915_READ(dspcntr_reg);
1960 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1961 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1962 /* Flush the plane changes */
1963 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1964 }
1965
32f9d658 1966 if (!HAS_eDP) {
8db9d77b
ZW
1967 /* For PCH output, training FDI link */
1968 if (IS_GEN6(dev))
1969 gen6_fdi_link_train(crtc);
1970 else
1971 ironlake_fdi_link_train(crtc);
2c07245f 1972
8db9d77b
ZW
1973 /* enable PCH DPLL */
1974 temp = I915_READ(pch_dpll_reg);
1975 if ((temp & DPLL_VCO_ENABLE) == 0) {
1976 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1977 I915_READ(pch_dpll_reg);
32f9d658 1978 }
8db9d77b 1979 udelay(200);
2c07245f 1980
8db9d77b
ZW
1981 if (HAS_PCH_CPT(dev)) {
1982 /* Be sure PCH DPLL SEL is set */
1983 temp = I915_READ(PCH_DPLL_SEL);
1984 if (trans_dpll_sel == 0 &&
1985 (temp & TRANSA_DPLL_ENABLE) == 0)
1986 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1987 else if (trans_dpll_sel == 1 &&
1988 (temp & TRANSB_DPLL_ENABLE) == 0)
1989 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1990 I915_WRITE(PCH_DPLL_SEL, temp);
1991 I915_READ(PCH_DPLL_SEL);
32f9d658 1992 }
2c07245f 1993
32f9d658
ZW
1994 /* set transcoder timing */
1995 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1996 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1997 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2c07245f 1998
32f9d658
ZW
1999 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2000 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2001 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2c07245f 2002
8db9d77b
ZW
2003 /* enable normal train */
2004 temp = I915_READ(fdi_tx_reg);
2005 temp &= ~FDI_LINK_TRAIN_NONE;
2006 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2007 FDI_TX_ENHANCE_FRAME_ENABLE);
2008 I915_READ(fdi_tx_reg);
2009
2010 temp = I915_READ(fdi_rx_reg);
2011 if (HAS_PCH_CPT(dev)) {
2012 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2013 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2014 } else {
2015 temp &= ~FDI_LINK_TRAIN_NONE;
2016 temp |= FDI_LINK_TRAIN_NONE;
2017 }
2018 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2019 I915_READ(fdi_rx_reg);
2020
2021 /* wait one idle pattern time */
2022 udelay(100);
2023
e3421a18
ZW
2024 /* For PCH DP, enable TRANS_DP_CTL */
2025 if (HAS_PCH_CPT(dev) &&
2026 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2027 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2028 int reg;
2029
2030 reg = I915_READ(trans_dp_ctl);
94113cec
CW
2031 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2032 TRANS_DP_SYNC_MASK);
2033 reg |= (TRANS_DP_OUTPUT_ENABLE |
2034 TRANS_DP_ENH_FRAMING);
d6d95268
AJ
2035
2036 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2037 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2038 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2039 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
e3421a18
ZW
2040
2041 switch (intel_trans_dp_port_sel(crtc)) {
2042 case PCH_DP_B:
2043 reg |= TRANS_DP_PORT_SEL_B;
2044 break;
2045 case PCH_DP_C:
2046 reg |= TRANS_DP_PORT_SEL_C;
2047 break;
2048 case PCH_DP_D:
2049 reg |= TRANS_DP_PORT_SEL_D;
2050 break;
2051 default:
2052 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2053 reg |= TRANS_DP_PORT_SEL_B;
2054 break;
2055 }
2056
2057 I915_WRITE(trans_dp_ctl, reg);
2058 POSTING_READ(trans_dp_ctl);
2059 }
2060
32f9d658
ZW
2061 /* enable PCH transcoder */
2062 temp = I915_READ(transconf_reg);
8faf3b31
ZY
2063 /*
2064 * make the BPC in transcoder be consistent with
2065 * that in pipeconf reg.
2066 */
2067 temp &= ~PIPE_BPC_MASK;
2068 temp |= pipe_bpc;
32f9d658
ZW
2069 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2070 I915_READ(transconf_reg);
2c07245f 2071
913d8d11
CW
2072 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 10, 0))
2073 DRM_ERROR("failed to enable transcoder\n");
32f9d658 2074 }
2c07245f
ZW
2075
2076 intel_crtc_load_lut(crtc);
2077
b52eb4dc 2078 intel_update_fbc(crtc, &crtc->mode);
868dc58f 2079 break;
b52eb4dc 2080
2c07245f 2081 case DRM_MODE_DPMS_OFF:
868dc58f 2082 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2c07245f 2083
c062df61 2084 drm_vblank_off(dev, pipe);
2c07245f
ZW
2085 /* Disable display plane */
2086 temp = I915_READ(dspcntr_reg);
2087 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2088 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2089 /* Flush the plane changes */
2090 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2091 I915_READ(dspbase_reg);
2092 }
2093
b52eb4dc
ZY
2094 if (dev_priv->cfb_plane == plane &&
2095 dev_priv->display.disable_fbc)
2096 dev_priv->display.disable_fbc(dev);
2097
2c07245f
ZW
2098 /* disable cpu pipe, disable after all planes disabled */
2099 temp = I915_READ(pipeconf_reg);
2100 if ((temp & PIPEACONF_ENABLE) != 0) {
2101 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
913d8d11 2102
2c07245f 2103 /* wait for cpu pipe off, pipe state */
913d8d11
CW
2104 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
2105 DRM_ERROR("failed to turn off cpu pipe\n");
2c07245f 2106 } else
28c97730 2107 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2c07245f 2108
1b3c7a47
ZW
2109 udelay(100);
2110
2111 /* Disable PF */
2112 temp = I915_READ(pf_ctl_reg);
2113 if ((temp & PF_ENABLE) != 0) {
2114 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
2115 I915_READ(pf_ctl_reg);
32f9d658 2116 }
1b3c7a47 2117 I915_WRITE(pf_win_size, 0);
8db9d77b
ZW
2118 POSTING_READ(pf_win_size);
2119
32f9d658 2120
2c07245f
ZW
2121 /* disable CPU FDI tx and PCH FDI rx */
2122 temp = I915_READ(fdi_tx_reg);
2123 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2124 I915_READ(fdi_tx_reg);
2125
2126 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
2127 /* BPC in FDI rx is consistent with that in pipeconf */
2128 temp &= ~(0x07 << 16);
2129 temp |= (pipe_bpc << 11);
2c07245f
ZW
2130 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2131 I915_READ(fdi_rx_reg);
2132
249c0e64
ZW
2133 udelay(100);
2134
2c07245f
ZW
2135 /* still set train pattern 1 */
2136 temp = I915_READ(fdi_tx_reg);
2137 temp &= ~FDI_LINK_TRAIN_NONE;
2138 temp |= FDI_LINK_TRAIN_PATTERN_1;
2139 I915_WRITE(fdi_tx_reg, temp);
8db9d77b 2140 POSTING_READ(fdi_tx_reg);
2c07245f
ZW
2141
2142 temp = I915_READ(fdi_rx_reg);
8db9d77b
ZW
2143 if (HAS_PCH_CPT(dev)) {
2144 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2145 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2146 } else {
2147 temp &= ~FDI_LINK_TRAIN_NONE;
2148 temp |= FDI_LINK_TRAIN_PATTERN_1;
2149 }
2c07245f 2150 I915_WRITE(fdi_rx_reg, temp);
8db9d77b 2151 POSTING_READ(fdi_rx_reg);
2c07245f 2152
249c0e64
ZW
2153 udelay(100);
2154
1b3c7a47
ZW
2155 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2156 temp = I915_READ(PCH_LVDS);
2157 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2158 I915_READ(PCH_LVDS);
2159 udelay(100);
2160 }
2161
2c07245f
ZW
2162 /* disable PCH transcoder */
2163 temp = I915_READ(transconf_reg);
2164 if ((temp & TRANS_ENABLE) != 0) {
2165 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
913d8d11 2166
2c07245f 2167 /* wait for PCH transcoder off, transcoder state */
913d8d11
CW
2168 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
2169 DRM_ERROR("failed to disable transcoder\n");
2c07245f 2170 }
8db9d77b 2171
8faf3b31
ZY
2172 temp = I915_READ(transconf_reg);
2173 /* BPC in transcoder is consistent with that in pipeconf */
2174 temp &= ~PIPE_BPC_MASK;
2175 temp |= pipe_bpc;
2176 I915_WRITE(transconf_reg, temp);
2177 I915_READ(transconf_reg);
1b3c7a47
ZW
2178 udelay(100);
2179
8db9d77b 2180 if (HAS_PCH_CPT(dev)) {
e3421a18
ZW
2181 /* disable TRANS_DP_CTL */
2182 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2183 int reg;
2184
2185 reg = I915_READ(trans_dp_ctl);
2186 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2187 I915_WRITE(trans_dp_ctl, reg);
2188 POSTING_READ(trans_dp_ctl);
8db9d77b
ZW
2189
2190 /* disable DPLL_SEL */
2191 temp = I915_READ(PCH_DPLL_SEL);
2192 if (trans_dpll_sel == 0)
2193 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2194 else
2195 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2196 I915_WRITE(PCH_DPLL_SEL, temp);
2197 I915_READ(PCH_DPLL_SEL);
2198
2199 }
2200
2c07245f
ZW
2201 /* disable PCH DPLL */
2202 temp = I915_READ(pch_dpll_reg);
8db9d77b
ZW
2203 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2204 I915_READ(pch_dpll_reg);
2c07245f 2205
8db9d77b 2206 /* Switch from PCDclk to Rawclk */
1b3c7a47
ZW
2207 temp = I915_READ(fdi_rx_reg);
2208 temp &= ~FDI_SEL_PCDCLK;
2209 I915_WRITE(fdi_rx_reg, temp);
2210 I915_READ(fdi_rx_reg);
2211
8db9d77b
ZW
2212 /* Disable CPU FDI TX PLL */
2213 temp = I915_READ(fdi_tx_reg);
2214 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2215 I915_READ(fdi_tx_reg);
2216 udelay(100);
2217
1b3c7a47
ZW
2218 temp = I915_READ(fdi_rx_reg);
2219 temp &= ~FDI_RX_PLL_ENABLE;
2220 I915_WRITE(fdi_rx_reg, temp);
2221 I915_READ(fdi_rx_reg);
2222
2c07245f 2223 /* Wait for the clocks to turn off. */
1b3c7a47 2224 udelay(100);
2c07245f
ZW
2225 break;
2226 }
2227}
2228
02e792fb
DV
2229static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2230{
2231 struct intel_overlay *overlay;
03f77ea5 2232 int ret;
02e792fb
DV
2233
2234 if (!enable && intel_crtc->overlay) {
2235 overlay = intel_crtc->overlay;
2236 mutex_lock(&overlay->dev->struct_mutex);
03f77ea5
DV
2237 for (;;) {
2238 ret = intel_overlay_switch_off(overlay);
2239 if (ret == 0)
2240 break;
2241
2242 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2243 if (ret != 0) {
2244 /* overlay doesn't react anymore. Usually
2245 * results in a black screen and an unkillable
2246 * X server. */
2247 BUG();
2248 overlay->hw_wedged = HW_WEDGED;
2249 break;
2250 }
2251 }
02e792fb
DV
2252 mutex_unlock(&overlay->dev->struct_mutex);
2253 }
2254 /* Let userspace switch the overlay on again. In most cases userspace
2255 * has to recompute where to put it anyway. */
2256
2257 return;
2258}
2259
2c07245f 2260static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
79e53945
JB
2261{
2262 struct drm_device *dev = crtc->dev;
79e53945
JB
2263 struct drm_i915_private *dev_priv = dev->dev_private;
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265 int pipe = intel_crtc->pipe;
80824003 2266 int plane = intel_crtc->plane;
79e53945 2267 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
2268 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2269 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
2270 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2271 u32 temp;
79e53945
JB
2272
2273 /* XXX: When our outputs are all unaware of DPMS modes other than off
2274 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2275 */
2276 switch (mode) {
2277 case DRM_MODE_DPMS_ON:
2278 case DRM_MODE_DPMS_STANDBY:
2279 case DRM_MODE_DPMS_SUSPEND:
2280 /* Enable the DPLL */
2281 temp = I915_READ(dpll_reg);
2282 if ((temp & DPLL_VCO_ENABLE) == 0) {
2283 I915_WRITE(dpll_reg, temp);
2284 I915_READ(dpll_reg);
2285 /* Wait for the clocks to stabilize. */
2286 udelay(150);
2287 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2288 I915_READ(dpll_reg);
2289 /* Wait for the clocks to stabilize. */
2290 udelay(150);
2291 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2292 I915_READ(dpll_reg);
2293 /* Wait for the clocks to stabilize. */
2294 udelay(150);
2295 }
2296
2297 /* Enable the pipe */
2298 temp = I915_READ(pipeconf_reg);
2299 if ((temp & PIPEACONF_ENABLE) == 0)
2300 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2301
2302 /* Enable the plane */
2303 temp = I915_READ(dspcntr_reg);
2304 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2305 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2306 /* Flush the plane changes */
2307 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2308 }
2309
2310 intel_crtc_load_lut(crtc);
2311
74dff282
JB
2312 if ((IS_I965G(dev) || plane == 0))
2313 intel_update_fbc(crtc, &crtc->mode);
80824003 2314
79e53945 2315 /* Give the overlay scaler a chance to enable if it's on this pipe */
02e792fb 2316 intel_crtc_dpms_overlay(intel_crtc, true);
79e53945
JB
2317 break;
2318 case DRM_MODE_DPMS_OFF:
2319 /* Give the overlay scaler a chance to disable if it's on this pipe */
02e792fb 2320 intel_crtc_dpms_overlay(intel_crtc, false);
778c9026 2321 drm_vblank_off(dev, pipe);
79e53945 2322
e70236a8
JB
2323 if (dev_priv->cfb_plane == plane &&
2324 dev_priv->display.disable_fbc)
2325 dev_priv->display.disable_fbc(dev);
80824003 2326
79e53945
JB
2327 /* Disable display plane */
2328 temp = I915_READ(dspcntr_reg);
2329 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2330 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2331 /* Flush the plane changes */
2332 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2333 I915_READ(dspbase_reg);
2334 }
2335
9d0498a2
JB
2336 /* Wait for vblank for the disable to take effect */
2337 intel_wait_for_vblank_off(dev, pipe);
79e53945 2338
b690e96c
JB
2339 /* Don't disable pipe A or pipe A PLLs if needed */
2340 if (pipeconf_reg == PIPEACONF &&
2341 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2342 goto skip_pipe_off;
2343
79e53945
JB
2344 /* Next, disable display pipes */
2345 temp = I915_READ(pipeconf_reg);
2346 if ((temp & PIPEACONF_ENABLE) != 0) {
2347 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2348 I915_READ(pipeconf_reg);
2349 }
2350
2351 /* Wait for vblank for the disable to take effect. */
9d0498a2 2352 intel_wait_for_vblank_off(dev, pipe);
79e53945
JB
2353
2354 temp = I915_READ(dpll_reg);
2355 if ((temp & DPLL_VCO_ENABLE) != 0) {
2356 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2357 I915_READ(dpll_reg);
2358 }
b690e96c 2359 skip_pipe_off:
79e53945
JB
2360 /* Wait for the clocks to turn off. */
2361 udelay(150);
2362 break;
2363 }
2c07245f
ZW
2364}
2365
2366/**
2367 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2368 */
2369static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2370{
2371 struct drm_device *dev = crtc->dev;
e70236a8 2372 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2373 struct drm_i915_master_private *master_priv;
2374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2375 int pipe = intel_crtc->pipe;
2376 bool enabled;
2377
65655d4a 2378 intel_crtc->dpms_mode = mode;
87f8ebf3 2379 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
debcaddc
CW
2380
2381 /* When switching on the display, ensure that SR is disabled
2382 * with multiple pipes prior to enabling to new pipe.
2383 *
2384 * When switching off the display, make sure the cursor is
2385 * properly hidden prior to disabling the pipe.
2386 */
2387 if (mode == DRM_MODE_DPMS_ON)
2388 intel_update_watermarks(dev);
2389 else
2390 intel_crtc_update_cursor(crtc);
2391
e70236a8 2392 dev_priv->display.dpms(crtc, mode);
79e53945 2393
debcaddc
CW
2394 if (mode == DRM_MODE_DPMS_ON)
2395 intel_crtc_update_cursor(crtc);
2396 else
2397 intel_update_watermarks(dev);
65655d4a 2398
79e53945
JB
2399 if (!dev->primary->master)
2400 return;
2401
2402 master_priv = dev->primary->master->driver_priv;
2403 if (!master_priv->sarea_priv)
2404 return;
2405
2406 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2407
2408 switch (pipe) {
2409 case 0:
2410 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2411 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2412 break;
2413 case 1:
2414 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2415 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2416 break;
2417 default:
2418 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2419 break;
2420 }
79e53945
JB
2421}
2422
2423static void intel_crtc_prepare (struct drm_crtc *crtc)
2424{
2425 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2426 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2427}
2428
2429static void intel_crtc_commit (struct drm_crtc *crtc)
2430{
2431 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2432 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2433}
2434
2435void intel_encoder_prepare (struct drm_encoder *encoder)
2436{
2437 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2438 /* lvds has its own version of prepare see intel_lvds_prepare */
2439 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2440}
2441
2442void intel_encoder_commit (struct drm_encoder *encoder)
2443{
2444 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2445 /* lvds has its own version of commit see intel_lvds_commit */
2446 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2447}
2448
ea5b213a
CW
2449void intel_encoder_destroy(struct drm_encoder *encoder)
2450{
2451 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
2452
2453 if (intel_encoder->ddc_bus)
2454 intel_i2c_destroy(intel_encoder->ddc_bus);
2455
2456 if (intel_encoder->i2c_bus)
2457 intel_i2c_destroy(intel_encoder->i2c_bus);
2458
2459 drm_encoder_cleanup(encoder);
2460 kfree(intel_encoder);
2461}
2462
79e53945
JB
2463static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2464 struct drm_display_mode *mode,
2465 struct drm_display_mode *adjusted_mode)
2466{
2c07245f 2467 struct drm_device *dev = crtc->dev;
bad720ff 2468 if (HAS_PCH_SPLIT(dev)) {
2c07245f 2469 /* FDI link clock is fixed at 2.7G */
2377b741
JB
2470 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2471 return false;
2c07245f 2472 }
79e53945
JB
2473 return true;
2474}
2475
e70236a8
JB
2476static int i945_get_display_clock_speed(struct drm_device *dev)
2477{
2478 return 400000;
2479}
79e53945 2480
e70236a8 2481static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2482{
e70236a8
JB
2483 return 333000;
2484}
79e53945 2485
e70236a8
JB
2486static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2487{
2488 return 200000;
2489}
79e53945 2490
e70236a8
JB
2491static int i915gm_get_display_clock_speed(struct drm_device *dev)
2492{
2493 u16 gcfgc = 0;
79e53945 2494
e70236a8
JB
2495 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2496
2497 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2498 return 133000;
2499 else {
2500 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2501 case GC_DISPLAY_CLOCK_333_MHZ:
2502 return 333000;
2503 default:
2504 case GC_DISPLAY_CLOCK_190_200_MHZ:
2505 return 190000;
79e53945 2506 }
e70236a8
JB
2507 }
2508}
2509
2510static int i865_get_display_clock_speed(struct drm_device *dev)
2511{
2512 return 266000;
2513}
2514
2515static int i855_get_display_clock_speed(struct drm_device *dev)
2516{
2517 u16 hpllcc = 0;
2518 /* Assume that the hardware is in the high speed state. This
2519 * should be the default.
2520 */
2521 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2522 case GC_CLOCK_133_200:
2523 case GC_CLOCK_100_200:
2524 return 200000;
2525 case GC_CLOCK_166_250:
2526 return 250000;
2527 case GC_CLOCK_100_133:
79e53945 2528 return 133000;
e70236a8 2529 }
79e53945 2530
e70236a8
JB
2531 /* Shouldn't happen */
2532 return 0;
2533}
79e53945 2534
e70236a8
JB
2535static int i830_get_display_clock_speed(struct drm_device *dev)
2536{
2537 return 133000;
79e53945
JB
2538}
2539
79e53945
JB
2540/**
2541 * Return the pipe currently connected to the panel fitter,
2542 * or -1 if the panel fitter is not present or not in use
2543 */
02e792fb 2544int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2545{
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547 u32 pfit_control;
2548
2549 /* i830 doesn't have a panel fitter */
2550 if (IS_I830(dev))
2551 return -1;
2552
2553 pfit_control = I915_READ(PFIT_CONTROL);
2554
2555 /* See if the panel fitter is in use */
2556 if ((pfit_control & PFIT_ENABLE) == 0)
2557 return -1;
2558
2559 /* 965 can place panel fitter on either pipe */
2560 if (IS_I965G(dev))
2561 return (pfit_control >> 29) & 0x3;
2562
2563 /* older chips can only use pipe 1 */
2564 return 1;
2565}
2566
2c07245f
ZW
2567struct fdi_m_n {
2568 u32 tu;
2569 u32 gmch_m;
2570 u32 gmch_n;
2571 u32 link_m;
2572 u32 link_n;
2573};
2574
2575static void
2576fdi_reduce_ratio(u32 *num, u32 *den)
2577{
2578 while (*num > 0xffffff || *den > 0xffffff) {
2579 *num >>= 1;
2580 *den >>= 1;
2581 }
2582}
2583
2584#define DATA_N 0x800000
2585#define LINK_N 0x80000
2586
2587static void
f2b115e6
AJ
2588ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2589 int link_clock, struct fdi_m_n *m_n)
2c07245f
ZW
2590{
2591 u64 temp;
2592
2593 m_n->tu = 64; /* default size */
2594
2595 temp = (u64) DATA_N * pixel_clock;
2596 temp = div_u64(temp, link_clock);
58a27471
ZW
2597 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2598 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2599 m_n->gmch_n = DATA_N;
2600 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2601
2602 temp = (u64) LINK_N * pixel_clock;
2603 m_n->link_m = div_u64(temp, link_clock);
2604 m_n->link_n = LINK_N;
2605 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2606}
2607
2608
7662c8bd
SL
2609struct intel_watermark_params {
2610 unsigned long fifo_size;
2611 unsigned long max_wm;
2612 unsigned long default_wm;
2613 unsigned long guard_size;
2614 unsigned long cacheline_size;
2615};
2616
f2b115e6
AJ
2617/* Pineview has different values for various configs */
2618static struct intel_watermark_params pineview_display_wm = {
2619 PINEVIEW_DISPLAY_FIFO,
2620 PINEVIEW_MAX_WM,
2621 PINEVIEW_DFT_WM,
2622 PINEVIEW_GUARD_WM,
2623 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2624};
f2b115e6
AJ
2625static struct intel_watermark_params pineview_display_hplloff_wm = {
2626 PINEVIEW_DISPLAY_FIFO,
2627 PINEVIEW_MAX_WM,
2628 PINEVIEW_DFT_HPLLOFF_WM,
2629 PINEVIEW_GUARD_WM,
2630 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2631};
f2b115e6
AJ
2632static struct intel_watermark_params pineview_cursor_wm = {
2633 PINEVIEW_CURSOR_FIFO,
2634 PINEVIEW_CURSOR_MAX_WM,
2635 PINEVIEW_CURSOR_DFT_WM,
2636 PINEVIEW_CURSOR_GUARD_WM,
2637 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2638};
f2b115e6
AJ
2639static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2640 PINEVIEW_CURSOR_FIFO,
2641 PINEVIEW_CURSOR_MAX_WM,
2642 PINEVIEW_CURSOR_DFT_WM,
2643 PINEVIEW_CURSOR_GUARD_WM,
2644 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2645};
0e442c60
JB
2646static struct intel_watermark_params g4x_wm_info = {
2647 G4X_FIFO_SIZE,
2648 G4X_MAX_WM,
2649 G4X_MAX_WM,
2650 2,
2651 G4X_FIFO_LINE_SIZE,
2652};
4fe5e611
ZY
2653static struct intel_watermark_params g4x_cursor_wm_info = {
2654 I965_CURSOR_FIFO,
2655 I965_CURSOR_MAX_WM,
2656 I965_CURSOR_DFT_WM,
2657 2,
2658 G4X_FIFO_LINE_SIZE,
2659};
2660static struct intel_watermark_params i965_cursor_wm_info = {
2661 I965_CURSOR_FIFO,
2662 I965_CURSOR_MAX_WM,
2663 I965_CURSOR_DFT_WM,
2664 2,
2665 I915_FIFO_LINE_SIZE,
2666};
7662c8bd 2667static struct intel_watermark_params i945_wm_info = {
dff33cfc 2668 I945_FIFO_SIZE,
7662c8bd
SL
2669 I915_MAX_WM,
2670 1,
dff33cfc
JB
2671 2,
2672 I915_FIFO_LINE_SIZE
7662c8bd
SL
2673};
2674static struct intel_watermark_params i915_wm_info = {
dff33cfc 2675 I915_FIFO_SIZE,
7662c8bd
SL
2676 I915_MAX_WM,
2677 1,
dff33cfc 2678 2,
7662c8bd
SL
2679 I915_FIFO_LINE_SIZE
2680};
2681static struct intel_watermark_params i855_wm_info = {
2682 I855GM_FIFO_SIZE,
2683 I915_MAX_WM,
2684 1,
dff33cfc 2685 2,
7662c8bd
SL
2686 I830_FIFO_LINE_SIZE
2687};
2688static struct intel_watermark_params i830_wm_info = {
2689 I830_FIFO_SIZE,
2690 I915_MAX_WM,
2691 1,
dff33cfc 2692 2,
7662c8bd
SL
2693 I830_FIFO_LINE_SIZE
2694};
2695
7f8a8569
ZW
2696static struct intel_watermark_params ironlake_display_wm_info = {
2697 ILK_DISPLAY_FIFO,
2698 ILK_DISPLAY_MAXWM,
2699 ILK_DISPLAY_DFTWM,
2700 2,
2701 ILK_FIFO_LINE_SIZE
2702};
2703
c936f44d
ZY
2704static struct intel_watermark_params ironlake_cursor_wm_info = {
2705 ILK_CURSOR_FIFO,
2706 ILK_CURSOR_MAXWM,
2707 ILK_CURSOR_DFTWM,
2708 2,
2709 ILK_FIFO_LINE_SIZE
2710};
2711
7f8a8569
ZW
2712static struct intel_watermark_params ironlake_display_srwm_info = {
2713 ILK_DISPLAY_SR_FIFO,
2714 ILK_DISPLAY_MAX_SRWM,
2715 ILK_DISPLAY_DFT_SRWM,
2716 2,
2717 ILK_FIFO_LINE_SIZE
2718};
2719
2720static struct intel_watermark_params ironlake_cursor_srwm_info = {
2721 ILK_CURSOR_SR_FIFO,
2722 ILK_CURSOR_MAX_SRWM,
2723 ILK_CURSOR_DFT_SRWM,
2724 2,
2725 ILK_FIFO_LINE_SIZE
2726};
2727
dff33cfc
JB
2728/**
2729 * intel_calculate_wm - calculate watermark level
2730 * @clock_in_khz: pixel clock
2731 * @wm: chip FIFO params
2732 * @pixel_size: display pixel size
2733 * @latency_ns: memory latency for the platform
2734 *
2735 * Calculate the watermark level (the level at which the display plane will
2736 * start fetching from memory again). Each chip has a different display
2737 * FIFO size and allocation, so the caller needs to figure that out and pass
2738 * in the correct intel_watermark_params structure.
2739 *
2740 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2741 * on the pixel size. When it reaches the watermark level, it'll start
2742 * fetching FIFO line sized based chunks from memory until the FIFO fills
2743 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2744 * will occur, and a display engine hang could result.
2745 */
7662c8bd
SL
2746static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2747 struct intel_watermark_params *wm,
2748 int pixel_size,
2749 unsigned long latency_ns)
2750{
390c4dd4 2751 long entries_required, wm_size;
dff33cfc 2752
d660467c
JB
2753 /*
2754 * Note: we need to make sure we don't overflow for various clock &
2755 * latency values.
2756 * clocks go from a few thousand to several hundred thousand.
2757 * latency is usually a few thousand
2758 */
2759 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2760 1000;
8de9b311 2761 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 2762
28c97730 2763 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2764
2765 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2766
28c97730 2767 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2768
390c4dd4
JB
2769 /* Don't promote wm_size to unsigned... */
2770 if (wm_size > (long)wm->max_wm)
7662c8bd 2771 wm_size = wm->max_wm;
b9421ae8 2772 if (wm_size <= 0) {
7662c8bd 2773 wm_size = wm->default_wm;
b9421ae8
CW
2774 DRM_ERROR("Insufficient FIFO for plane, expect flickering:"
2775 " entries required = %ld, available = %lu.\n",
2776 entries_required + wm->guard_size,
2777 wm->fifo_size);
2778 }
2779
7662c8bd
SL
2780 return wm_size;
2781}
2782
2783struct cxsr_latency {
2784 int is_desktop;
95534263 2785 int is_ddr3;
7662c8bd
SL
2786 unsigned long fsb_freq;
2787 unsigned long mem_freq;
2788 unsigned long display_sr;
2789 unsigned long display_hpll_disable;
2790 unsigned long cursor_sr;
2791 unsigned long cursor_hpll_disable;
2792};
2793
403c89ff 2794static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
2795 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2796 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2797 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2798 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2799 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
2800
2801 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2802 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2803 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2804 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2805 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
2806
2807 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2808 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2809 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2810 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2811 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
2812
2813 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2814 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2815 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2816 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2817 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
2818
2819 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2820 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2821 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2822 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2823 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
2824
2825 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2826 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2827 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2828 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2829 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
2830};
2831
403c89ff
CW
2832static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2833 int is_ddr3,
2834 int fsb,
2835 int mem)
7662c8bd 2836{
403c89ff 2837 const struct cxsr_latency *latency;
7662c8bd 2838 int i;
7662c8bd
SL
2839
2840 if (fsb == 0 || mem == 0)
2841 return NULL;
2842
2843 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2844 latency = &cxsr_latency_table[i];
2845 if (is_desktop == latency->is_desktop &&
95534263 2846 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
2847 fsb == latency->fsb_freq && mem == latency->mem_freq)
2848 return latency;
7662c8bd 2849 }
decbbcda 2850
28c97730 2851 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
2852
2853 return NULL;
7662c8bd
SL
2854}
2855
f2b115e6 2856static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
2857{
2858 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
2859
2860 /* deactivate cxsr */
3e33d94d 2861 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
2862}
2863
bcc24fb4
JB
2864/*
2865 * Latency for FIFO fetches is dependent on several factors:
2866 * - memory configuration (speed, channels)
2867 * - chipset
2868 * - current MCH state
2869 * It can be fairly high in some situations, so here we assume a fairly
2870 * pessimal value. It's a tradeoff between extra memory fetches (if we
2871 * set this value too high, the FIFO will fetch frequently to stay full)
2872 * and power consumption (set it too low to save power and we might see
2873 * FIFO underruns and display "flicker").
2874 *
2875 * A value of 5us seems to be a good balance; safe for very low end
2876 * platforms but not overly aggressive on lower latency configs.
2877 */
69e302a9 2878static const int latency_ns = 5000;
7662c8bd 2879
e70236a8 2880static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
2881{
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 uint32_t dsparb = I915_READ(DSPARB);
2884 int size;
2885
8de9b311
CW
2886 size = dsparb & 0x7f;
2887 if (plane)
2888 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 2889
28c97730
ZY
2890 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2891 plane ? "B" : "A", size);
dff33cfc
JB
2892
2893 return size;
2894}
7662c8bd 2895
e70236a8
JB
2896static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2897{
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 uint32_t dsparb = I915_READ(DSPARB);
2900 int size;
2901
8de9b311
CW
2902 size = dsparb & 0x1ff;
2903 if (plane)
2904 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 2905 size >>= 1; /* Convert to cachelines */
dff33cfc 2906
28c97730
ZY
2907 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2908 plane ? "B" : "A", size);
dff33cfc
JB
2909
2910 return size;
2911}
7662c8bd 2912
e70236a8
JB
2913static int i845_get_fifo_size(struct drm_device *dev, int plane)
2914{
2915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 uint32_t dsparb = I915_READ(DSPARB);
2917 int size;
2918
2919 size = dsparb & 0x7f;
2920 size >>= 2; /* Convert to cachelines */
2921
28c97730
ZY
2922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2923 plane ? "B" : "A",
e70236a8
JB
2924 size);
2925
2926 return size;
2927}
2928
2929static int i830_get_fifo_size(struct drm_device *dev, int plane)
2930{
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 uint32_t dsparb = I915_READ(DSPARB);
2933 int size;
2934
2935 size = dsparb & 0x7f;
2936 size >>= 1; /* Convert to cachelines */
2937
28c97730
ZY
2938 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2939 plane ? "B" : "A", size);
e70236a8
JB
2940
2941 return size;
2942}
2943
d4294342 2944static void pineview_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
2945 int planeb_clock, int sr_hdisplay, int unused,
2946 int pixel_size)
d4294342
ZY
2947{
2948 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 2949 const struct cxsr_latency *latency;
d4294342
ZY
2950 u32 reg;
2951 unsigned long wm;
d4294342
ZY
2952 int sr_clock;
2953
403c89ff 2954 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 2955 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
2956 if (!latency) {
2957 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2958 pineview_disable_cxsr(dev);
2959 return;
2960 }
2961
2962 if (!planea_clock || !planeb_clock) {
2963 sr_clock = planea_clock ? planea_clock : planeb_clock;
2964
2965 /* Display SR */
2966 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
2967 pixel_size, latency->display_sr);
2968 reg = I915_READ(DSPFW1);
2969 reg &= ~DSPFW_SR_MASK;
2970 reg |= wm << DSPFW_SR_SHIFT;
2971 I915_WRITE(DSPFW1, reg);
2972 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
2973
2974 /* cursor SR */
2975 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
2976 pixel_size, latency->cursor_sr);
2977 reg = I915_READ(DSPFW3);
2978 reg &= ~DSPFW_CURSOR_SR_MASK;
2979 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
2980 I915_WRITE(DSPFW3, reg);
2981
2982 /* Display HPLL off SR */
2983 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
2984 pixel_size, latency->display_hpll_disable);
2985 reg = I915_READ(DSPFW3);
2986 reg &= ~DSPFW_HPLL_SR_MASK;
2987 reg |= wm & DSPFW_HPLL_SR_MASK;
2988 I915_WRITE(DSPFW3, reg);
2989
2990 /* cursor HPLL off SR */
2991 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
2992 pixel_size, latency->cursor_hpll_disable);
2993 reg = I915_READ(DSPFW3);
2994 reg &= ~DSPFW_HPLL_CURSOR_MASK;
2995 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
2996 I915_WRITE(DSPFW3, reg);
2997 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
2998
2999 /* activate cxsr */
3e33d94d
CW
3000 I915_WRITE(DSPFW3,
3001 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3002 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3003 } else {
3004 pineview_disable_cxsr(dev);
3005 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3006 }
3007}
3008
0e442c60 3009static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3010 int planeb_clock, int sr_hdisplay, int sr_htotal,
3011 int pixel_size)
652c393a
JB
3012{
3013 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3014 int total_size, cacheline_size;
3015 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3016 struct intel_watermark_params planea_params, planeb_params;
3017 unsigned long line_time_us;
3018 int sr_clock, sr_entries = 0, entries_required;
652c393a 3019
0e442c60
JB
3020 /* Create copies of the base settings for each pipe */
3021 planea_params = planeb_params = g4x_wm_info;
3022
3023 /* Grab a couple of global values before we overwrite them */
3024 total_size = planea_params.fifo_size;
3025 cacheline_size = planea_params.cacheline_size;
3026
3027 /*
3028 * Note: we need to make sure we don't overflow for various clock &
3029 * latency values.
3030 * clocks go from a few thousand to several hundred thousand.
3031 * latency is usually a few thousand
3032 */
3033 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3034 1000;
8de9b311 3035 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3036 planea_wm = entries_required + planea_params.guard_size;
3037
3038 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3039 1000;
8de9b311 3040 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3041 planeb_wm = entries_required + planeb_params.guard_size;
3042
3043 cursora_wm = cursorb_wm = 16;
3044 cursor_sr = 32;
3045
3046 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3047
3048 /* Calc sr entries for one plane configs */
3049 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3050 /* self-refresh has much higher latency */
69e302a9 3051 static const int sr_latency_ns = 12000;
0e442c60
JB
3052
3053 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3054 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3055
3056 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3057 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3058 pixel_size * sr_hdisplay;
8de9b311 3059 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3060
3061 entries_required = (((sr_latency_ns / line_time_us) +
3062 1000) / 1000) * pixel_size * 64;
8de9b311
CW
3063 entries_required = DIV_ROUND_UP(entries_required,
3064 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3065 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3066
3067 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3068 cursor_sr = g4x_cursor_wm_info.max_wm;
3069 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3070 "cursor %d\n", sr_entries, cursor_sr);
3071
0e442c60 3072 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3073 } else {
3074 /* Turn off self refresh if both pipes are enabled */
3075 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3076 & ~FW_BLC_SELF_EN);
0e442c60
JB
3077 }
3078
3079 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3080 planea_wm, planeb_wm, sr_entries);
3081
3082 planea_wm &= 0x3f;
3083 planeb_wm &= 0x3f;
3084
3085 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3086 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3087 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3088 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3089 (cursora_wm << DSPFW_CURSORA_SHIFT));
3090 /* HPLL off in SR has some issues on G4x... disable it */
3091 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3092 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3093}
3094
1dc7546d 3095static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3096 int planeb_clock, int sr_hdisplay, int sr_htotal,
3097 int pixel_size)
7662c8bd
SL
3098{
3099 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3100 unsigned long line_time_us;
3101 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3102 int cursor_sr = 16;
1dc7546d
JB
3103
3104 /* Calc sr entries for one plane configs */
3105 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3106 /* self-refresh has much higher latency */
69e302a9 3107 static const int sr_latency_ns = 12000;
1dc7546d
JB
3108
3109 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3110 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3111
3112 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3113 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3114 pixel_size * sr_hdisplay;
8de9b311 3115 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3116 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3117 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3118 if (srwm < 0)
3119 srwm = 1;
1b07e04e 3120 srwm &= 0x1ff;
4fe5e611
ZY
3121
3122 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3123 pixel_size * 64;
8de9b311
CW
3124 sr_entries = DIV_ROUND_UP(sr_entries,
3125 i965_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3126 cursor_sr = i965_cursor_wm_info.fifo_size -
3127 (sr_entries + i965_cursor_wm_info.guard_size);
3128
3129 if (cursor_sr > i965_cursor_wm_info.max_wm)
3130 cursor_sr = i965_cursor_wm_info.max_wm;
3131
3132 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3133 "cursor %d\n", srwm, cursor_sr);
3134
adcdbc66
JB
3135 if (IS_I965GM(dev))
3136 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3137 } else {
3138 /* Turn off self refresh if both pipes are enabled */
adcdbc66
JB
3139 if (IS_I965GM(dev))
3140 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3141 & ~FW_BLC_SELF_EN);
1dc7546d 3142 }
7662c8bd 3143
1dc7546d
JB
3144 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3145 srwm);
7662c8bd
SL
3146
3147 /* 965 has limitations... */
1dc7546d
JB
3148 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3149 (8 << 0));
7662c8bd 3150 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3151 /* update cursor SR watermark */
3152 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3153}
3154
3155static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3156 int planeb_clock, int sr_hdisplay, int sr_htotal,
3157 int pixel_size)
7662c8bd
SL
3158{
3159 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3160 uint32_t fwater_lo;
3161 uint32_t fwater_hi;
3162 int total_size, cacheline_size, cwm, srwm = 1;
3163 int planea_wm, planeb_wm;
3164 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3165 unsigned long line_time_us;
3166 int sr_clock, sr_entries = 0;
3167
dff33cfc 3168 /* Create copies of the base settings for each pipe */
7662c8bd 3169 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 3170 planea_params = planeb_params = i945_wm_info;
7662c8bd 3171 else if (IS_I9XX(dev))
dff33cfc 3172 planea_params = planeb_params = i915_wm_info;
7662c8bd 3173 else
dff33cfc 3174 planea_params = planeb_params = i855_wm_info;
7662c8bd 3175
dff33cfc
JB
3176 /* Grab a couple of global values before we overwrite them */
3177 total_size = planea_params.fifo_size;
3178 cacheline_size = planea_params.cacheline_size;
7662c8bd 3179
dff33cfc 3180 /* Update per-plane FIFO sizes */
e70236a8
JB
3181 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3182 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3183
dff33cfc
JB
3184 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3185 pixel_size, latency_ns);
3186 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3187 pixel_size, latency_ns);
28c97730 3188 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3189
3190 /*
3191 * Overlay gets an aggressive default since video jitter is bad.
3192 */
3193 cwm = 2;
3194
dff33cfc 3195 /* Calc sr entries for one plane configs */
652c393a
JB
3196 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3197 (!planea_clock || !planeb_clock)) {
dff33cfc 3198 /* self-refresh has much higher latency */
69e302a9 3199 static const int sr_latency_ns = 6000;
dff33cfc 3200
7662c8bd 3201 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3202 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3203
3204 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3205 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3206 pixel_size * sr_hdisplay;
8de9b311 3207 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3208 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3209 srwm = total_size - sr_entries;
3210 if (srwm < 0)
3211 srwm = 1;
ee980b80
LP
3212
3213 if (IS_I945G(dev) || IS_I945GM(dev))
3214 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3215 else if (IS_I915GM(dev)) {
3216 /* 915M has a smaller SRWM field */
3217 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3218 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3219 }
33c5fd12
DJ
3220 } else {
3221 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3222 if (IS_I945G(dev) || IS_I945GM(dev)) {
3223 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3224 & ~FW_BLC_SELF_EN);
3225 } else if (IS_I915GM(dev)) {
3226 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3227 }
7662c8bd
SL
3228 }
3229
28c97730 3230 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 3231 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3232
dff33cfc
JB
3233 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3234 fwater_hi = (cwm & 0x1f);
3235
3236 /* Set request length to 8 cachelines per fetch */
3237 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3238 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3239
3240 I915_WRITE(FW_BLC, fwater_lo);
3241 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3242}
3243
e70236a8 3244static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3245 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3246{
3247 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3248 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3249 int planea_wm;
7662c8bd 3250
e70236a8 3251 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3252
dff33cfc
JB
3253 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3254 pixel_size, latency_ns);
f3601326
JB
3255 fwater_lo |= (3<<8) | planea_wm;
3256
28c97730 3257 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3258
3259 I915_WRITE(FW_BLC, fwater_lo);
3260}
3261
7f8a8569 3262#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3263#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569
ZW
3264
3265static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3266 int planeb_clock, int sr_hdisplay, int sr_htotal,
3267 int pixel_size)
7f8a8569
ZW
3268{
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3271 int sr_wm, cursor_wm;
3272 unsigned long line_time_us;
3273 int sr_clock, entries_required;
3274 u32 reg_value;
c936f44d
ZY
3275 int line_count;
3276 int planea_htotal = 0, planeb_htotal = 0;
3277 struct drm_crtc *crtc;
c936f44d
ZY
3278
3279 /* Need htotal for all active display plane */
3280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc
CW
3281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3282 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
c936f44d
ZY
3283 if (intel_crtc->plane == 0)
3284 planea_htotal = crtc->mode.htotal;
3285 else
3286 planeb_htotal = crtc->mode.htotal;
3287 }
3288 }
7f8a8569
ZW
3289
3290 /* Calculate and update the watermark for plane A */
3291 if (planea_clock) {
3292 entries_required = ((planea_clock / 1000) * pixel_size *
3293 ILK_LP0_PLANE_LATENCY) / 1000;
3294 entries_required = DIV_ROUND_UP(entries_required,
8de9b311 3295 ironlake_display_wm_info.cacheline_size);
7f8a8569
ZW
3296 planea_wm = entries_required +
3297 ironlake_display_wm_info.guard_size;
3298
3299 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3300 planea_wm = ironlake_display_wm_info.max_wm;
3301
c936f44d
ZY
3302 /* Use the large buffer method to calculate cursor watermark */
3303 line_time_us = (planea_htotal * 1000) / planea_clock;
3304
3305 /* Use ns/us then divide to preserve precision */
3306 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3307
3308 /* calculate the cursor watermark for cursor A */
3309 entries_required = line_count * 64 * pixel_size;
3310 entries_required = DIV_ROUND_UP(entries_required,
3311 ironlake_cursor_wm_info.cacheline_size);
3312 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3313 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3314 cursora_wm = ironlake_cursor_wm_info.max_wm;
3315
7f8a8569
ZW
3316 reg_value = I915_READ(WM0_PIPEA_ILK);
3317 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3318 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3319 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3320 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3321 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3322 "cursor: %d\n", planea_wm, cursora_wm);
3323 }
3324 /* Calculate and update the watermark for plane B */
3325 if (planeb_clock) {
3326 entries_required = ((planeb_clock / 1000) * pixel_size *
3327 ILK_LP0_PLANE_LATENCY) / 1000;
3328 entries_required = DIV_ROUND_UP(entries_required,
8de9b311 3329 ironlake_display_wm_info.cacheline_size);
7f8a8569
ZW
3330 planeb_wm = entries_required +
3331 ironlake_display_wm_info.guard_size;
3332
3333 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3334 planeb_wm = ironlake_display_wm_info.max_wm;
3335
c936f44d
ZY
3336 /* Use the large buffer method to calculate cursor watermark */
3337 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3338
3339 /* Use ns/us then divide to preserve precision */
3340 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3341
3342 /* calculate the cursor watermark for cursor B */
3343 entries_required = line_count * 64 * pixel_size;
3344 entries_required = DIV_ROUND_UP(entries_required,
3345 ironlake_cursor_wm_info.cacheline_size);
3346 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3347 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3348 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3349
7f8a8569
ZW
3350 reg_value = I915_READ(WM0_PIPEB_ILK);
3351 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3352 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3353 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3354 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3355 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3356 "cursor: %d\n", planeb_wm, cursorb_wm);
3357 }
3358
3359 /*
3360 * Calculate and update the self-refresh watermark only when one
3361 * display plane is used.
3362 */
3363 if (!planea_clock || !planeb_clock) {
c936f44d 3364
7f8a8569
ZW
3365 /* Read the self-refresh latency. The unit is 0.5us */
3366 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3367
3368 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3369 line_time_us = ((sr_htotal * 1000) / sr_clock);
7f8a8569
ZW
3370
3371 /* Use ns/us then divide to preserve precision */
3372 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3373 / 1000;
3374
3375 /* calculate the self-refresh watermark for display plane */
3376 entries_required = line_count * sr_hdisplay * pixel_size;
3377 entries_required = DIV_ROUND_UP(entries_required,
8de9b311 3378 ironlake_display_srwm_info.cacheline_size);
7f8a8569
ZW
3379 sr_wm = entries_required +
3380 ironlake_display_srwm_info.guard_size;
3381
3382 /* calculate the self-refresh watermark for display cursor */
3383 entries_required = line_count * pixel_size * 64;
3384 entries_required = DIV_ROUND_UP(entries_required,
8de9b311 3385 ironlake_cursor_srwm_info.cacheline_size);
7f8a8569
ZW
3386 cursor_wm = entries_required +
3387 ironlake_cursor_srwm_info.guard_size;
3388
3389 /* configure watermark and enable self-refresh */
3390 reg_value = I915_READ(WM1_LP_ILK);
3391 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3392 WM1_LP_CURSOR_MASK);
3393 reg_value |= WM1_LP_SR_EN |
3394 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3395 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3396
3397 I915_WRITE(WM1_LP_ILK, reg_value);
3398 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3399 "cursor %d\n", sr_wm, cursor_wm);
3400
3401 } else {
3402 /* Turn off self refresh if both pipes are enabled */
3403 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3404 }
3405}
7662c8bd
SL
3406/**
3407 * intel_update_watermarks - update FIFO watermark values based on current modes
3408 *
3409 * Calculate watermark values for the various WM regs based on current mode
3410 * and plane configuration.
3411 *
3412 * There are several cases to deal with here:
3413 * - normal (i.e. non-self-refresh)
3414 * - self-refresh (SR) mode
3415 * - lines are large relative to FIFO size (buffer can hold up to 2)
3416 * - lines are small relative to FIFO size (buffer can hold more than 2
3417 * lines), so need to account for TLB latency
3418 *
3419 * The normal calculation is:
3420 * watermark = dotclock * bytes per pixel * latency
3421 * where latency is platform & configuration dependent (we assume pessimal
3422 * values here).
3423 *
3424 * The SR calculation is:
3425 * watermark = (trunc(latency/line time)+1) * surface width *
3426 * bytes per pixel
3427 * where
3428 * line time = htotal / dotclock
fa143215 3429 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
3430 * and latency is assumed to be high, as above.
3431 *
3432 * The final value programmed to the register should always be rounded up,
3433 * and include an extra 2 entries to account for clock crossings.
3434 *
3435 * We don't use the sprite, so we can ignore that. And on Crestline we have
3436 * to set the non-SR watermarks to 8.
3437 */
3438static void intel_update_watermarks(struct drm_device *dev)
3439{
e70236a8 3440 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 3441 struct drm_crtc *crtc;
7662c8bd
SL
3442 int sr_hdisplay = 0;
3443 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3444 int enabled = 0, pixel_size = 0;
fa143215 3445 int sr_htotal = 0;
7662c8bd 3446
c03342fa
ZW
3447 if (!dev_priv->display.update_wm)
3448 return;
3449
7662c8bd
SL
3450 /* Get the clock config from both planes */
3451 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc
CW
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
7662c8bd
SL
3454 enabled++;
3455 if (intel_crtc->plane == 0) {
28c97730 3456 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
7662c8bd
SL
3457 intel_crtc->pipe, crtc->mode.clock);
3458 planea_clock = crtc->mode.clock;
3459 } else {
28c97730 3460 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
7662c8bd
SL
3461 intel_crtc->pipe, crtc->mode.clock);
3462 planeb_clock = crtc->mode.clock;
3463 }
3464 sr_hdisplay = crtc->mode.hdisplay;
3465 sr_clock = crtc->mode.clock;
fa143215 3466 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
3467 if (crtc->fb)
3468 pixel_size = crtc->fb->bits_per_pixel / 8;
3469 else
3470 pixel_size = 4; /* by default */
3471 }
3472 }
3473
3474 if (enabled <= 0)
3475 return;
3476
e70236a8 3477 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 3478 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
3479}
3480
5c3b82e2
CW
3481static int intel_crtc_mode_set(struct drm_crtc *crtc,
3482 struct drm_display_mode *mode,
3483 struct drm_display_mode *adjusted_mode,
3484 int x, int y,
3485 struct drm_framebuffer *old_fb)
79e53945
JB
3486{
3487 struct drm_device *dev = crtc->dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3490 int pipe = intel_crtc->pipe;
80824003 3491 int plane = intel_crtc->plane;
79e53945
JB
3492 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3493 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3494 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 3495 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
3496 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3497 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3498 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3499 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3500 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3501 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3502 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
3503 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3504 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 3505 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
c751ce4f 3506 int refclk, num_connectors = 0;
652c393a
JB
3507 intel_clock_t clock, reduced_clock;
3508 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3509 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 3510 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
32f9d658 3511 bool is_edp = false;
79e53945 3512 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 3513 struct drm_encoder *encoder;
55f78c43 3514 struct intel_encoder *intel_encoder = NULL;
d4906093 3515 const intel_limit_t *limit;
5c3b82e2 3516 int ret;
2c07245f
ZW
3517 struct fdi_m_n m_n = {0};
3518 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3519 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3520 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3521 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3522 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3523 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3524 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
8db9d77b
ZW
3525 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3526 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
541998a1 3527 int lvds_reg = LVDS;
2c07245f
ZW
3528 u32 temp;
3529 int sdvo_pixel_multiply;
5eb08b69 3530 int target_clock;
79e53945
JB
3531
3532 drm_vblank_pre_modeset(dev, pipe);
3533
c5e4df33 3534 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
79e53945 3535
c5e4df33 3536 if (!encoder || encoder->crtc != crtc)
79e53945
JB
3537 continue;
3538
c5e4df33
ZW
3539 intel_encoder = enc_to_intel_encoder(encoder);
3540
21d40d37 3541 switch (intel_encoder->type) {
79e53945
JB
3542 case INTEL_OUTPUT_LVDS:
3543 is_lvds = true;
3544 break;
3545 case INTEL_OUTPUT_SDVO:
7d57382e 3546 case INTEL_OUTPUT_HDMI:
79e53945 3547 is_sdvo = true;
21d40d37 3548 if (intel_encoder->needs_tv_clock)
e2f0ba97 3549 is_tv = true;
79e53945
JB
3550 break;
3551 case INTEL_OUTPUT_DVO:
3552 is_dvo = true;
3553 break;
3554 case INTEL_OUTPUT_TVOUT:
3555 is_tv = true;
3556 break;
3557 case INTEL_OUTPUT_ANALOG:
3558 is_crt = true;
3559 break;
a4fc5ed6
KP
3560 case INTEL_OUTPUT_DISPLAYPORT:
3561 is_dp = true;
3562 break;
32f9d658
ZW
3563 case INTEL_OUTPUT_EDP:
3564 is_edp = true;
3565 break;
79e53945 3566 }
43565a06 3567
c751ce4f 3568 num_connectors++;
79e53945
JB
3569 }
3570
c751ce4f 3571 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 3572 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730
ZY
3573 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3574 refclk / 1000);
43565a06 3575 } else if (IS_I9XX(dev)) {
79e53945 3576 refclk = 96000;
bad720ff 3577 if (HAS_PCH_SPLIT(dev))
2c07245f 3578 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
3579 } else {
3580 refclk = 48000;
3581 }
a4fc5ed6 3582
79e53945 3583
d4906093
ML
3584 /*
3585 * Returns a set of divisors for the desired target clock with the given
3586 * refclk, or FALSE. The returned values represent the clock equation:
3587 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3588 */
3589 limit = intel_limit(crtc);
3590 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3591 if (!ok) {
3592 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3593 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3594 return -EINVAL;
79e53945
JB
3595 }
3596
cda4b7d3
CW
3597 /* Ensure that the cursor is valid for the new mode before changing... */
3598 intel_crtc_update_cursor(crtc);
3599
ddc9003c
ZY
3600 if (is_lvds && dev_priv->lvds_downclock_avail) {
3601 has_reduced_clock = limit->find_pll(limit, crtc,
18f9ed12 3602 dev_priv->lvds_downclock,
652c393a
JB
3603 refclk,
3604 &reduced_clock);
18f9ed12
ZY
3605 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3606 /*
3607 * If the different P is found, it means that we can't
3608 * switch the display clock by using the FP0/FP1.
3609 * In such case we will disable the LVDS downclock
3610 * feature.
3611 */
3612 DRM_DEBUG_KMS("Different P is found for "
3613 "LVDS clock/downclock\n");
3614 has_reduced_clock = 0;
3615 }
652c393a 3616 }
7026d4ac
ZW
3617 /* SDVO TV has fixed PLL values depend on its clock range,
3618 this mirrors vbios setting. */
3619 if (is_sdvo && is_tv) {
3620 if (adjusted_mode->clock >= 100000
3621 && adjusted_mode->clock < 140500) {
3622 clock.p1 = 2;
3623 clock.p2 = 10;
3624 clock.n = 3;
3625 clock.m1 = 16;
3626 clock.m2 = 8;
3627 } else if (adjusted_mode->clock >= 140500
3628 && adjusted_mode->clock <= 200000) {
3629 clock.p1 = 1;
3630 clock.p2 = 10;
3631 clock.n = 6;
3632 clock.m1 = 12;
3633 clock.m2 = 8;
3634 }
3635 }
3636
2c07245f 3637 /* FDI link */
bad720ff 3638 if (HAS_PCH_SPLIT(dev)) {
77ffb597 3639 int lane = 0, link_bw, bpp;
32f9d658
ZW
3640 /* eDP doesn't require FDI link, so just set DP M/N
3641 according to current link config */
3642 if (is_edp) {
5eb08b69 3643 target_clock = mode->clock;
55f78c43 3644 intel_edp_link_config(intel_encoder,
32f9d658
ZW
3645 &lane, &link_bw);
3646 } else {
3647 /* DP over FDI requires target mode clock
3648 instead of link clock */
3649 if (is_dp)
3650 target_clock = mode->clock;
3651 else
3652 target_clock = adjusted_mode->clock;
32f9d658
ZW
3653 link_bw = 270000;
3654 }
58a27471
ZW
3655
3656 /* determine panel color depth */
3657 temp = I915_READ(pipeconf_reg);
e5a95eb7
ZY
3658 temp &= ~PIPE_BPC_MASK;
3659 if (is_lvds) {
3660 int lvds_reg = I915_READ(PCH_LVDS);
3661 /* the BPC will be 6 if it is 18-bit LVDS panel */
3662 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3663 temp |= PIPE_8BPC;
3664 else
3665 temp |= PIPE_6BPC;
36e83a18 3666 } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
885a5fb5
ZW
3667 switch (dev_priv->edp_bpp/3) {
3668 case 8:
3669 temp |= PIPE_8BPC;
3670 break;
3671 case 10:
3672 temp |= PIPE_10BPC;
3673 break;
3674 case 6:
3675 temp |= PIPE_6BPC;
3676 break;
3677 case 12:
3678 temp |= PIPE_12BPC;
3679 break;
3680 }
e5a95eb7
ZY
3681 } else
3682 temp |= PIPE_8BPC;
3683 I915_WRITE(pipeconf_reg, temp);
3684 I915_READ(pipeconf_reg);
58a27471
ZW
3685
3686 switch (temp & PIPE_BPC_MASK) {
3687 case PIPE_8BPC:
3688 bpp = 24;
3689 break;
3690 case PIPE_10BPC:
3691 bpp = 30;
3692 break;
3693 case PIPE_6BPC:
3694 bpp = 18;
3695 break;
3696 case PIPE_12BPC:
3697 bpp = 36;
3698 break;
3699 default:
3700 DRM_ERROR("unknown pipe bpc value\n");
3701 bpp = 24;
3702 }
3703
77ffb597
AJ
3704 if (!lane) {
3705 /*
3706 * Account for spread spectrum to avoid
3707 * oversubscribing the link. Max center spread
3708 * is 2.5%; use 5% for safety's sake.
3709 */
3710 u32 bps = target_clock * bpp * 21 / 20;
3711 lane = bps / (link_bw * 8) + 1;
3712 }
3713
3714 intel_crtc->fdi_lanes = lane;
3715
f2b115e6 3716 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 3717 }
2c07245f 3718
c038e51e
ZW
3719 /* Ironlake: try to setup display ref clock before DPLL
3720 * enabling. This is only under driver's control after
3721 * PCH B stepping, previous chipset stepping should be
3722 * ignoring this setting.
3723 */
bad720ff 3724 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
3725 temp = I915_READ(PCH_DREF_CONTROL);
3726 /* Always enable nonspread source */
3727 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3728 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3729 I915_WRITE(PCH_DREF_CONTROL, temp);
3730 POSTING_READ(PCH_DREF_CONTROL);
3731
3732 temp &= ~DREF_SSC_SOURCE_MASK;
3733 temp |= DREF_SSC_SOURCE_ENABLE;
3734 I915_WRITE(PCH_DREF_CONTROL, temp);
3735 POSTING_READ(PCH_DREF_CONTROL);
3736
3737 udelay(200);
3738
3739 if (is_edp) {
3740 if (dev_priv->lvds_use_ssc) {
3741 temp |= DREF_SSC1_ENABLE;
3742 I915_WRITE(PCH_DREF_CONTROL, temp);
3743 POSTING_READ(PCH_DREF_CONTROL);
3744
3745 udelay(200);
3746
3747 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3748 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3749 I915_WRITE(PCH_DREF_CONTROL, temp);
3750 POSTING_READ(PCH_DREF_CONTROL);
3751 } else {
3752 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3753 I915_WRITE(PCH_DREF_CONTROL, temp);
3754 POSTING_READ(PCH_DREF_CONTROL);
3755 }
3756 }
3757 }
3758
f2b115e6 3759 if (IS_PINEVIEW(dev)) {
2177832f 3760 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3761 if (has_reduced_clock)
3762 fp2 = (1 << reduced_clock.n) << 16 |
3763 reduced_clock.m1 << 8 | reduced_clock.m2;
3764 } else {
2177832f 3765 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3766 if (has_reduced_clock)
3767 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3768 reduced_clock.m2;
3769 }
79e53945 3770
bad720ff 3771 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
3772 dpll = DPLL_VGA_MODE_DIS;
3773
79e53945
JB
3774 if (IS_I9XX(dev)) {
3775 if (is_lvds)
3776 dpll |= DPLLB_MODE_LVDS;
3777 else
3778 dpll |= DPLLB_MODE_DAC_SERIAL;
3779 if (is_sdvo) {
3780 dpll |= DPLL_DVO_HIGH_SPEED;
2c07245f 3781 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
942642a4 3782 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
79e53945 3783 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
bad720ff 3784 else if (HAS_PCH_SPLIT(dev))
2c07245f 3785 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
79e53945 3786 }
a4fc5ed6
KP
3787 if (is_dp)
3788 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
3789
3790 /* compute bitmask from p1 value */
f2b115e6
AJ
3791 if (IS_PINEVIEW(dev))
3792 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 3793 else {
2177832f 3794 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 3795 /* also FPA1 */
bad720ff 3796 if (HAS_PCH_SPLIT(dev))
2c07245f 3797 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
3798 if (IS_G4X(dev) && has_reduced_clock)
3799 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 3800 }
79e53945
JB
3801 switch (clock.p2) {
3802 case 5:
3803 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3804 break;
3805 case 7:
3806 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3807 break;
3808 case 10:
3809 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3810 break;
3811 case 14:
3812 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3813 break;
3814 }
bad720ff 3815 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
79e53945
JB
3816 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3817 } else {
3818 if (is_lvds) {
3819 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3820 } else {
3821 if (clock.p1 == 2)
3822 dpll |= PLL_P1_DIVIDE_BY_TWO;
3823 else
3824 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3825 if (clock.p2 == 4)
3826 dpll |= PLL_P2_DIVIDE_BY_4;
3827 }
3828 }
3829
43565a06
KH
3830 if (is_sdvo && is_tv)
3831 dpll |= PLL_REF_INPUT_TVCLKINBC;
3832 else if (is_tv)
79e53945 3833 /* XXX: just matching BIOS for now */
43565a06 3834 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3835 dpll |= 3;
c751ce4f 3836 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 3837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3838 else
3839 dpll |= PLL_REF_INPUT_DREFCLK;
3840
3841 /* setup pipeconf */
3842 pipeconf = I915_READ(pipeconf_reg);
3843
3844 /* Set up the display plane register */
3845 dspcntr = DISPPLANE_GAMMA_ENABLE;
3846
f2b115e6 3847 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 3848 enable color space conversion */
bad720ff 3849 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 3850 if (pipe == 0)
80824003 3851 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3852 else
3853 dspcntr |= DISPPLANE_SEL_PIPE_B;
3854 }
79e53945
JB
3855
3856 if (pipe == 0 && !IS_I965G(dev)) {
3857 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3858 * core speed.
3859 *
3860 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3861 * pipe == 0 check?
3862 */
e70236a8
JB
3863 if (mode->clock >
3864 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3865 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3866 else
3867 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3868 }
3869
8d86dc6a
LT
3870 dspcntr |= DISPLAY_PLANE_ENABLE;
3871 pipeconf |= PIPEACONF_ENABLE;
3872 dpll |= DPLL_VCO_ENABLE;
3873
3874
79e53945 3875 /* Disable the panel fitter if it was on our pipe */
bad720ff 3876 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
3877 I915_WRITE(PFIT_CONTROL, 0);
3878
28c97730 3879 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
3880 drm_mode_debug_printmodeline(mode);
3881
f2b115e6 3882 /* assign to Ironlake registers */
bad720ff 3883 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3884 fp_reg = pch_fp_reg;
3885 dpll_reg = pch_dpll_reg;
3886 }
79e53945 3887
d240f20f 3888 if (!is_edp) {
79e53945
JB
3889 I915_WRITE(fp_reg, fp);
3890 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3891 I915_READ(dpll_reg);
3892 udelay(150);
3893 }
3894
8db9d77b
ZW
3895 /* enable transcoder DPLL */
3896 if (HAS_PCH_CPT(dev)) {
3897 temp = I915_READ(PCH_DPLL_SEL);
3898 if (trans_dpll_sel == 0)
3899 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3900 else
3901 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3902 I915_WRITE(PCH_DPLL_SEL, temp);
3903 I915_READ(PCH_DPLL_SEL);
3904 udelay(150);
3905 }
3906
7b824ec2
EA
3907 if (HAS_PCH_SPLIT(dev)) {
3908 pipeconf &= ~PIPE_ENABLE_DITHER;
3909 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3910 }
3911
79e53945
JB
3912 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3913 * This is an exception to the general rule that mode_set doesn't turn
3914 * things on.
3915 */
3916 if (is_lvds) {
541998a1 3917 u32 lvds;
79e53945 3918
bad720ff 3919 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
3920 lvds_reg = PCH_LVDS;
3921
3922 lvds = I915_READ(lvds_reg);
0f3ee801 3923 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
3924 if (pipe == 1) {
3925 if (HAS_PCH_CPT(dev))
3926 lvds |= PORT_TRANS_B_SEL_CPT;
3927 else
3928 lvds |= LVDS_PIPEB_SELECT;
3929 } else {
3930 if (HAS_PCH_CPT(dev))
3931 lvds &= ~PORT_TRANS_SEL_MASK;
3932 else
3933 lvds &= ~LVDS_PIPEB_SELECT;
3934 }
a3e17eb8
ZY
3935 /* set the corresponsding LVDS_BORDER bit */
3936 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
3937 /* Set the B0-B3 data pairs corresponding to whether we're going to
3938 * set the DPLLs for dual-channel mode or not.
3939 */
3940 if (clock.p2 == 7)
3941 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3942 else
3943 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3944
3945 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3946 * appropriately here, but we need to look more thoroughly into how
3947 * panels behave in the two modes.
3948 */
898822ce
ZY
3949 /* set the dithering flag */
3950 if (IS_I965G(dev)) {
3951 if (dev_priv->lvds_dither) {
0a31a448 3952 if (HAS_PCH_SPLIT(dev)) {
898822ce 3953 pipeconf |= PIPE_ENABLE_DITHER;
0a31a448
AJ
3954 pipeconf |= PIPE_DITHER_TYPE_ST01;
3955 } else
898822ce
ZY
3956 lvds |= LVDS_ENABLE_DITHER;
3957 } else {
7b824ec2 3958 if (!HAS_PCH_SPLIT(dev)) {
898822ce 3959 lvds &= ~LVDS_ENABLE_DITHER;
7b824ec2 3960 }
898822ce
ZY
3961 }
3962 }
541998a1
ZW
3963 I915_WRITE(lvds_reg, lvds);
3964 I915_READ(lvds_reg);
79e53945 3965 }
a4fc5ed6
KP
3966 if (is_dp)
3967 intel_dp_set_m_n(crtc, mode, adjusted_mode);
8db9d77b
ZW
3968 else if (HAS_PCH_SPLIT(dev)) {
3969 /* For non-DP output, clear any trans DP clock recovery setting.*/
3970 if (pipe == 0) {
3971 I915_WRITE(TRANSA_DATA_M1, 0);
3972 I915_WRITE(TRANSA_DATA_N1, 0);
3973 I915_WRITE(TRANSA_DP_LINK_M1, 0);
3974 I915_WRITE(TRANSA_DP_LINK_N1, 0);
3975 } else {
3976 I915_WRITE(TRANSB_DATA_M1, 0);
3977 I915_WRITE(TRANSB_DATA_N1, 0);
3978 I915_WRITE(TRANSB_DP_LINK_M1, 0);
3979 I915_WRITE(TRANSB_DP_LINK_N1, 0);
3980 }
3981 }
79e53945 3982
32f9d658
ZW
3983 if (!is_edp) {
3984 I915_WRITE(fp_reg, fp);
79e53945 3985 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
3986 I915_READ(dpll_reg);
3987 /* Wait for the clocks to stabilize. */
3988 udelay(150);
3989
bad720ff 3990 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
bb66c512
ZY
3991 if (is_sdvo) {
3992 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3993 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
32f9d658 3994 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
bb66c512
ZY
3995 } else
3996 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
3997 } else {
3998 /* write it again -- the BIOS does, after all */
3999 I915_WRITE(dpll_reg, dpll);
4000 }
4001 I915_READ(dpll_reg);
4002 /* Wait for the clocks to stabilize. */
4003 udelay(150);
79e53945 4004 }
79e53945 4005
652c393a
JB
4006 if (is_lvds && has_reduced_clock && i915_powersave) {
4007 I915_WRITE(fp_reg + 4, fp2);
4008 intel_crtc->lowfreq_avail = true;
4009 if (HAS_PIPE_CXSR(dev)) {
28c97730 4010 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4011 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4012 }
4013 } else {
4014 I915_WRITE(fp_reg + 4, fp);
4015 intel_crtc->lowfreq_avail = false;
4016 if (HAS_PIPE_CXSR(dev)) {
28c97730 4017 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4018 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4019 }
4020 }
4021
734b4157
KH
4022 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4023 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4024 /* the chip adds 2 halflines automatically */
4025 adjusted_mode->crtc_vdisplay -= 1;
4026 adjusted_mode->crtc_vtotal -= 1;
4027 adjusted_mode->crtc_vblank_start -= 1;
4028 adjusted_mode->crtc_vblank_end -= 1;
4029 adjusted_mode->crtc_vsync_end -= 1;
4030 adjusted_mode->crtc_vsync_start -= 1;
4031 } else
4032 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4033
79e53945
JB
4034 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4035 ((adjusted_mode->crtc_htotal - 1) << 16));
4036 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4037 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4038 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4039 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4040 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4041 ((adjusted_mode->crtc_vtotal - 1) << 16));
4042 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4043 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4044 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4045 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4046 /* pipesrc and dspsize control the size that is scaled from, which should
4047 * always be the user's requested size.
4048 */
bad720ff 4049 if (!HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
4050 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4051 (mode->hdisplay - 1));
4052 I915_WRITE(dsppos_reg, 0);
4053 }
79e53945 4054 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4055
bad720ff 4056 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
4057 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4058 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4059 I915_WRITE(link_m1_reg, m_n.link_m);
4060 I915_WRITE(link_n1_reg, m_n.link_n);
4061
32f9d658 4062 if (is_edp) {
f2b115e6 4063 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658
ZW
4064 } else {
4065 /* enable FDI RX PLL too */
4066 temp = I915_READ(fdi_rx_reg);
4067 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
8db9d77b
ZW
4068 I915_READ(fdi_rx_reg);
4069 udelay(200);
4070
4071 /* enable FDI TX PLL too */
4072 temp = I915_READ(fdi_tx_reg);
4073 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4074 I915_READ(fdi_tx_reg);
4075
4076 /* enable FDI RX PCDCLK */
4077 temp = I915_READ(fdi_rx_reg);
4078 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4079 I915_READ(fdi_rx_reg);
32f9d658
ZW
4080 udelay(200);
4081 }
2c07245f
ZW
4082 }
4083
79e53945
JB
4084 I915_WRITE(pipeconf_reg, pipeconf);
4085 I915_READ(pipeconf_reg);
4086
9d0498a2 4087 intel_wait_for_vblank(dev, pipe);
79e53945 4088
c2416fc6 4089 if (IS_IRONLAKE(dev)) {
553bd149
ZW
4090 /* enable address swizzle for tiling buffer */
4091 temp = I915_READ(DISP_ARB_CTL);
4092 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4093 }
4094
79e53945
JB
4095 I915_WRITE(dspcntr_reg, dspcntr);
4096
4097 /* Flush the plane changes */
5c3b82e2 4098 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4099
4100 intel_update_watermarks(dev);
4101
79e53945 4102 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4103
1f803ee5 4104 return ret;
79e53945
JB
4105}
4106
4107/** Loads the palette/gamma unit for the CRTC with the prepared values */
4108void intel_crtc_load_lut(struct drm_crtc *crtc)
4109{
4110 struct drm_device *dev = crtc->dev;
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4113 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4114 int i;
4115
4116 /* The clocks have to be on to load the palette. */
4117 if (!crtc->enabled)
4118 return;
4119
f2b115e6 4120 /* use legacy palette for Ironlake */
bad720ff 4121 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4122 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4123 LGC_PALETTE_B;
4124
79e53945
JB
4125 for (i = 0; i < 256; i++) {
4126 I915_WRITE(palreg + 4 * i,
4127 (intel_crtc->lut_r[i] << 16) |
4128 (intel_crtc->lut_g[i] << 8) |
4129 intel_crtc->lut_b[i]);
4130 }
4131}
4132
560b85bb
CW
4133static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4134{
4135 struct drm_device *dev = crtc->dev;
4136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4138 bool visible = base != 0;
4139 u32 cntl;
4140
4141 if (intel_crtc->cursor_visible == visible)
4142 return;
4143
4144 cntl = I915_READ(CURACNTR);
4145 if (visible) {
4146 /* On these chipsets we can only modify the base whilst
4147 * the cursor is disabled.
4148 */
4149 I915_WRITE(CURABASE, base);
4150
4151 cntl &= ~(CURSOR_FORMAT_MASK);
4152 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4153 cntl |= CURSOR_ENABLE |
4154 CURSOR_GAMMA_ENABLE |
4155 CURSOR_FORMAT_ARGB;
4156 } else
4157 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4158 I915_WRITE(CURACNTR, cntl);
4159
4160 intel_crtc->cursor_visible = visible;
4161}
4162
4163static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4164{
4165 struct drm_device *dev = crtc->dev;
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4168 int pipe = intel_crtc->pipe;
4169 bool visible = base != 0;
4170
4171 if (intel_crtc->cursor_visible != visible) {
4172 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4173 if (base) {
4174 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4175 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4176 cntl |= pipe << 28; /* Connect to correct pipe */
4177 } else {
4178 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4179 cntl |= CURSOR_MODE_DISABLE;
4180 }
4181 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4182
4183 intel_crtc->cursor_visible = visible;
4184 }
4185 /* and commit changes on next vblank */
4186 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4187}
4188
cda4b7d3
CW
4189/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4190static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4191{
4192 struct drm_device *dev = crtc->dev;
4193 struct drm_i915_private *dev_priv = dev->dev_private;
4194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4195 int pipe = intel_crtc->pipe;
4196 int x = intel_crtc->cursor_x;
4197 int y = intel_crtc->cursor_y;
560b85bb 4198 u32 base, pos;
cda4b7d3
CW
4199 bool visible;
4200
4201 pos = 0;
4202
87f8ebf3 4203 if (intel_crtc->cursor_on && crtc->fb) {
cda4b7d3
CW
4204 base = intel_crtc->cursor_addr;
4205 if (x > (int) crtc->fb->width)
4206 base = 0;
4207
4208 if (y > (int) crtc->fb->height)
4209 base = 0;
4210 } else
4211 base = 0;
4212
4213 if (x < 0) {
4214 if (x + intel_crtc->cursor_width < 0)
4215 base = 0;
4216
4217 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4218 x = -x;
4219 }
4220 pos |= x << CURSOR_X_SHIFT;
4221
4222 if (y < 0) {
4223 if (y + intel_crtc->cursor_height < 0)
4224 base = 0;
4225
4226 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4227 y = -y;
4228 }
4229 pos |= y << CURSOR_Y_SHIFT;
4230
4231 visible = base != 0;
560b85bb 4232 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
4233 return;
4234
4235 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
4236 if (IS_845G(dev) || IS_I865G(dev))
4237 i845_update_cursor(crtc, base);
4238 else
4239 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
4240
4241 if (visible)
4242 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4243}
4244
79e53945
JB
4245static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4246 struct drm_file *file_priv,
4247 uint32_t handle,
4248 uint32_t width, uint32_t height)
4249{
4250 struct drm_device *dev = crtc->dev;
4251 struct drm_i915_private *dev_priv = dev->dev_private;
4252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4253 struct drm_gem_object *bo;
4254 struct drm_i915_gem_object *obj_priv;
cda4b7d3 4255 uint32_t addr;
3f8bc370 4256 int ret;
79e53945 4257
28c97730 4258 DRM_DEBUG_KMS("\n");
79e53945
JB
4259
4260 /* if we want to turn off the cursor ignore width and height */
4261 if (!handle) {
28c97730 4262 DRM_DEBUG_KMS("cursor off\n");
3f8bc370
KH
4263 addr = 0;
4264 bo = NULL;
5004417d 4265 mutex_lock(&dev->struct_mutex);
3f8bc370 4266 goto finish;
79e53945
JB
4267 }
4268
4269 /* Currently we only support 64x64 cursors */
4270 if (width != 64 || height != 64) {
4271 DRM_ERROR("we currently only support 64x64 cursors\n");
4272 return -EINVAL;
4273 }
4274
4275 bo = drm_gem_object_lookup(dev, file_priv, handle);
4276 if (!bo)
4277 return -ENOENT;
4278
23010e43 4279 obj_priv = to_intel_bo(bo);
79e53945
JB
4280
4281 if (bo->size < width * height * 4) {
4282 DRM_ERROR("buffer is to small\n");
34b8686e
DA
4283 ret = -ENOMEM;
4284 goto fail;
79e53945
JB
4285 }
4286
71acb5eb 4287 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 4288 mutex_lock(&dev->struct_mutex);
b295d1b6 4289 if (!dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
4290 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4291 if (ret) {
4292 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 4293 goto fail_locked;
71acb5eb 4294 }
e7b526bb
CW
4295
4296 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4297 if (ret) {
4298 DRM_ERROR("failed to move cursor bo into the GTT\n");
4299 goto fail_unpin;
4300 }
4301
79e53945 4302 addr = obj_priv->gtt_offset;
71acb5eb 4303 } else {
6eeefaf3 4304 int align = IS_I830(dev) ? 16 * 1024 : 256;
cda4b7d3 4305 ret = i915_gem_attach_phys_object(dev, bo,
6eeefaf3
CW
4306 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4307 align);
71acb5eb
DA
4308 if (ret) {
4309 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4310 goto fail_locked;
71acb5eb
DA
4311 }
4312 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
4313 }
4314
14b60391
JB
4315 if (!IS_I9XX(dev))
4316 I915_WRITE(CURSIZE, (height << 12) | width);
4317
3f8bc370 4318 finish:
3f8bc370 4319 if (intel_crtc->cursor_bo) {
b295d1b6 4320 if (dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
4321 if (intel_crtc->cursor_bo != bo)
4322 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4323 } else
4324 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
4325 drm_gem_object_unreference(intel_crtc->cursor_bo);
4326 }
80824003 4327
7f9872e0 4328 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4329
4330 intel_crtc->cursor_addr = addr;
4331 intel_crtc->cursor_bo = bo;
cda4b7d3
CW
4332 intel_crtc->cursor_width = width;
4333 intel_crtc->cursor_height = height;
4334
4335 intel_crtc_update_cursor(crtc);
3f8bc370 4336
79e53945 4337 return 0;
e7b526bb
CW
4338fail_unpin:
4339 i915_gem_object_unpin(bo);
7f9872e0 4340fail_locked:
34b8686e 4341 mutex_unlock(&dev->struct_mutex);
bc9025bd
LB
4342fail:
4343 drm_gem_object_unreference_unlocked(bo);
34b8686e 4344 return ret;
79e53945
JB
4345}
4346
4347static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4348{
79e53945 4349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4350
cda4b7d3
CW
4351 intel_crtc->cursor_x = x;
4352 intel_crtc->cursor_y = y;
652c393a 4353
cda4b7d3 4354 intel_crtc_update_cursor(crtc);
79e53945
JB
4355
4356 return 0;
4357}
4358
4359/** Sets the color ramps on behalf of RandR */
4360void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4361 u16 blue, int regno)
4362{
4363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4364
4365 intel_crtc->lut_r[regno] = red >> 8;
4366 intel_crtc->lut_g[regno] = green >> 8;
4367 intel_crtc->lut_b[regno] = blue >> 8;
4368}
4369
b8c00ac5
DA
4370void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4371 u16 *blue, int regno)
4372{
4373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4374
4375 *red = intel_crtc->lut_r[regno] << 8;
4376 *green = intel_crtc->lut_g[regno] << 8;
4377 *blue = intel_crtc->lut_b[regno] << 8;
4378}
4379
79e53945 4380static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 4381 u16 *blue, uint32_t start, uint32_t size)
79e53945 4382{
7203425a 4383 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 4384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4385
7203425a 4386 for (i = start; i < end; i++) {
79e53945
JB
4387 intel_crtc->lut_r[i] = red[i] >> 8;
4388 intel_crtc->lut_g[i] = green[i] >> 8;
4389 intel_crtc->lut_b[i] = blue[i] >> 8;
4390 }
4391
4392 intel_crtc_load_lut(crtc);
4393}
4394
4395/**
4396 * Get a pipe with a simple mode set on it for doing load-based monitor
4397 * detection.
4398 *
4399 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 4400 * its requirements. The pipe will be connected to no other encoders.
79e53945 4401 *
c751ce4f 4402 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
4403 * configured for it. In the future, it could choose to temporarily disable
4404 * some outputs to free up a pipe for its use.
4405 *
4406 * \return crtc, or NULL if no pipes are available.
4407 */
4408
4409/* VESA 640x480x72Hz mode to set on the pipe */
4410static struct drm_display_mode load_detect_mode = {
4411 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4412 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4413};
4414
21d40d37 4415struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 4416 struct drm_connector *connector,
79e53945
JB
4417 struct drm_display_mode *mode,
4418 int *dpms_mode)
4419{
4420 struct intel_crtc *intel_crtc;
4421 struct drm_crtc *possible_crtc;
4422 struct drm_crtc *supported_crtc =NULL;
21d40d37 4423 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
4424 struct drm_crtc *crtc = NULL;
4425 struct drm_device *dev = encoder->dev;
4426 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4427 struct drm_crtc_helper_funcs *crtc_funcs;
4428 int i = -1;
4429
4430 /*
4431 * Algorithm gets a little messy:
4432 * - if the connector already has an assigned crtc, use it (but make
4433 * sure it's on first)
4434 * - try to find the first unused crtc that can drive this connector,
4435 * and use that if we find one
4436 * - if there are no unused crtcs available, try to use the first
4437 * one we found that supports the connector
4438 */
4439
4440 /* See if we already have a CRTC for this connector */
4441 if (encoder->crtc) {
4442 crtc = encoder->crtc;
4443 /* Make sure the crtc and connector are running */
4444 intel_crtc = to_intel_crtc(crtc);
4445 *dpms_mode = intel_crtc->dpms_mode;
4446 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4447 crtc_funcs = crtc->helper_private;
4448 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4449 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4450 }
4451 return crtc;
4452 }
4453
4454 /* Find an unused one (if possible) */
4455 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4456 i++;
4457 if (!(encoder->possible_crtcs & (1 << i)))
4458 continue;
4459 if (!possible_crtc->enabled) {
4460 crtc = possible_crtc;
4461 break;
4462 }
4463 if (!supported_crtc)
4464 supported_crtc = possible_crtc;
4465 }
4466
4467 /*
4468 * If we didn't find an unused CRTC, don't use any.
4469 */
4470 if (!crtc) {
4471 return NULL;
4472 }
4473
4474 encoder->crtc = crtc;
c1c43977 4475 connector->encoder = encoder;
21d40d37 4476 intel_encoder->load_detect_temp = true;
79e53945
JB
4477
4478 intel_crtc = to_intel_crtc(crtc);
4479 *dpms_mode = intel_crtc->dpms_mode;
4480
4481 if (!crtc->enabled) {
4482 if (!mode)
4483 mode = &load_detect_mode;
3c4fdcfb 4484 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
4485 } else {
4486 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4487 crtc_funcs = crtc->helper_private;
4488 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4489 }
4490
4491 /* Add this connector to the crtc */
4492 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4493 encoder_funcs->commit(encoder);
4494 }
4495 /* let the connector get through one full cycle before testing */
9d0498a2 4496 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
4497
4498 return crtc;
4499}
4500
c1c43977
ZW
4501void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4502 struct drm_connector *connector, int dpms_mode)
79e53945 4503{
21d40d37 4504 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
4505 struct drm_device *dev = encoder->dev;
4506 struct drm_crtc *crtc = encoder->crtc;
4507 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4508 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4509
21d40d37 4510 if (intel_encoder->load_detect_temp) {
79e53945 4511 encoder->crtc = NULL;
c1c43977 4512 connector->encoder = NULL;
21d40d37 4513 intel_encoder->load_detect_temp = false;
79e53945
JB
4514 crtc->enabled = drm_helper_crtc_in_use(crtc);
4515 drm_helper_disable_unused_functions(dev);
4516 }
4517
c751ce4f 4518 /* Switch crtc and encoder back off if necessary */
79e53945
JB
4519 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4520 if (encoder->crtc == crtc)
4521 encoder_funcs->dpms(encoder, dpms_mode);
4522 crtc_funcs->dpms(crtc, dpms_mode);
4523 }
4524}
4525
4526/* Returns the clock of the currently programmed mode of the given pipe. */
4527static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4528{
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4531 int pipe = intel_crtc->pipe;
4532 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4533 u32 fp;
4534 intel_clock_t clock;
4535
4536 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4537 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4538 else
4539 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4540
4541 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
4542 if (IS_PINEVIEW(dev)) {
4543 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4544 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
4545 } else {
4546 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4547 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4548 }
4549
79e53945 4550 if (IS_I9XX(dev)) {
f2b115e6
AJ
4551 if (IS_PINEVIEW(dev))
4552 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4553 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
4554 else
4555 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
4556 DPLL_FPA01_P1_POST_DIV_SHIFT);
4557
4558 switch (dpll & DPLL_MODE_MASK) {
4559 case DPLLB_MODE_DAC_SERIAL:
4560 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4561 5 : 10;
4562 break;
4563 case DPLLB_MODE_LVDS:
4564 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4565 7 : 14;
4566 break;
4567 default:
28c97730 4568 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
4569 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4570 return 0;
4571 }
4572
4573 /* XXX: Handle the 100Mhz refclk */
2177832f 4574 intel_clock(dev, 96000, &clock);
79e53945
JB
4575 } else {
4576 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4577
4578 if (is_lvds) {
4579 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4580 DPLL_FPA01_P1_POST_DIV_SHIFT);
4581 clock.p2 = 14;
4582
4583 if ((dpll & PLL_REF_INPUT_MASK) ==
4584 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4585 /* XXX: might not be 66MHz */
2177832f 4586 intel_clock(dev, 66000, &clock);
79e53945 4587 } else
2177832f 4588 intel_clock(dev, 48000, &clock);
79e53945
JB
4589 } else {
4590 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4591 clock.p1 = 2;
4592 else {
4593 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4594 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4595 }
4596 if (dpll & PLL_P2_DIVIDE_BY_4)
4597 clock.p2 = 4;
4598 else
4599 clock.p2 = 2;
4600
2177832f 4601 intel_clock(dev, 48000, &clock);
79e53945
JB
4602 }
4603 }
4604
4605 /* XXX: It would be nice to validate the clocks, but we can't reuse
4606 * i830PllIsValid() because it relies on the xf86_config connector
4607 * configuration being accurate, which it isn't necessarily.
4608 */
4609
4610 return clock.dot;
4611}
4612
4613/** Returns the currently programmed mode of the given pipe. */
4614struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4615 struct drm_crtc *crtc)
4616{
4617 struct drm_i915_private *dev_priv = dev->dev_private;
4618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4619 int pipe = intel_crtc->pipe;
4620 struct drm_display_mode *mode;
4621 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4622 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4623 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4624 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4625
4626 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4627 if (!mode)
4628 return NULL;
4629
4630 mode->clock = intel_crtc_clock_get(dev, crtc);
4631 mode->hdisplay = (htot & 0xffff) + 1;
4632 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4633 mode->hsync_start = (hsync & 0xffff) + 1;
4634 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4635 mode->vdisplay = (vtot & 0xffff) + 1;
4636 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4637 mode->vsync_start = (vsync & 0xffff) + 1;
4638 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4639
4640 drm_mode_set_name(mode);
4641 drm_mode_set_crtcinfo(mode, 0);
4642
4643 return mode;
4644}
4645
652c393a
JB
4646#define GPU_IDLE_TIMEOUT 500 /* ms */
4647
4648/* When this timer fires, we've been idle for awhile */
4649static void intel_gpu_idle_timer(unsigned long arg)
4650{
4651 struct drm_device *dev = (struct drm_device *)arg;
4652 drm_i915_private_t *dev_priv = dev->dev_private;
4653
44d98a61 4654 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4655
4656 dev_priv->busy = false;
4657
01dfba93 4658 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4659}
4660
652c393a
JB
4661#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4662
4663static void intel_crtc_idle_timer(unsigned long arg)
4664{
4665 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4666 struct drm_crtc *crtc = &intel_crtc->base;
4667 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4668
44d98a61 4669 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4670
4671 intel_crtc->busy = false;
4672
01dfba93 4673 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4674}
4675
4676static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4677{
4678 struct drm_device *dev = crtc->dev;
4679 drm_i915_private_t *dev_priv = dev->dev_private;
4680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4681 int pipe = intel_crtc->pipe;
4682 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4683 int dpll = I915_READ(dpll_reg);
4684
bad720ff 4685 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4686 return;
4687
4688 if (!dev_priv->lvds_downclock_avail)
4689 return;
4690
4691 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 4692 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
4693
4694 /* Unlock panel regs */
4a655f04
JB
4695 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4696 PANEL_UNLOCK_REGS);
652c393a
JB
4697
4698 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4699 I915_WRITE(dpll_reg, dpll);
4700 dpll = I915_READ(dpll_reg);
9d0498a2 4701 intel_wait_for_vblank(dev, pipe);
652c393a
JB
4702 dpll = I915_READ(dpll_reg);
4703 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 4704 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
4705
4706 /* ...and lock them again */
4707 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4708 }
4709
4710 /* Schedule downclock */
4711 if (schedule)
4712 mod_timer(&intel_crtc->idle_timer, jiffies +
4713 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4714}
4715
4716static void intel_decrease_pllclock(struct drm_crtc *crtc)
4717{
4718 struct drm_device *dev = crtc->dev;
4719 drm_i915_private_t *dev_priv = dev->dev_private;
4720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4721 int pipe = intel_crtc->pipe;
4722 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4723 int dpll = I915_READ(dpll_reg);
4724
bad720ff 4725 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4726 return;
4727
4728 if (!dev_priv->lvds_downclock_avail)
4729 return;
4730
4731 /*
4732 * Since this is called by a timer, we should never get here in
4733 * the manual case.
4734 */
4735 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 4736 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
4737
4738 /* Unlock panel regs */
4a655f04
JB
4739 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4740 PANEL_UNLOCK_REGS);
652c393a
JB
4741
4742 dpll |= DISPLAY_RATE_SELECT_FPA1;
4743 I915_WRITE(dpll_reg, dpll);
4744 dpll = I915_READ(dpll_reg);
9d0498a2 4745 intel_wait_for_vblank(dev, pipe);
652c393a
JB
4746 dpll = I915_READ(dpll_reg);
4747 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 4748 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
4749
4750 /* ...and lock them again */
4751 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4752 }
4753
4754}
4755
4756/**
4757 * intel_idle_update - adjust clocks for idleness
4758 * @work: work struct
4759 *
4760 * Either the GPU or display (or both) went idle. Check the busy status
4761 * here and adjust the CRTC and GPU clocks as necessary.
4762 */
4763static void intel_idle_update(struct work_struct *work)
4764{
4765 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4766 idle_work);
4767 struct drm_device *dev = dev_priv->dev;
4768 struct drm_crtc *crtc;
4769 struct intel_crtc *intel_crtc;
45ac22c8 4770 int enabled = 0;
652c393a
JB
4771
4772 if (!i915_powersave)
4773 return;
4774
4775 mutex_lock(&dev->struct_mutex);
4776
7648fa99
JB
4777 i915_update_gfx_val(dev_priv);
4778
652c393a
JB
4779 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4780 /* Skip inactive CRTCs */
4781 if (!crtc->fb)
4782 continue;
4783
45ac22c8 4784 enabled++;
652c393a
JB
4785 intel_crtc = to_intel_crtc(crtc);
4786 if (!intel_crtc->busy)
4787 intel_decrease_pllclock(crtc);
4788 }
4789
45ac22c8
LP
4790 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4791 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4792 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4793 }
4794
652c393a
JB
4795 mutex_unlock(&dev->struct_mutex);
4796}
4797
4798/**
4799 * intel_mark_busy - mark the GPU and possibly the display busy
4800 * @dev: drm device
4801 * @obj: object we're operating on
4802 *
4803 * Callers can use this function to indicate that the GPU is busy processing
4804 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4805 * buffer), we'll also mark the display as busy, so we know to increase its
4806 * clock frequency.
4807 */
4808void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4809{
4810 drm_i915_private_t *dev_priv = dev->dev_private;
4811 struct drm_crtc *crtc = NULL;
4812 struct intel_framebuffer *intel_fb;
4813 struct intel_crtc *intel_crtc;
4814
5e17ee74
ZW
4815 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4816 return;
4817
060e645a
LP
4818 if (!dev_priv->busy) {
4819 if (IS_I945G(dev) || IS_I945GM(dev)) {
4820 u32 fw_blc_self;
ee980b80 4821
060e645a
LP
4822 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4823 fw_blc_self = I915_READ(FW_BLC_SELF);
4824 fw_blc_self &= ~FW_BLC_SELF_EN;
4825 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4826 }
28cf798f 4827 dev_priv->busy = true;
060e645a 4828 } else
28cf798f
CW
4829 mod_timer(&dev_priv->idle_timer, jiffies +
4830 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
4831
4832 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4833 if (!crtc->fb)
4834 continue;
4835
4836 intel_crtc = to_intel_crtc(crtc);
4837 intel_fb = to_intel_framebuffer(crtc->fb);
4838 if (intel_fb->obj == obj) {
4839 if (!intel_crtc->busy) {
060e645a
LP
4840 if (IS_I945G(dev) || IS_I945GM(dev)) {
4841 u32 fw_blc_self;
4842
4843 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4844 fw_blc_self = I915_READ(FW_BLC_SELF);
4845 fw_blc_self &= ~FW_BLC_SELF_EN;
4846 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4847 }
652c393a
JB
4848 /* Non-busy -> busy, upclock */
4849 intel_increase_pllclock(crtc, true);
4850 intel_crtc->busy = true;
4851 } else {
4852 /* Busy -> busy, put off timer */
4853 mod_timer(&intel_crtc->idle_timer, jiffies +
4854 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4855 }
4856 }
4857 }
4858}
4859
79e53945
JB
4860static void intel_crtc_destroy(struct drm_crtc *crtc)
4861{
4862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4863
4864 drm_crtc_cleanup(crtc);
4865 kfree(intel_crtc);
4866}
4867
6b95a207
KH
4868struct intel_unpin_work {
4869 struct work_struct work;
4870 struct drm_device *dev;
b1b87f6b
JB
4871 struct drm_gem_object *old_fb_obj;
4872 struct drm_gem_object *pending_flip_obj;
6b95a207
KH
4873 struct drm_pending_vblank_event *event;
4874 int pending;
4875};
4876
4877static void intel_unpin_work_fn(struct work_struct *__work)
4878{
4879 struct intel_unpin_work *work =
4880 container_of(__work, struct intel_unpin_work, work);
4881
4882 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 4883 i915_gem_object_unpin(work->old_fb_obj);
75dfca80 4884 drm_gem_object_unreference(work->pending_flip_obj);
b1b87f6b 4885 drm_gem_object_unreference(work->old_fb_obj);
6b95a207
KH
4886 mutex_unlock(&work->dev->struct_mutex);
4887 kfree(work);
4888}
4889
1afe3e9d
JB
4890static void do_intel_finish_page_flip(struct drm_device *dev,
4891 struct drm_crtc *crtc)
6b95a207
KH
4892{
4893 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
4894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4895 struct intel_unpin_work *work;
4896 struct drm_i915_gem_object *obj_priv;
4897 struct drm_pending_vblank_event *e;
4898 struct timeval now;
4899 unsigned long flags;
4900
4901 /* Ignore early vblank irqs */
4902 if (intel_crtc == NULL)
4903 return;
4904
4905 spin_lock_irqsave(&dev->event_lock, flags);
4906 work = intel_crtc->unpin_work;
4907 if (work == NULL || !work->pending) {
4908 spin_unlock_irqrestore(&dev->event_lock, flags);
4909 return;
4910 }
4911
4912 intel_crtc->unpin_work = NULL;
4913 drm_vblank_put(dev, intel_crtc->pipe);
4914
4915 if (work->event) {
4916 e = work->event;
4917 do_gettimeofday(&now);
4918 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4919 e->event.tv_sec = now.tv_sec;
4920 e->event.tv_usec = now.tv_usec;
4921 list_add_tail(&e->base.link,
4922 &e->base.file_priv->event_list);
4923 wake_up_interruptible(&e->base.file_priv->event_wait);
4924 }
4925
4926 spin_unlock_irqrestore(&dev->event_lock, flags);
4927
23010e43 4928 obj_priv = to_intel_bo(work->pending_flip_obj);
de3f440f
JB
4929
4930 /* Initial scanout buffer will have a 0 pending flip count */
4931 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4932 atomic_dec_and_test(&obj_priv->pending_flip))
6b95a207
KH
4933 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4934 schedule_work(&work->work);
e5510fac
JB
4935
4936 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
4937}
4938
1afe3e9d
JB
4939void intel_finish_page_flip(struct drm_device *dev, int pipe)
4940{
4941 drm_i915_private_t *dev_priv = dev->dev_private;
4942 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4943
4944 do_intel_finish_page_flip(dev, crtc);
4945}
4946
4947void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4948{
4949 drm_i915_private_t *dev_priv = dev->dev_private;
4950 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4951
4952 do_intel_finish_page_flip(dev, crtc);
4953}
4954
6b95a207
KH
4955void intel_prepare_page_flip(struct drm_device *dev, int plane)
4956{
4957 drm_i915_private_t *dev_priv = dev->dev_private;
4958 struct intel_crtc *intel_crtc =
4959 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4960 unsigned long flags;
4961
4962 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 4963 if (intel_crtc->unpin_work) {
6b95a207 4964 intel_crtc->unpin_work->pending = 1;
de3f440f
JB
4965 } else {
4966 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4967 }
6b95a207
KH
4968 spin_unlock_irqrestore(&dev->event_lock, flags);
4969}
4970
4971static int intel_crtc_page_flip(struct drm_crtc *crtc,
4972 struct drm_framebuffer *fb,
4973 struct drm_pending_vblank_event *event)
4974{
4975 struct drm_device *dev = crtc->dev;
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 struct intel_framebuffer *intel_fb;
4978 struct drm_i915_gem_object *obj_priv;
4979 struct drm_gem_object *obj;
4980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4981 struct intel_unpin_work *work;
be9a3dbf 4982 unsigned long flags, offset;
52e68630
CW
4983 int pipe = intel_crtc->pipe;
4984 u32 pf, pipesrc;
4985 int ret;
6b95a207
KH
4986
4987 work = kzalloc(sizeof *work, GFP_KERNEL);
4988 if (work == NULL)
4989 return -ENOMEM;
4990
6b95a207
KH
4991 work->event = event;
4992 work->dev = crtc->dev;
4993 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 4994 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
4995 INIT_WORK(&work->work, intel_unpin_work_fn);
4996
4997 /* We borrow the event spin lock for protecting unpin_work */
4998 spin_lock_irqsave(&dev->event_lock, flags);
4999 if (intel_crtc->unpin_work) {
5000 spin_unlock_irqrestore(&dev->event_lock, flags);
5001 kfree(work);
468f0b44
CW
5002
5003 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5004 return -EBUSY;
5005 }
5006 intel_crtc->unpin_work = work;
5007 spin_unlock_irqrestore(&dev->event_lock, flags);
5008
5009 intel_fb = to_intel_framebuffer(fb);
5010 obj = intel_fb->obj;
5011
468f0b44 5012 mutex_lock(&dev->struct_mutex);
6b95a207 5013 ret = intel_pin_and_fence_fb_obj(dev, obj);
96b099fd
CW
5014 if (ret)
5015 goto cleanup_work;
6b95a207 5016
75dfca80 5017 /* Reference the objects for the scheduled work. */
b1b87f6b 5018 drm_gem_object_reference(work->old_fb_obj);
75dfca80 5019 drm_gem_object_reference(obj);
6b95a207
KH
5020
5021 crtc->fb = fb;
2dafb1e0
CW
5022 ret = i915_gem_object_flush_write_domain(obj);
5023 if (ret)
5024 goto cleanup_objs;
96b099fd
CW
5025
5026 ret = drm_vblank_get(dev, intel_crtc->pipe);
5027 if (ret)
5028 goto cleanup_objs;
5029
23010e43 5030 obj_priv = to_intel_bo(obj);
6b95a207 5031 atomic_inc(&obj_priv->pending_flip);
b1b87f6b 5032 work->pending_flip_obj = obj;
6b95a207 5033
6146b3d6 5034 if (IS_GEN3(dev) || IS_GEN2(dev)) {
52e68630
CW
5035 u32 flip_mask;
5036
5037 if (intel_crtc->plane)
5038 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5039 else
5040 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5041
6146b3d6
DV
5042 BEGIN_LP_RING(2);
5043 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5044 OUT_RING(0);
5045 ADVANCE_LP_RING();
5046 }
83f7fd05 5047
be9a3dbf 5048 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5049 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5050
6b95a207 5051 BEGIN_LP_RING(4);
52e68630
CW
5052 switch(INTEL_INFO(dev)->gen) {
5053 case 2:
1afe3e9d
JB
5054 OUT_RING(MI_DISPLAY_FLIP |
5055 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5056 OUT_RING(fb->pitch);
52e68630
CW
5057 OUT_RING(obj_priv->gtt_offset + offset);
5058 OUT_RING(MI_NOOP);
5059 break;
5060
5061 case 3:
1afe3e9d
JB
5062 OUT_RING(MI_DISPLAY_FLIP_I915 |
5063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5064 OUT_RING(fb->pitch);
52e68630 5065 OUT_RING(obj_priv->gtt_offset + offset);
22fd0fab 5066 OUT_RING(MI_NOOP);
52e68630
CW
5067 break;
5068
5069 case 4:
5070 case 5:
5071 /* i965+ uses the linear or tiled offsets from the
5072 * Display Registers (which do not change across a page-flip)
5073 * so we need only reprogram the base address.
5074 */
69d0b96c
DV
5075 OUT_RING(MI_DISPLAY_FLIP |
5076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5077 OUT_RING(fb->pitch);
52e68630
CW
5078 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5079
5080 /* XXX Enabling the panel-fitter across page-flip is so far
5081 * untested on non-native modes, so ignore it for now.
5082 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5083 */
5084 pf = 0;
5085 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5086 OUT_RING(pf | pipesrc);
5087 break;
5088
5089 case 6:
5090 OUT_RING(MI_DISPLAY_FLIP |
5091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5092 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5093 OUT_RING(obj_priv->gtt_offset);
5094
5095 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5096 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5097 OUT_RING(pf | pipesrc);
5098 break;
22fd0fab 5099 }
6b95a207
KH
5100 ADVANCE_LP_RING();
5101
5102 mutex_unlock(&dev->struct_mutex);
5103
e5510fac
JB
5104 trace_i915_flip_request(intel_crtc->plane, obj);
5105
6b95a207 5106 return 0;
96b099fd
CW
5107
5108cleanup_objs:
5109 drm_gem_object_unreference(work->old_fb_obj);
5110 drm_gem_object_unreference(obj);
5111cleanup_work:
5112 mutex_unlock(&dev->struct_mutex);
5113
5114 spin_lock_irqsave(&dev->event_lock, flags);
5115 intel_crtc->unpin_work = NULL;
5116 spin_unlock_irqrestore(&dev->event_lock, flags);
5117
5118 kfree(work);
5119
5120 return ret;
6b95a207
KH
5121}
5122
79e53945
JB
5123static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5124 .dpms = intel_crtc_dpms,
5125 .mode_fixup = intel_crtc_mode_fixup,
5126 .mode_set = intel_crtc_mode_set,
5127 .mode_set_base = intel_pipe_set_base,
81255565 5128 .mode_set_base_atomic = intel_pipe_set_base_atomic,
79e53945
JB
5129 .prepare = intel_crtc_prepare,
5130 .commit = intel_crtc_commit,
068143d3 5131 .load_lut = intel_crtc_load_lut,
79e53945
JB
5132};
5133
5134static const struct drm_crtc_funcs intel_crtc_funcs = {
5135 .cursor_set = intel_crtc_cursor_set,
5136 .cursor_move = intel_crtc_cursor_move,
5137 .gamma_set = intel_crtc_gamma_set,
5138 .set_config = drm_crtc_helper_set_config,
5139 .destroy = intel_crtc_destroy,
6b95a207 5140 .page_flip = intel_crtc_page_flip,
79e53945
JB
5141};
5142
5143
b358d0a6 5144static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 5145{
22fd0fab 5146 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
5147 struct intel_crtc *intel_crtc;
5148 int i;
5149
5150 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5151 if (intel_crtc == NULL)
5152 return;
5153
5154 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5155
5156 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5157 intel_crtc->pipe = pipe;
7662c8bd 5158 intel_crtc->plane = pipe;
79e53945
JB
5159 for (i = 0; i < 256; i++) {
5160 intel_crtc->lut_r[i] = i;
5161 intel_crtc->lut_g[i] = i;
5162 intel_crtc->lut_b[i] = i;
5163 }
5164
80824003
JB
5165 /* Swap pipes & planes for FBC on pre-965 */
5166 intel_crtc->pipe = pipe;
5167 intel_crtc->plane = pipe;
5168 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
28c97730 5169 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
80824003
JB
5170 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5171 }
5172
22fd0fab
JB
5173 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5174 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5175 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5176 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5177
79e53945
JB
5178 intel_crtc->cursor_addr = 0;
5179 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
5180 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5181
652c393a
JB
5182 intel_crtc->busy = false;
5183
5184 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5185 (unsigned long)intel_crtc);
79e53945
JB
5186}
5187
08d7b3d1
CW
5188int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5189 struct drm_file *file_priv)
5190{
5191 drm_i915_private_t *dev_priv = dev->dev_private;
5192 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
5193 struct drm_mode_object *drmmode_obj;
5194 struct intel_crtc *crtc;
08d7b3d1
CW
5195
5196 if (!dev_priv) {
5197 DRM_ERROR("called with no initialization\n");
5198 return -EINVAL;
5199 }
5200
c05422d5
DV
5201 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5202 DRM_MODE_OBJECT_CRTC);
08d7b3d1 5203
c05422d5 5204 if (!drmmode_obj) {
08d7b3d1
CW
5205 DRM_ERROR("no such CRTC id\n");
5206 return -EINVAL;
5207 }
5208
c05422d5
DV
5209 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5210 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 5211
c05422d5 5212 return 0;
08d7b3d1
CW
5213}
5214
79e53945
JB
5215struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
5216{
5217 struct drm_crtc *crtc = NULL;
5218
5219 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5221 if (intel_crtc->pipe == pipe)
5222 break;
5223 }
5224 return crtc;
5225}
5226
c5e4df33 5227static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945
JB
5228{
5229 int index_mask = 0;
c5e4df33 5230 struct drm_encoder *encoder;
79e53945
JB
5231 int entry = 0;
5232
c5e4df33
ZW
5233 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5234 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
21d40d37 5235 if (type_mask & intel_encoder->clone_mask)
79e53945
JB
5236 index_mask |= (1 << entry);
5237 entry++;
5238 }
5239 return index_mask;
5240}
5241
5242
5243static void intel_setup_outputs(struct drm_device *dev)
5244{
725e30ad 5245 struct drm_i915_private *dev_priv = dev->dev_private;
c5e4df33 5246 struct drm_encoder *encoder;
cb0953d7 5247 bool dpd_is_edp = false;
79e53945 5248
541998a1 5249 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
5250 intel_lvds_init(dev);
5251
bad720ff 5252 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 5253 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 5254
32f9d658
ZW
5255 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5256 intel_dp_init(dev, DP_A);
5257
cb0953d7
AJ
5258 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5259 intel_dp_init(dev, PCH_DP_D);
5260 }
5261
5262 intel_crt_init(dev);
5263
5264 if (HAS_PCH_SPLIT(dev)) {
5265 int found;
5266
30ad48b7 5267 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
5268 /* PCH SDVOB multiplex with HDMIB */
5269 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
5270 if (!found)
5271 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
5272 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5273 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
5274 }
5275
5276 if (I915_READ(HDMIC) & PORT_DETECTED)
5277 intel_hdmi_init(dev, HDMIC);
5278
5279 if (I915_READ(HDMID) & PORT_DETECTED)
5280 intel_hdmi_init(dev, HDMID);
5281
5eb08b69
ZW
5282 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5283 intel_dp_init(dev, PCH_DP_C);
5284
cb0953d7 5285 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
5286 intel_dp_init(dev, PCH_DP_D);
5287
103a196f 5288 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 5289 bool found = false;
7d57382e 5290
725e30ad 5291 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 5292 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 5293 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
5294 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5295 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 5296 intel_hdmi_init(dev, SDVOB);
b01f2c3a 5297 }
27185ae1 5298
b01f2c3a
JB
5299 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5300 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 5301 intel_dp_init(dev, DP_B);
b01f2c3a 5302 }
725e30ad 5303 }
13520b05
KH
5304
5305 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 5306
b01f2c3a
JB
5307 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5308 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 5309 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 5310 }
27185ae1
ML
5311
5312 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5313
b01f2c3a
JB
5314 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5315 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 5316 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
5317 }
5318 if (SUPPORTS_INTEGRATED_DP(dev)) {
5319 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 5320 intel_dp_init(dev, DP_C);
b01f2c3a 5321 }
725e30ad 5322 }
27185ae1 5323
b01f2c3a
JB
5324 if (SUPPORTS_INTEGRATED_DP(dev) &&
5325 (I915_READ(DP_D) & DP_DETECTED)) {
5326 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 5327 intel_dp_init(dev, DP_D);
b01f2c3a 5328 }
bad720ff 5329 } else if (IS_GEN2(dev))
79e53945
JB
5330 intel_dvo_init(dev);
5331
103a196f 5332 if (SUPPORTS_TV(dev))
79e53945
JB
5333 intel_tv_init(dev);
5334
c5e4df33
ZW
5335 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5336 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
79e53945 5337
21d40d37 5338 encoder->possible_crtcs = intel_encoder->crtc_mask;
c5e4df33 5339 encoder->possible_clones = intel_encoder_clones(dev,
21d40d37 5340 intel_encoder->clone_mask);
79e53945
JB
5341 }
5342}
5343
5344static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5345{
5346 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
5347
5348 drm_framebuffer_cleanup(fb);
bc9025bd 5349 drm_gem_object_unreference_unlocked(intel_fb->obj);
79e53945
JB
5350
5351 kfree(intel_fb);
5352}
5353
5354static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5355 struct drm_file *file_priv,
5356 unsigned int *handle)
5357{
5358 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5359 struct drm_gem_object *object = intel_fb->obj;
5360
5361 return drm_gem_handle_create(file_priv, object, handle);
5362}
5363
5364static const struct drm_framebuffer_funcs intel_fb_funcs = {
5365 .destroy = intel_user_framebuffer_destroy,
5366 .create_handle = intel_user_framebuffer_create_handle,
5367};
5368
38651674
DA
5369int intel_framebuffer_init(struct drm_device *dev,
5370 struct intel_framebuffer *intel_fb,
5371 struct drm_mode_fb_cmd *mode_cmd,
5372 struct drm_gem_object *obj)
79e53945 5373{
79e53945
JB
5374 int ret;
5375
79e53945
JB
5376 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5377 if (ret) {
5378 DRM_ERROR("framebuffer init failed %d\n", ret);
5379 return ret;
5380 }
5381
5382 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 5383 intel_fb->obj = obj;
79e53945
JB
5384 return 0;
5385}
5386
79e53945
JB
5387static struct drm_framebuffer *
5388intel_user_framebuffer_create(struct drm_device *dev,
5389 struct drm_file *filp,
5390 struct drm_mode_fb_cmd *mode_cmd)
5391{
5392 struct drm_gem_object *obj;
38651674 5393 struct intel_framebuffer *intel_fb;
79e53945
JB
5394 int ret;
5395
5396 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5397 if (!obj)
cce13ff7 5398 return ERR_PTR(-ENOENT);
79e53945 5399
38651674
DA
5400 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5401 if (!intel_fb)
cce13ff7 5402 return ERR_PTR(-ENOMEM);
38651674
DA
5403
5404 ret = intel_framebuffer_init(dev, intel_fb,
5405 mode_cmd, obj);
79e53945 5406 if (ret) {
bc9025bd 5407 drm_gem_object_unreference_unlocked(obj);
38651674 5408 kfree(intel_fb);
cce13ff7 5409 return ERR_PTR(ret);
79e53945
JB
5410 }
5411
38651674 5412 return &intel_fb->base;
79e53945
JB
5413}
5414
79e53945 5415static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 5416 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 5417 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
5418};
5419
9ea8d059 5420static struct drm_gem_object *
aa40d6bb 5421intel_alloc_context_page(struct drm_device *dev)
9ea8d059 5422{
aa40d6bb 5423 struct drm_gem_object *ctx;
9ea8d059
CW
5424 int ret;
5425
aa40d6bb
ZN
5426 ctx = i915_gem_alloc_object(dev, 4096);
5427 if (!ctx) {
9ea8d059
CW
5428 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5429 return NULL;
5430 }
5431
5432 mutex_lock(&dev->struct_mutex);
aa40d6bb 5433 ret = i915_gem_object_pin(ctx, 4096);
9ea8d059
CW
5434 if (ret) {
5435 DRM_ERROR("failed to pin power context: %d\n", ret);
5436 goto err_unref;
5437 }
5438
aa40d6bb 5439 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
5440 if (ret) {
5441 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5442 goto err_unpin;
5443 }
5444 mutex_unlock(&dev->struct_mutex);
5445
aa40d6bb 5446 return ctx;
9ea8d059
CW
5447
5448err_unpin:
aa40d6bb 5449 i915_gem_object_unpin(ctx);
9ea8d059 5450err_unref:
aa40d6bb 5451 drm_gem_object_unreference(ctx);
9ea8d059
CW
5452 mutex_unlock(&dev->struct_mutex);
5453 return NULL;
5454}
5455
7648fa99
JB
5456bool ironlake_set_drps(struct drm_device *dev, u8 val)
5457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 u16 rgvswctl;
5460
5461 rgvswctl = I915_READ16(MEMSWCTL);
5462 if (rgvswctl & MEMCTL_CMD_STS) {
5463 DRM_DEBUG("gpu busy, RCS change rejected\n");
5464 return false; /* still busy with another command */
5465 }
5466
5467 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5468 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5469 I915_WRITE16(MEMSWCTL, rgvswctl);
5470 POSTING_READ16(MEMSWCTL);
5471
5472 rgvswctl |= MEMCTL_CMD_STS;
5473 I915_WRITE16(MEMSWCTL, rgvswctl);
5474
5475 return true;
5476}
5477
f97108d1
JB
5478void ironlake_enable_drps(struct drm_device *dev)
5479{
5480 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5481 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 5482 u8 fmax, fmin, fstart, vstart;
f97108d1
JB
5483
5484 /* 100ms RC evaluation intervals */
5485 I915_WRITE(RCUPEI, 100000);
5486 I915_WRITE(RCDNEI, 100000);
5487
5488 /* Set max/min thresholds to 90ms and 80ms respectively */
5489 I915_WRITE(RCBMAXAVG, 90000);
5490 I915_WRITE(RCBMINAVG, 80000);
5491
5492 I915_WRITE(MEMIHYST, 1);
5493
5494 /* Set up min, max, and cur for interrupt handling */
5495 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5496 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5497 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5498 MEMMODE_FSTART_SHIFT;
7648fa99
JB
5499 fstart = fmax;
5500
f97108d1
JB
5501 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5502 PXVFREQ_PX_SHIFT;
5503
7648fa99
JB
5504 dev_priv->fmax = fstart; /* IPS callback will increase this */
5505 dev_priv->fstart = fstart;
5506
5507 dev_priv->max_delay = fmax;
f97108d1
JB
5508 dev_priv->min_delay = fmin;
5509 dev_priv->cur_delay = fstart;
5510
7648fa99
JB
5511 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5512 fstart);
5513
f97108d1
JB
5514 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5515
5516 /*
5517 * Interrupts will be enabled in ironlake_irq_postinstall
5518 */
5519
5520 I915_WRITE(VIDSTART, vstart);
5521 POSTING_READ(VIDSTART);
5522
5523 rgvmodectl |= MEMMODE_SWMODE_EN;
5524 I915_WRITE(MEMMODECTL, rgvmodectl);
5525
913d8d11
CW
5526 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
5527 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
5528 msleep(1);
5529
7648fa99 5530 ironlake_set_drps(dev, fstart);
f97108d1 5531
7648fa99
JB
5532 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5533 I915_READ(0x112e0);
5534 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5535 dev_priv->last_count2 = I915_READ(0x112f4);
5536 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
5537}
5538
5539void ironlake_disable_drps(struct drm_device *dev)
5540{
5541 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5542 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
5543
5544 /* Ack interrupts, disable EFC interrupt */
5545 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5546 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5547 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5548 I915_WRITE(DEIIR, DE_PCU_EVENT);
5549 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5550
5551 /* Go back to the starting frequency */
7648fa99 5552 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
5553 msleep(1);
5554 rgvswctl |= MEMCTL_CMD_STS;
5555 I915_WRITE(MEMSWCTL, rgvswctl);
5556 msleep(1);
5557
5558}
5559
7648fa99
JB
5560static unsigned long intel_pxfreq(u32 vidfreq)
5561{
5562 unsigned long freq;
5563 int div = (vidfreq & 0x3f0000) >> 16;
5564 int post = (vidfreq & 0x3000) >> 12;
5565 int pre = (vidfreq & 0x7);
5566
5567 if (!pre)
5568 return 0;
5569
5570 freq = ((div * 133333) / ((1<<post) * pre));
5571
5572 return freq;
5573}
5574
5575void intel_init_emon(struct drm_device *dev)
5576{
5577 struct drm_i915_private *dev_priv = dev->dev_private;
5578 u32 lcfuse;
5579 u8 pxw[16];
5580 int i;
5581
5582 /* Disable to program */
5583 I915_WRITE(ECR, 0);
5584 POSTING_READ(ECR);
5585
5586 /* Program energy weights for various events */
5587 I915_WRITE(SDEW, 0x15040d00);
5588 I915_WRITE(CSIEW0, 0x007f0000);
5589 I915_WRITE(CSIEW1, 0x1e220004);
5590 I915_WRITE(CSIEW2, 0x04000004);
5591
5592 for (i = 0; i < 5; i++)
5593 I915_WRITE(PEW + (i * 4), 0);
5594 for (i = 0; i < 3; i++)
5595 I915_WRITE(DEW + (i * 4), 0);
5596
5597 /* Program P-state weights to account for frequency power adjustment */
5598 for (i = 0; i < 16; i++) {
5599 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5600 unsigned long freq = intel_pxfreq(pxvidfreq);
5601 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5602 PXVFREQ_PX_SHIFT;
5603 unsigned long val;
5604
5605 val = vid * vid;
5606 val *= (freq / 1000);
5607 val *= 255;
5608 val /= (127*127*900);
5609 if (val > 0xff)
5610 DRM_ERROR("bad pxval: %ld\n", val);
5611 pxw[i] = val;
5612 }
5613 /* Render standby states get 0 weight */
5614 pxw[14] = 0;
5615 pxw[15] = 0;
5616
5617 for (i = 0; i < 4; i++) {
5618 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5619 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5620 I915_WRITE(PXW + (i * 4), val);
5621 }
5622
5623 /* Adjust magic regs to magic values (more experimental results) */
5624 I915_WRITE(OGW0, 0);
5625 I915_WRITE(OGW1, 0);
5626 I915_WRITE(EG0, 0x00007f00);
5627 I915_WRITE(EG1, 0x0000000e);
5628 I915_WRITE(EG2, 0x000e0000);
5629 I915_WRITE(EG3, 0x68000300);
5630 I915_WRITE(EG4, 0x42000000);
5631 I915_WRITE(EG5, 0x00140031);
5632 I915_WRITE(EG6, 0);
5633 I915_WRITE(EG7, 0);
5634
5635 for (i = 0; i < 8; i++)
5636 I915_WRITE(PXWL + (i * 4), 0);
5637
5638 /* Enable PMON + select events */
5639 I915_WRITE(ECR, 0x80000019);
5640
5641 lcfuse = I915_READ(LCFUSE02);
5642
5643 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5644}
5645
652c393a
JB
5646void intel_init_clock_gating(struct drm_device *dev)
5647{
5648 struct drm_i915_private *dev_priv = dev->dev_private;
5649
5650 /*
5651 * Disable clock gating reported to work incorrectly according to the
5652 * specs, but enable as much else as we can.
5653 */
bad720ff 5654 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
5655 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5656
5657 if (IS_IRONLAKE(dev)) {
5658 /* Required for FBC */
5659 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5660 /* Required for CxSR */
5661 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5662
5663 I915_WRITE(PCH_3DCGDIS0,
5664 MARIUNIT_CLOCK_GATE_DISABLE |
5665 SVSMUNIT_CLOCK_GATE_DISABLE);
5666 }
5667
5668 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569
ZW
5669
5670 /*
5671 * According to the spec the following bits should be set in
5672 * order to enable memory self-refresh
5673 * The bit 22/21 of 0x42004
5674 * The bit 5 of 0x42020
5675 * The bit 15 of 0x45000
5676 */
5677 if (IS_IRONLAKE(dev)) {
5678 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5679 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5680 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5681 I915_WRITE(ILK_DSPCLK_GATE,
5682 (I915_READ(ILK_DSPCLK_GATE) |
5683 ILK_DPARB_CLK_GATE));
5684 I915_WRITE(DISP_ARB_CTL,
5685 (I915_READ(DISP_ARB_CTL) |
5686 DISP_FBC_WM_DIS));
5687 }
b52eb4dc
ZY
5688 /*
5689 * Based on the document from hardware guys the following bits
5690 * should be set unconditionally in order to enable FBC.
5691 * The bit 22 of 0x42000
5692 * The bit 22 of 0x42004
5693 * The bit 7,8,9 of 0x42020.
5694 */
5695 if (IS_IRONLAKE_M(dev)) {
5696 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5697 I915_READ(ILK_DISPLAY_CHICKEN1) |
5698 ILK_FBCQ_DIS);
5699 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5700 I915_READ(ILK_DISPLAY_CHICKEN2) |
5701 ILK_DPARB_GATE);
5702 I915_WRITE(ILK_DSPCLK_GATE,
5703 I915_READ(ILK_DSPCLK_GATE) |
5704 ILK_DPFC_DIS1 |
5705 ILK_DPFC_DIS2 |
5706 ILK_CLK_FBC);
5707 }
ce171780
ZN
5708 if (IS_GEN6(dev))
5709 return;
c03342fa 5710 } else if (IS_G4X(dev)) {
652c393a
JB
5711 uint32_t dspclk_gate;
5712 I915_WRITE(RENCLK_GATE_D1, 0);
5713 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5714 GS_UNIT_CLOCK_GATE_DISABLE |
5715 CL_UNIT_CLOCK_GATE_DISABLE);
5716 I915_WRITE(RAMCLK_GATE_D, 0);
5717 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5718 OVRUNIT_CLOCK_GATE_DISABLE |
5719 OVCUNIT_CLOCK_GATE_DISABLE;
5720 if (IS_GM45(dev))
5721 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5722 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5723 } else if (IS_I965GM(dev)) {
5724 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5725 I915_WRITE(RENCLK_GATE_D2, 0);
5726 I915_WRITE(DSPCLK_GATE_D, 0);
5727 I915_WRITE(RAMCLK_GATE_D, 0);
5728 I915_WRITE16(DEUC, 0);
5729 } else if (IS_I965G(dev)) {
5730 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5731 I965_RCC_CLOCK_GATE_DISABLE |
5732 I965_RCPB_CLOCK_GATE_DISABLE |
5733 I965_ISC_CLOCK_GATE_DISABLE |
5734 I965_FBC_CLOCK_GATE_DISABLE);
5735 I915_WRITE(RENCLK_GATE_D2, 0);
5736 } else if (IS_I9XX(dev)) {
5737 u32 dstate = I915_READ(D_STATE);
5738
5739 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5740 DSTATE_DOT_CLOCK_GATING;
5741 I915_WRITE(D_STATE, dstate);
f0f8a9ce 5742 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
5743 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5744 } else if (IS_I830(dev)) {
5745 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5746 }
97f5ab66
JB
5747
5748 /*
5749 * GPU can automatically power down the render unit if given a page
5750 * to save state.
5751 */
aa40d6bb
ZN
5752 if (IS_IRONLAKE_M(dev)) {
5753 if (dev_priv->renderctx == NULL)
5754 dev_priv->renderctx = intel_alloc_context_page(dev);
5755 if (dev_priv->renderctx) {
5756 struct drm_i915_gem_object *obj_priv;
5757 obj_priv = to_intel_bo(dev_priv->renderctx);
5758 if (obj_priv) {
5759 BEGIN_LP_RING(4);
5760 OUT_RING(MI_SET_CONTEXT);
5761 OUT_RING(obj_priv->gtt_offset |
5762 MI_MM_SPACE_GTT |
5763 MI_SAVE_EXT_STATE_EN |
5764 MI_RESTORE_EXT_STATE_EN |
5765 MI_RESTORE_INHIBIT);
5766 OUT_RING(MI_NOOP);
5767 OUT_RING(MI_FLUSH);
5768 ADVANCE_LP_RING();
5769 }
ce171780 5770 } else {
aa40d6bb 5771 DRM_DEBUG_KMS("Failed to allocate render context."
ce171780
ZN
5772 "Disable RC6\n");
5773 return;
5774 }
aa40d6bb
ZN
5775 }
5776
1d3c36ad 5777 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
9ea8d059 5778 struct drm_i915_gem_object *obj_priv = NULL;
97f5ab66 5779
7e8b60fa 5780 if (dev_priv->pwrctx) {
23010e43 5781 obj_priv = to_intel_bo(dev_priv->pwrctx);
7e8b60fa 5782 } else {
9ea8d059 5783 struct drm_gem_object *pwrctx;
97f5ab66 5784
aa40d6bb 5785 pwrctx = intel_alloc_context_page(dev);
9ea8d059
CW
5786 if (pwrctx) {
5787 dev_priv->pwrctx = pwrctx;
23010e43 5788 obj_priv = to_intel_bo(pwrctx);
7e8b60fa 5789 }
7e8b60fa 5790 }
97f5ab66 5791
9ea8d059
CW
5792 if (obj_priv) {
5793 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5794 I915_WRITE(MCHBAR_RENDER_STANDBY,
5795 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5796 }
97f5ab66 5797 }
652c393a
JB
5798}
5799
e70236a8
JB
5800/* Set up chip specific display functions */
5801static void intel_init_display(struct drm_device *dev)
5802{
5803 struct drm_i915_private *dev_priv = dev->dev_private;
5804
5805 /* We always want a DPMS function */
bad720ff 5806 if (HAS_PCH_SPLIT(dev))
f2b115e6 5807 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
5808 else
5809 dev_priv->display.dpms = i9xx_crtc_dpms;
5810
ee5382ae 5811 if (I915_HAS_FBC(dev)) {
b52eb4dc
ZY
5812 if (IS_IRONLAKE_M(dev)) {
5813 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5814 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5815 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5816 } else if (IS_GM45(dev)) {
74dff282
JB
5817 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5818 dev_priv->display.enable_fbc = g4x_enable_fbc;
5819 dev_priv->display.disable_fbc = g4x_disable_fbc;
8d06a1e1 5820 } else if (IS_I965GM(dev)) {
e70236a8
JB
5821 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5822 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5823 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5824 }
74dff282 5825 /* 855GM needs testing */
e70236a8
JB
5826 }
5827
5828 /* Returns the core display clock speed */
f2b115e6 5829 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
5830 dev_priv->display.get_display_clock_speed =
5831 i945_get_display_clock_speed;
5832 else if (IS_I915G(dev))
5833 dev_priv->display.get_display_clock_speed =
5834 i915_get_display_clock_speed;
f2b115e6 5835 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
5836 dev_priv->display.get_display_clock_speed =
5837 i9xx_misc_get_display_clock_speed;
5838 else if (IS_I915GM(dev))
5839 dev_priv->display.get_display_clock_speed =
5840 i915gm_get_display_clock_speed;
5841 else if (IS_I865G(dev))
5842 dev_priv->display.get_display_clock_speed =
5843 i865_get_display_clock_speed;
f0f8a9ce 5844 else if (IS_I85X(dev))
e70236a8
JB
5845 dev_priv->display.get_display_clock_speed =
5846 i855_get_display_clock_speed;
5847 else /* 852, 830 */
5848 dev_priv->display.get_display_clock_speed =
5849 i830_get_display_clock_speed;
5850
5851 /* For FIFO watermark updates */
7f8a8569
ZW
5852 if (HAS_PCH_SPLIT(dev)) {
5853 if (IS_IRONLAKE(dev)) {
5854 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5855 dev_priv->display.update_wm = ironlake_update_wm;
5856 else {
5857 DRM_DEBUG_KMS("Failed to get proper latency. "
5858 "Disable CxSR\n");
5859 dev_priv->display.update_wm = NULL;
5860 }
5861 } else
5862 dev_priv->display.update_wm = NULL;
5863 } else if (IS_PINEVIEW(dev)) {
d4294342 5864 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 5865 dev_priv->is_ddr3,
d4294342
ZY
5866 dev_priv->fsb_freq,
5867 dev_priv->mem_freq)) {
5868 DRM_INFO("failed to find known CxSR latency "
95534263 5869 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 5870 "disabling CxSR\n",
95534263 5871 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
5872 dev_priv->fsb_freq, dev_priv->mem_freq);
5873 /* Disable CxSR and never update its watermark again */
5874 pineview_disable_cxsr(dev);
5875 dev_priv->display.update_wm = NULL;
5876 } else
5877 dev_priv->display.update_wm = pineview_update_wm;
5878 } else if (IS_G4X(dev))
e70236a8
JB
5879 dev_priv->display.update_wm = g4x_update_wm;
5880 else if (IS_I965G(dev))
5881 dev_priv->display.update_wm = i965_update_wm;
8f4695ed 5882 else if (IS_I9XX(dev)) {
e70236a8
JB
5883 dev_priv->display.update_wm = i9xx_update_wm;
5884 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
5885 } else if (IS_I85X(dev)) {
5886 dev_priv->display.update_wm = i9xx_update_wm;
5887 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 5888 } else {
8f4695ed
AJ
5889 dev_priv->display.update_wm = i830_update_wm;
5890 if (IS_845G(dev))
e70236a8
JB
5891 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5892 else
5893 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
5894 }
5895}
5896
b690e96c
JB
5897/*
5898 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5899 * resume, or other times. This quirk makes sure that's the case for
5900 * affected systems.
5901 */
5902static void quirk_pipea_force (struct drm_device *dev)
5903{
5904 struct drm_i915_private *dev_priv = dev->dev_private;
5905
5906 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5907 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5908}
5909
5910struct intel_quirk {
5911 int device;
5912 int subsystem_vendor;
5913 int subsystem_device;
5914 void (*hook)(struct drm_device *dev);
5915};
5916
5917struct intel_quirk intel_quirks[] = {
5918 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5919 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5920 /* HP Mini needs pipe A force quirk (LP: #322104) */
5921 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5922
5923 /* Thinkpad R31 needs pipe A force quirk */
5924 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5925 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5926 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5927
5928 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5929 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5930 /* ThinkPad X40 needs pipe A force quirk */
5931
5932 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5933 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5934
5935 /* 855 & before need to leave pipe A & dpll A up */
5936 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5937 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5938};
5939
5940static void intel_init_quirks(struct drm_device *dev)
5941{
5942 struct pci_dev *d = dev->pdev;
5943 int i;
5944
5945 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
5946 struct intel_quirk *q = &intel_quirks[i];
5947
5948 if (d->device == q->device &&
5949 (d->subsystem_vendor == q->subsystem_vendor ||
5950 q->subsystem_vendor == PCI_ANY_ID) &&
5951 (d->subsystem_device == q->subsystem_device ||
5952 q->subsystem_device == PCI_ANY_ID))
5953 q->hook(dev);
5954 }
5955}
5956
9cce37f4
JB
5957/* Disable the VGA plane that we never use */
5958static void i915_disable_vga(struct drm_device *dev)
5959{
5960 struct drm_i915_private *dev_priv = dev->dev_private;
5961 u8 sr1;
5962 u32 vga_reg;
5963
5964 if (HAS_PCH_SPLIT(dev))
5965 vga_reg = CPU_VGACNTRL;
5966 else
5967 vga_reg = VGACNTRL;
5968
5969 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
5970 outb(1, VGA_SR_INDEX);
5971 sr1 = inb(VGA_SR_DATA);
5972 outb(sr1 | 1<<5, VGA_SR_DATA);
5973 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
5974 udelay(300);
5975
5976 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
5977 POSTING_READ(vga_reg);
5978}
5979
79e53945
JB
5980void intel_modeset_init(struct drm_device *dev)
5981{
652c393a 5982 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
5983 int i;
5984
5985 drm_mode_config_init(dev);
5986
5987 dev->mode_config.min_width = 0;
5988 dev->mode_config.min_height = 0;
5989
5990 dev->mode_config.funcs = (void *)&intel_mode_funcs;
5991
b690e96c
JB
5992 intel_init_quirks(dev);
5993
e70236a8
JB
5994 intel_init_display(dev);
5995
79e53945
JB
5996 if (IS_I965G(dev)) {
5997 dev->mode_config.max_width = 8192;
5998 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
5999 } else if (IS_I9XX(dev)) {
6000 dev->mode_config.max_width = 4096;
6001 dev->mode_config.max_height = 4096;
79e53945
JB
6002 } else {
6003 dev->mode_config.max_width = 2048;
6004 dev->mode_config.max_height = 2048;
6005 }
6006
6007 /* set memory base */
6008 if (IS_I9XX(dev))
6009 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6010 else
6011 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6012
6013 if (IS_MOBILE(dev) || IS_I9XX(dev))
a3524f1b 6014 dev_priv->num_pipe = 2;
79e53945 6015 else
a3524f1b 6016 dev_priv->num_pipe = 1;
28c97730 6017 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 6018 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 6019
a3524f1b 6020 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
6021 intel_crtc_init(dev, i);
6022 }
6023
6024 intel_setup_outputs(dev);
652c393a
JB
6025
6026 intel_init_clock_gating(dev);
6027
9cce37f4
JB
6028 /* Just disable it once at startup */
6029 i915_disable_vga(dev);
6030
7648fa99 6031 if (IS_IRONLAKE_M(dev)) {
f97108d1 6032 ironlake_enable_drps(dev);
7648fa99
JB
6033 intel_init_emon(dev);
6034 }
f97108d1 6035
652c393a
JB
6036 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6037 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6038 (unsigned long)dev);
02e792fb
DV
6039
6040 intel_setup_overlay(dev);
79e53945
JB
6041}
6042
6043void intel_modeset_cleanup(struct drm_device *dev)
6044{
652c393a
JB
6045 struct drm_i915_private *dev_priv = dev->dev_private;
6046 struct drm_crtc *crtc;
6047 struct intel_crtc *intel_crtc;
6048
6049 mutex_lock(&dev->struct_mutex);
6050
eb1f8e4f 6051 drm_kms_helper_poll_fini(dev);
38651674
DA
6052 intel_fbdev_fini(dev);
6053
652c393a
JB
6054 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6055 /* Skip inactive CRTCs */
6056 if (!crtc->fb)
6057 continue;
6058
6059 intel_crtc = to_intel_crtc(crtc);
6060 intel_increase_pllclock(crtc, false);
6061 del_timer_sync(&intel_crtc->idle_timer);
6062 }
6063
652c393a
JB
6064 del_timer_sync(&dev_priv->idle_timer);
6065
e70236a8
JB
6066 if (dev_priv->display.disable_fbc)
6067 dev_priv->display.disable_fbc(dev);
6068
aa40d6bb
ZN
6069 if (dev_priv->renderctx) {
6070 struct drm_i915_gem_object *obj_priv;
6071
6072 obj_priv = to_intel_bo(dev_priv->renderctx);
6073 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6074 I915_READ(CCID);
6075 i915_gem_object_unpin(dev_priv->renderctx);
6076 drm_gem_object_unreference(dev_priv->renderctx);
6077 }
6078
97f5ab66 6079 if (dev_priv->pwrctx) {
c1b5dea0
KH
6080 struct drm_i915_gem_object *obj_priv;
6081
23010e43 6082 obj_priv = to_intel_bo(dev_priv->pwrctx);
c1b5dea0
KH
6083 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6084 I915_READ(PWRCTXA);
97f5ab66
JB
6085 i915_gem_object_unpin(dev_priv->pwrctx);
6086 drm_gem_object_unreference(dev_priv->pwrctx);
6087 }
6088
f97108d1
JB
6089 if (IS_IRONLAKE_M(dev))
6090 ironlake_disable_drps(dev);
6091
69341a5e
KH
6092 mutex_unlock(&dev->struct_mutex);
6093
79e53945
JB
6094 drm_mode_config_cleanup(dev);
6095}
6096
6097
f1c79df3
ZW
6098/*
6099 * Return which encoder is currently attached for connector.
6100 */
6101struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
79e53945 6102{
f1c79df3
ZW
6103 struct drm_mode_object *obj;
6104 struct drm_encoder *encoder;
6105 int i;
79e53945 6106
f1c79df3
ZW
6107 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
6108 if (connector->encoder_ids[i] == 0)
6109 break;
79e53945 6110
f1c79df3
ZW
6111 obj = drm_mode_object_find(connector->dev,
6112 connector->encoder_ids[i],
6113 DRM_MODE_OBJECT_ENCODER);
6114 if (!obj)
6115 continue;
6116
6117 encoder = obj_to_encoder(obj);
6118 return encoder;
6119 }
6120 return NULL;
79e53945 6121}
28d52043
DA
6122
6123/*
6124 * set vga decode state - true == enable VGA decode
6125 */
6126int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6127{
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 u16 gmch_ctrl;
6130
6131 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6132 if (state)
6133 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6134 else
6135 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6136 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6137 return 0;
6138}