]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Support IGD EOS
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
33#define INTEL_GMCH_ENABLED 0x4
34#define INTEL_GMCH_MEM_MASK 0x1
35#define INTEL_GMCH_MEM_64M 0x1
36#define INTEL_GMCH_MEM_128M 0
37
241fa85b 38#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
39#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
45
46#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
48#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
49#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
50#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
51#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
52#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
53#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111
JB
54
55/* PCI config space */
56
57#define HPLLCC 0xc0 /* 855 only */
58#define GC_CLOCK_CONTROL_MASK (3 << 0)
59#define GC_CLOCK_133_200 (0 << 0)
60#define GC_CLOCK_100_200 (1 << 0)
61#define GC_CLOCK_100_133 (2 << 0)
62#define GC_CLOCK_166_250 (3 << 0)
63#define GCFGC 0xf0 /* 915+ only */
64#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
65#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
66#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
67#define GC_DISPLAY_CLOCK_MASK (7 << 4)
68#define LBB 0xf4
69
70/* VGA stuff */
71
72#define VGA_ST01_MDA 0x3ba
73#define VGA_ST01_CGA 0x3da
74
75#define VGA_MSR_WRITE 0x3c2
76#define VGA_MSR_READ 0x3cc
77#define VGA_MSR_MEM_EN (1<<1)
78#define VGA_MSR_CGA_MODE (1<<0)
79
80#define VGA_SR_INDEX 0x3c4
81#define VGA_SR_DATA 0x3c5
82
83#define VGA_AR_INDEX 0x3c0
84#define VGA_AR_VID_EN (1<<5)
85#define VGA_AR_DATA_WRITE 0x3c0
86#define VGA_AR_DATA_READ 0x3c1
87
88#define VGA_GR_INDEX 0x3ce
89#define VGA_GR_DATA 0x3cf
90/* GR05 */
91#define VGA_GR_MEM_READ_MODE_SHIFT 3
92#define VGA_GR_MEM_READ_MODE_PLANE 1
93/* GR06 */
94#define VGA_GR_MEM_MODE_MASK 0xc
95#define VGA_GR_MEM_MODE_SHIFT 2
96#define VGA_GR_MEM_A0000_AFFFF 0
97#define VGA_GR_MEM_A0000_BFFFF 1
98#define VGA_GR_MEM_B0000_B7FFF 2
99#define VGA_GR_MEM_B0000_BFFFF 3
100
101#define VGA_DACMASK 0x3c6
102#define VGA_DACRX 0x3c7
103#define VGA_DACWX 0x3c8
104#define VGA_DACDATA 0x3c9
105
106#define VGA_CR_INDEX_MDA 0x3b4
107#define VGA_CR_DATA_MDA 0x3b5
108#define VGA_CR_INDEX_CGA 0x3d4
109#define VGA_CR_DATA_CGA 0x3d5
110
111/*
112 * Memory interface instructions used by the kernel
113 */
114#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
115
116#define MI_NOOP MI_INSTR(0, 0)
117#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
118#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
119#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
120#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
121#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
122#define MI_FLUSH MI_INSTR(0x04, 0)
123#define MI_READ_FLUSH (1 << 0)
124#define MI_EXE_FLUSH (1 << 1)
125#define MI_NO_WRITE_FLUSH (1 << 2)
126#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
127#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
128#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
129#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
130#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
131#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
132#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
133#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
134#define MI_STORE_DWORD_INDEX_SHIFT 2
135#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
136#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
137#define MI_BATCH_NON_SECURE (1)
138#define MI_BATCH_NON_SECURE_I965 (1<<8)
139#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
140
141/*
142 * 3D instructions used by the kernel
143 */
144#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
145
146#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
147#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
148#define SC_UPDATE_SCISSOR (0x1<<1)
149#define SC_ENABLE_MASK (0x1<<0)
150#define SC_ENABLE (0x1<<0)
151#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
152#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
153#define SCI_YMIN_MASK (0xffff<<16)
154#define SCI_XMIN_MASK (0xffff<<0)
155#define SCI_YMAX_MASK (0xffff<<16)
156#define SCI_XMAX_MASK (0xffff<<0)
157#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
158#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
159#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
160#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
161#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
162#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
163#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
164#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
165#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
166#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
167#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
168#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
169#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
170#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
171#define BLT_DEPTH_8 (0<<24)
172#define BLT_DEPTH_16_565 (1<<24)
173#define BLT_DEPTH_16_1555 (2<<24)
174#define BLT_DEPTH_32 (3<<24)
175#define BLT_ROP_GXCOPY (0xcc<<16)
176#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
177#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
178#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
179#define ASYNC_FLIP (1<<22)
180#define DISPLAY_PLANE_A (0<<20)
181#define DISPLAY_PLANE_B (1<<20)
182
183/*
de151cf6 184 * Fence registers
585fb111 185 */
de151cf6 186#define FENCE_REG_830_0 0x2000
dc529a4f 187#define FENCE_REG_945_8 0x3000
de151cf6
JB
188#define I830_FENCE_START_MASK 0x07f80000
189#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 190#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
191#define I830_FENCE_PITCH_SHIFT 4
192#define I830_FENCE_REG_VALID (1<<0)
e76a16de
EA
193#define I915_FENCE_MAX_PITCH_VAL 0x10
194#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 195#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
196
197#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 198#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 199
de151cf6
JB
200#define FENCE_REG_965_0 0x03000
201#define I965_FENCE_PITCH_SHIFT 2
202#define I965_FENCE_TILING_Y_SHIFT 1
203#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 204#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6
JB
205
206/*
207 * Instruction and interrupt control regs
208 */
63eeaf38 209#define PGTBL_ER 0x02024
585fb111
JB
210#define PRB0_TAIL 0x02030
211#define PRB0_HEAD 0x02034
212#define PRB0_START 0x02038
213#define PRB0_CTL 0x0203c
214#define TAIL_ADDR 0x001FFFF8
215#define HEAD_WRAP_COUNT 0xFFE00000
216#define HEAD_WRAP_ONE 0x00200000
217#define HEAD_ADDR 0x001FFFFC
218#define RING_NR_PAGES 0x001FF000
219#define RING_REPORT_MASK 0x00000006
220#define RING_REPORT_64K 0x00000002
221#define RING_REPORT_128K 0x00000004
222#define RING_NO_REPORT 0x00000000
223#define RING_VALID_MASK 0x00000001
224#define RING_VALID 0x00000001
225#define RING_INVALID 0x00000000
226#define PRB1_TAIL 0x02040 /* 915+ only */
227#define PRB1_HEAD 0x02044 /* 915+ only */
228#define PRB1_START 0x02048 /* 915+ only */
229#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
230#define IPEIR_I965 0x02064
231#define IPEHR_I965 0x02068
232#define INSTDONE_I965 0x0206c
233#define INSTPS 0x02070 /* 965+ only */
234#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
235#define ACTHD_I965 0x02074
236#define HWS_PGA 0x02080
237#define HWS_ADDRESS_MASK 0xfffff000
238#define HWS_START_ADDRESS_SHIFT 4
239#define IPEIR 0x02088
63eeaf38
JB
240#define IPEHR 0x0208c
241#define INSTDONE 0x02090
585fb111
JB
242#define NOPID 0x02094
243#define HWSTAM 0x02098
244#define SCPD0 0x0209c /* 915+ only */
245#define IER 0x020a0
246#define IIR 0x020a4
247#define IMR 0x020a8
248#define ISR 0x020ac
249#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
250#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
251#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
252#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
253#define I915_HWB_OOM_INTERRUPT (1<<13)
254#define I915_SYNC_STATUS_INTERRUPT (1<<12)
255#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
256#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
257#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
258#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
259#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
260#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
261#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
262#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
263#define I915_DEBUG_INTERRUPT (1<<2)
264#define I915_USER_INTERRUPT (1<<1)
265#define I915_ASLE_INTERRUPT (1<<0)
266#define EIR 0x020b0
267#define EMR 0x020b4
268#define ESR 0x020b8
63eeaf38
JB
269#define GM45_ERROR_PAGE_TABLE (1<<5)
270#define GM45_ERROR_MEM_PRIV (1<<4)
271#define I915_ERROR_PAGE_TABLE (1<<4)
272#define GM45_ERROR_CP_PRIV (1<<3)
273#define I915_ERROR_MEMORY_REFRESH (1<<1)
274#define I915_ERROR_INSTRUCTION (1<<0)
585fb111
JB
275#define INSTPM 0x020c0
276#define ACTHD 0x020c8
277#define FW_BLC 0x020d8
7662c8bd 278#define FW_BLC2 0x020dc
585fb111 279#define FW_BLC_SELF 0x020e0 /* 915+ only */
7662c8bd
SL
280#define FW_BLC_SELF_EN (1<<15)
281#define MM_BURST_LENGTH 0x00700000
282#define MM_FIFO_WATERMARK 0x0001F000
283#define LM_BURST_LENGTH 0x00000700
284#define LM_FIFO_WATERMARK 0x0000001F
585fb111
JB
285#define MI_ARB_STATE 0x020e4 /* 915+ only */
286#define CACHE_MODE_0 0x02120 /* 915+ only */
287#define CM0_MASK_SHIFT 16
288#define CM0_IZ_OPT_DISABLE (1<<6)
289#define CM0_ZR_OPT_DISABLE (1<<5)
290#define CM0_DEPTH_EVICT_DISABLE (1<<4)
291#define CM0_COLOR_EVICT_DISABLE (1<<3)
292#define CM0_DEPTH_WRITE_DISABLE (1<<1)
293#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
294#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
295
de151cf6 296
585fb111
JB
297/*
298 * Framebuffer compression (915+ only)
299 */
300
301#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
302#define FBC_LL_BASE 0x03204 /* 4k page aligned */
303#define FBC_CONTROL 0x03208
304#define FBC_CTL_EN (1<<31)
305#define FBC_CTL_PERIODIC (1<<30)
306#define FBC_CTL_INTERVAL_SHIFT (16)
307#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
308#define FBC_CTL_STRIDE_SHIFT (5)
309#define FBC_CTL_FENCENO (1<<0)
310#define FBC_COMMAND 0x0320c
311#define FBC_CMD_COMPRESS (1<<0)
312#define FBC_STATUS 0x03210
313#define FBC_STAT_COMPRESSING (1<<31)
314#define FBC_STAT_COMPRESSED (1<<30)
315#define FBC_STAT_MODIFIED (1<<29)
316#define FBC_STAT_CURRENT_LINE (1<<0)
317#define FBC_CONTROL2 0x03214
318#define FBC_CTL_FENCE_DBL (0<<4)
319#define FBC_CTL_IDLE_IMM (0<<2)
320#define FBC_CTL_IDLE_FULL (1<<2)
321#define FBC_CTL_IDLE_LINE (2<<2)
322#define FBC_CTL_IDLE_DEBUG (3<<2)
323#define FBC_CTL_CPU_FENCE (1<<1)
324#define FBC_CTL_PLANEA (0<<0)
325#define FBC_CTL_PLANEB (1<<0)
326#define FBC_FENCE_OFF 0x0321b
327
328#define FBC_LL_SIZE (1536)
329
330/*
331 * GPIO regs
332 */
333#define GPIOA 0x5010
334#define GPIOB 0x5014
335#define GPIOC 0x5018
336#define GPIOD 0x501c
337#define GPIOE 0x5020
338#define GPIOF 0x5024
339#define GPIOG 0x5028
340#define GPIOH 0x502c
341# define GPIO_CLOCK_DIR_MASK (1 << 0)
342# define GPIO_CLOCK_DIR_IN (0 << 1)
343# define GPIO_CLOCK_DIR_OUT (1 << 1)
344# define GPIO_CLOCK_VAL_MASK (1 << 2)
345# define GPIO_CLOCK_VAL_OUT (1 << 3)
346# define GPIO_CLOCK_VAL_IN (1 << 4)
347# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
348# define GPIO_DATA_DIR_MASK (1 << 8)
349# define GPIO_DATA_DIR_IN (0 << 9)
350# define GPIO_DATA_DIR_OUT (1 << 9)
351# define GPIO_DATA_VAL_MASK (1 << 10)
352# define GPIO_DATA_VAL_OUT (1 << 11)
353# define GPIO_DATA_VAL_IN (1 << 12)
354# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
355
356/*
357 * Clock control & power management
358 */
359
360#define VGA0 0x6000
361#define VGA1 0x6004
362#define VGA_PD 0x6010
363#define VGA0_PD_P2_DIV_4 (1 << 7)
364#define VGA0_PD_P1_DIV_2 (1 << 5)
365#define VGA0_PD_P1_SHIFT 0
366#define VGA0_PD_P1_MASK (0x1f << 0)
367#define VGA1_PD_P2_DIV_4 (1 << 15)
368#define VGA1_PD_P1_DIV_2 (1 << 13)
369#define VGA1_PD_P1_SHIFT 8
370#define VGA1_PD_P1_MASK (0x1f << 8)
371#define DPLL_A 0x06014
372#define DPLL_B 0x06018
373#define DPLL_VCO_ENABLE (1 << 31)
374#define DPLL_DVO_HIGH_SPEED (1 << 30)
375#define DPLL_SYNCLOCK_ENABLE (1 << 29)
376#define DPLL_VGA_MODE_DIS (1 << 28)
377#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
378#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
379#define DPLL_MODE_MASK (3 << 26)
380#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
381#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
382#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
383#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
384#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
385#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2177832f 386#define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
585fb111
JB
387
388#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
389#define I915_CRC_ERROR_ENABLE (1UL<<29)
390#define I915_CRC_DONE_ENABLE (1UL<<28)
391#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
392#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
393#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
394#define I915_DPST_EVENT_ENABLE (1UL<<23)
395#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
396#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
397#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
398#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
399#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
400#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
401#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
402#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
403#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
404#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
405#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
406#define I915_DPST_EVENT_STATUS (1UL<<7)
407#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
408#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
409#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
410#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
411#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
412#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
413
414#define SRX_INDEX 0x3c4
415#define SRX_DATA 0x3c5
416#define SR01 1
417#define SR01_SCREEN_OFF (1<<5)
418
419#define PPCR 0x61204
420#define PPCR_ON (1<<0)
421
422#define DVOB 0x61140
423#define DVOB_ON (1<<31)
424#define DVOC 0x61160
425#define DVOC_ON (1<<31)
426#define LVDS 0x61180
427#define LVDS_ON (1<<31)
428
429#define ADPA 0x61100
430#define ADPA_DPMS_MASK (~(3<<10))
431#define ADPA_DPMS_ON (0<<10)
432#define ADPA_DPMS_SUSPEND (1<<10)
433#define ADPA_DPMS_STANDBY (2<<10)
434#define ADPA_DPMS_OFF (3<<10)
435
436#define RING_TAIL 0x00
437#define TAIL_ADDR 0x001FFFF8
438#define RING_HEAD 0x04
439#define HEAD_WRAP_COUNT 0xFFE00000
440#define HEAD_WRAP_ONE 0x00200000
441#define HEAD_ADDR 0x001FFFFC
442#define RING_START 0x08
443#define START_ADDR 0xFFFFF000
444#define RING_LEN 0x0C
445#define RING_NR_PAGES 0x001FF000
446#define RING_REPORT_MASK 0x00000006
447#define RING_REPORT_64K 0x00000002
448#define RING_REPORT_128K 0x00000004
449#define RING_NO_REPORT 0x00000000
450#define RING_VALID_MASK 0x00000001
451#define RING_VALID 0x00000001
452#define RING_INVALID 0x00000000
453
454/* Scratch pad debug 0 reg:
455 */
456#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
457/*
458 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
459 * this field (only one bit may be set).
460 */
461#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
462#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2177832f 463#define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
585fb111
JB
464/* i830, required in DVO non-gang */
465#define PLL_P2_DIVIDE_BY_4 (1 << 23)
466#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
467#define PLL_REF_INPUT_DREFCLK (0 << 13)
468#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
469#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
470#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
471#define PLL_REF_INPUT_MASK (3 << 13)
472#define PLL_LOAD_PULSE_PHASE_SHIFT 9
b9055052
ZW
473/* IGDNG */
474# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
475# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
476# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
477# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
478# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
479
585fb111
JB
480/*
481 * Parallel to Serial Load Pulse phase selection.
482 * Selects the phase for the 10X DPLL clock for the PCIe
483 * digital display port. The range is 4 to 13; 10 or more
484 * is just a flip delay. The default is 6
485 */
486#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
487#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
488/*
489 * SDVO multiplier for 945G/GM. Not used on 965.
490 */
491#define SDVO_MULTIPLIER_MASK 0x000000ff
492#define SDVO_MULTIPLIER_SHIFT_HIRES 4
493#define SDVO_MULTIPLIER_SHIFT_VGA 0
494#define DPLL_A_MD 0x0601c /* 965+ only */
495/*
496 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
497 *
498 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
499 */
500#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
501#define DPLL_MD_UDI_DIVIDER_SHIFT 24
502/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
503#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
504#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
505/*
506 * SDVO/UDI pixel multiplier.
507 *
508 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
509 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
510 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
511 * dummy bytes in the datastream at an increased clock rate, with both sides of
512 * the link knowing how many bytes are fill.
513 *
514 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
515 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
516 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
517 * through an SDVO command.
518 *
519 * This register field has values of multiplication factor minus 1, with
520 * a maximum multiplier of 5 for SDVO.
521 */
522#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
523#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
524/*
525 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
526 * This best be set to the default value (3) or the CRT won't work. No,
527 * I don't entirely understand what this does...
528 */
529#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
530#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
531#define DPLL_B_MD 0x06020 /* 965+ only */
532#define FPA0 0x06040
533#define FPA1 0x06044
534#define FPB0 0x06048
535#define FPB1 0x0604c
536#define FP_N_DIV_MASK 0x003f0000
2177832f 537#define FP_N_IGD_DIV_MASK 0x00ff0000
585fb111
JB
538#define FP_N_DIV_SHIFT 16
539#define FP_M1_DIV_MASK 0x00003f00
540#define FP_M1_DIV_SHIFT 8
541#define FP_M2_DIV_MASK 0x0000003f
2177832f 542#define FP_M2_IGD_DIV_MASK 0x000000ff
585fb111
JB
543#define FP_M2_DIV_SHIFT 0
544#define DPLL_TEST 0x606c
545#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
546#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
547#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
548#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
549#define DPLLB_TEST_N_BYPASS (1 << 19)
550#define DPLLB_TEST_M_BYPASS (1 << 18)
551#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
552#define DPLLA_TEST_N_BYPASS (1 << 3)
553#define DPLLA_TEST_M_BYPASS (1 << 2)
554#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
555#define D_STATE 0x6104
556#define CG_2D_DIS 0x6200
0ba0e9e1 557#define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
585fb111
JB
558#define CG_3D_DIS 0x6204
559
560/*
561 * Palette regs
562 */
563
564#define PALETTE_A 0x0a000
565#define PALETTE_B 0x0a800
566
673a394b
EA
567/* MCH MMIO space */
568
569/*
570 * MCHBAR mirror.
571 *
572 * This mirrors the MCHBAR MMIO space whose location is determined by
573 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
574 * every way. It is not accessible from the CP register read instructions.
575 *
576 */
577#define MCHBAR_MIRROR_BASE 0x10000
578
579/** 915-945 and GM965 MCH register controlling DRAM channel access */
580#define DCC 0x10200
581#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
582#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
583#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
584#define DCC_ADDRESSING_MODE_MASK (3 << 0)
585#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 586#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b
EA
587
588/** 965 MCH register controlling DRAM channel configuration */
589#define C0DRB3 0x10206
590#define C1DRB3 0x10606
591
b11248df
KP
592/* Clocking configuration register */
593#define CLKCFG 0x10c00
7662c8bd 594#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
595#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
596#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
597#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
598#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
599#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 600/* Note, below two are guess */
b11248df 601#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 602#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 603#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
604#define CLKCFG_MEM_533 (1 << 4)
605#define CLKCFG_MEM_667 (2 << 4)
606#define CLKCFG_MEM_800 (3 << 4)
607#define CLKCFG_MEM_MASK (7 << 4)
608
881ee988
KP
609/** GM965 GM45 render standby register */
610#define MCHBAR_RENDER_STANDBY 0x111B8
611
7d57382e
EA
612#define PEG_BAND_GAP_DATA 0x14d68
613
585fb111
JB
614/*
615 * Overlay regs
616 */
617
618#define OVADD 0x30000
619#define DOVSTA 0x30008
620#define OC_BUF (0x3<<20)
621#define OGAMC5 0x30010
622#define OGAMC4 0x30014
623#define OGAMC3 0x30018
624#define OGAMC2 0x3001c
625#define OGAMC1 0x30020
626#define OGAMC0 0x30024
627
628/*
629 * Display engine regs
630 */
631
632/* Pipe A timing regs */
633#define HTOTAL_A 0x60000
634#define HBLANK_A 0x60004
635#define HSYNC_A 0x60008
636#define VTOTAL_A 0x6000c
637#define VBLANK_A 0x60010
638#define VSYNC_A 0x60014
639#define PIPEASRC 0x6001c
640#define BCLRPAT_A 0x60020
641
642/* Pipe B timing regs */
643#define HTOTAL_B 0x61000
644#define HBLANK_B 0x61004
645#define HSYNC_B 0x61008
646#define VTOTAL_B 0x6100c
647#define VBLANK_B 0x61010
648#define VSYNC_B 0x61014
649#define PIPEBSRC 0x6101c
650#define BCLRPAT_B 0x61020
651
652/* VGA port control */
653#define ADPA 0x61100
654#define ADPA_DAC_ENABLE (1<<31)
655#define ADPA_DAC_DISABLE 0
656#define ADPA_PIPE_SELECT_MASK (1<<30)
657#define ADPA_PIPE_A_SELECT 0
658#define ADPA_PIPE_B_SELECT (1<<30)
659#define ADPA_USE_VGA_HVPOLARITY (1<<15)
660#define ADPA_SETS_HVPOLARITY 0
661#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
662#define ADPA_VSYNC_CNTL_ENABLE 0
663#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
664#define ADPA_HSYNC_CNTL_ENABLE 0
665#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
666#define ADPA_VSYNC_ACTIVE_LOW 0
667#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
668#define ADPA_HSYNC_ACTIVE_LOW 0
669#define ADPA_DPMS_MASK (~(3<<10))
670#define ADPA_DPMS_ON (0<<10)
671#define ADPA_DPMS_SUSPEND (1<<10)
672#define ADPA_DPMS_STANDBY (2<<10)
673#define ADPA_DPMS_OFF (3<<10)
674
675/* Hotplug control (945+ only) */
676#define PORT_HOTPLUG_EN 0x61110
7d57382e 677#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 678#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 679#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 680#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 681#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 682#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
683#define SDVOB_HOTPLUG_INT_EN (1 << 26)
684#define SDVOC_HOTPLUG_INT_EN (1 << 25)
685#define TV_HOTPLUG_INT_EN (1 << 18)
04302965 686#define CRT_EOS_INT_EN (1 << 10)
585fb111
JB
687#define CRT_HOTPLUG_INT_EN (1 << 9)
688#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
689#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
690/* must use period 64 on GM45 according to docs */
691#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
692#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
693#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
694#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
695#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
696#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
697#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
698#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
699#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
700#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
701#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
702#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
703#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
5ca58282
JB
704#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
705#define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
706 HDMIC_HOTPLUG_INT_EN | \
707 HDMID_HOTPLUG_INT_EN | \
708 SDVOB_HOTPLUG_INT_EN | \
709 SDVOC_HOTPLUG_INT_EN | \
710 TV_HOTPLUG_INT_EN | \
711 CRT_HOTPLUG_INT_EN)
771cb081 712
585fb111
JB
713
714#define PORT_HOTPLUG_STAT 0x61114
7d57382e 715#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 716#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 717#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 718#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 719#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 720#define DPD_HOTPLUG_INT_STATUS (1 << 27)
04302965 721#define CRT_EOS_INT_STATUS (1 << 12)
585fb111
JB
722#define CRT_HOTPLUG_INT_STATUS (1 << 11)
723#define TV_HOTPLUG_INT_STATUS (1 << 10)
724#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
725#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
726#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
727#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
728#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
729#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
730
731/* SDVO port control */
732#define SDVOB 0x61140
733#define SDVOC 0x61160
734#define SDVO_ENABLE (1 << 31)
735#define SDVO_PIPE_B_SELECT (1 << 30)
736#define SDVO_STALL_SELECT (1 << 29)
737#define SDVO_INTERRUPT_ENABLE (1 << 26)
738/**
739 * 915G/GM SDVO pixel multiplier.
740 *
741 * Programmed value is multiplier - 1, up to 5x.
742 *
743 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
744 */
745#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
746#define SDVO_PORT_MULTIPLY_SHIFT 23
747#define SDVO_PHASE_SELECT_MASK (15 << 19)
748#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
749#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
750#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
751#define SDVO_ENCODING_SDVO (0x0 << 10)
752#define SDVO_ENCODING_HDMI (0x2 << 10)
753/** Requird for HDMI operation */
754#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 755#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
756#define SDVO_AUDIO_ENABLE (1 << 6)
757/** New with 965, default is to be set */
758#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
759/** New with 965, default is to be set */
760#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
761#define SDVOB_PCIE_CONCURRENCY (1 << 3)
762#define SDVO_DETECTED (1 << 2)
763/* Bits to be preserved when writing */
764#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
765#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
766
767/* DVO port control */
768#define DVOA 0x61120
769#define DVOB 0x61140
770#define DVOC 0x61160
771#define DVO_ENABLE (1 << 31)
772#define DVO_PIPE_B_SELECT (1 << 30)
773#define DVO_PIPE_STALL_UNUSED (0 << 28)
774#define DVO_PIPE_STALL (1 << 28)
775#define DVO_PIPE_STALL_TV (2 << 28)
776#define DVO_PIPE_STALL_MASK (3 << 28)
777#define DVO_USE_VGA_SYNC (1 << 15)
778#define DVO_DATA_ORDER_I740 (0 << 14)
779#define DVO_DATA_ORDER_FP (1 << 14)
780#define DVO_VSYNC_DISABLE (1 << 11)
781#define DVO_HSYNC_DISABLE (1 << 10)
782#define DVO_VSYNC_TRISTATE (1 << 9)
783#define DVO_HSYNC_TRISTATE (1 << 8)
784#define DVO_BORDER_ENABLE (1 << 7)
785#define DVO_DATA_ORDER_GBRG (1 << 6)
786#define DVO_DATA_ORDER_RGGB (0 << 6)
787#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
788#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
789#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
790#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
791#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
792#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
793#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
794#define DVO_PRESERVE_MASK (0x7<<24)
795#define DVOA_SRCDIM 0x61124
796#define DVOB_SRCDIM 0x61144
797#define DVOC_SRCDIM 0x61164
798#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
799#define DVO_SRCDIM_VERTICAL_SHIFT 0
800
801/* LVDS port control */
802#define LVDS 0x61180
803/*
804 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
805 * the DPLL semantics change when the LVDS is assigned to that pipe.
806 */
807#define LVDS_PORT_EN (1 << 31)
808/* Selects pipe B for LVDS data. Must be set on pre-965. */
809#define LVDS_PIPEB_SELECT (1 << 30)
810/*
811 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
812 * pixel.
813 */
814#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
815#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
816#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
817/*
818 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
819 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
820 * on.
821 */
822#define LVDS_A3_POWER_MASK (3 << 6)
823#define LVDS_A3_POWER_DOWN (0 << 6)
824#define LVDS_A3_POWER_UP (3 << 6)
825/*
826 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
827 * is set.
828 */
829#define LVDS_CLKB_POWER_MASK (3 << 4)
830#define LVDS_CLKB_POWER_DOWN (0 << 4)
831#define LVDS_CLKB_POWER_UP (3 << 4)
832/*
833 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
834 * setting for whether we are in dual-channel mode. The B3 pair will
835 * additionally only be powered up when LVDS_A3_POWER_UP is set.
836 */
837#define LVDS_B0B3_POWER_MASK (3 << 2)
838#define LVDS_B0B3_POWER_DOWN (0 << 2)
839#define LVDS_B0B3_POWER_UP (3 << 2)
840
841/* Panel power sequencing */
842#define PP_STATUS 0x61200
843#define PP_ON (1 << 31)
844/*
845 * Indicates that all dependencies of the panel are on:
846 *
847 * - PLL enabled
848 * - pipe enabled
849 * - LVDS/DVOB/DVOC on
850 */
851#define PP_READY (1 << 30)
852#define PP_SEQUENCE_NONE (0 << 28)
853#define PP_SEQUENCE_ON (1 << 28)
854#define PP_SEQUENCE_OFF (2 << 28)
855#define PP_SEQUENCE_MASK 0x30000000
856#define PP_CONTROL 0x61204
857#define POWER_TARGET_ON (1 << 0)
858#define PP_ON_DELAYS 0x61208
859#define PP_OFF_DELAYS 0x6120c
860#define PP_DIVISOR 0x61210
861
862/* Panel fitting */
863#define PFIT_CONTROL 0x61230
864#define PFIT_ENABLE (1 << 31)
865#define PFIT_PIPE_MASK (3 << 29)
866#define PFIT_PIPE_SHIFT 29
867#define VERT_INTERP_DISABLE (0 << 10)
868#define VERT_INTERP_BILINEAR (1 << 10)
869#define VERT_INTERP_MASK (3 << 10)
870#define VERT_AUTO_SCALE (1 << 9)
871#define HORIZ_INTERP_DISABLE (0 << 6)
872#define HORIZ_INTERP_BILINEAR (1 << 6)
873#define HORIZ_INTERP_MASK (3 << 6)
874#define HORIZ_AUTO_SCALE (1 << 5)
875#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
876#define PFIT_FILTER_FUZZY (0 << 24)
877#define PFIT_SCALING_AUTO (0 << 26)
878#define PFIT_SCALING_PROGRAMMED (1 << 26)
879#define PFIT_SCALING_PILLAR (2 << 26)
880#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
881#define PFIT_PGM_RATIOS 0x61234
882#define PFIT_VERT_SCALE_MASK 0xfff00000
883#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
884/* Pre-965 */
885#define PFIT_VERT_SCALE_SHIFT 20
886#define PFIT_VERT_SCALE_MASK 0xfff00000
887#define PFIT_HORIZ_SCALE_SHIFT 4
888#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
889/* 965+ */
890#define PFIT_VERT_SCALE_SHIFT_965 16
891#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
892#define PFIT_HORIZ_SCALE_SHIFT_965 0
893#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
894
585fb111
JB
895#define PFIT_AUTO_RATIOS 0x61238
896
897/* Backlight control */
898#define BLC_PWM_CTL 0x61254
899#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
900#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 901#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
902/*
903 * This is the most significant 15 bits of the number of backlight cycles in a
904 * complete cycle of the modulated backlight control.
905 *
906 * The actual value is this field multiplied by two.
907 */
908#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
909#define BLM_LEGACY_MODE (1 << 16)
910/*
911 * This is the number of cycles out of the backlight modulation cycle for which
912 * the backlight is on.
913 *
914 * This field must be no greater than the number of cycles in the complete
915 * backlight modulation cycle.
916 */
917#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
918#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
919
920/* TV port control */
921#define TV_CTL 0x68000
922/** Enables the TV encoder */
923# define TV_ENC_ENABLE (1 << 31)
924/** Sources the TV encoder input from pipe B instead of A. */
925# define TV_ENC_PIPEB_SELECT (1 << 30)
926/** Outputs composite video (DAC A only) */
927# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
928/** Outputs SVideo video (DAC B/C) */
929# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
930/** Outputs Component video (DAC A/B/C) */
931# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
932/** Outputs Composite and SVideo (DAC A/B/C) */
933# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
934# define TV_TRILEVEL_SYNC (1 << 21)
935/** Enables slow sync generation (945GM only) */
936# define TV_SLOW_SYNC (1 << 20)
937/** Selects 4x oversampling for 480i and 576p */
938# define TV_OVERSAMPLE_4X (0 << 18)
939/** Selects 2x oversampling for 720p and 1080i */
940# define TV_OVERSAMPLE_2X (1 << 18)
941/** Selects no oversampling for 1080p */
942# define TV_OVERSAMPLE_NONE (2 << 18)
943/** Selects 8x oversampling */
944# define TV_OVERSAMPLE_8X (3 << 18)
945/** Selects progressive mode rather than interlaced */
946# define TV_PROGRESSIVE (1 << 17)
947/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
948# define TV_PAL_BURST (1 << 16)
949/** Field for setting delay of Y compared to C */
950# define TV_YC_SKEW_MASK (7 << 12)
951/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
952# define TV_ENC_SDP_FIX (1 << 11)
953/**
954 * Enables a fix for the 915GM only.
955 *
956 * Not sure what it does.
957 */
958# define TV_ENC_C0_FIX (1 << 10)
959/** Bits that must be preserved by software */
d2d9f232 960# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
961# define TV_FUSE_STATE_MASK (3 << 4)
962/** Read-only state that reports all features enabled */
963# define TV_FUSE_STATE_ENABLED (0 << 4)
964/** Read-only state that reports that Macrovision is disabled in hardware*/
965# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
966/** Read-only state that reports that TV-out is disabled in hardware. */
967# define TV_FUSE_STATE_DISABLED (2 << 4)
968/** Normal operation */
969# define TV_TEST_MODE_NORMAL (0 << 0)
970/** Encoder test pattern 1 - combo pattern */
971# define TV_TEST_MODE_PATTERN_1 (1 << 0)
972/** Encoder test pattern 2 - full screen vertical 75% color bars */
973# define TV_TEST_MODE_PATTERN_2 (2 << 0)
974/** Encoder test pattern 3 - full screen horizontal 75% color bars */
975# define TV_TEST_MODE_PATTERN_3 (3 << 0)
976/** Encoder test pattern 4 - random noise */
977# define TV_TEST_MODE_PATTERN_4 (4 << 0)
978/** Encoder test pattern 5 - linear color ramps */
979# define TV_TEST_MODE_PATTERN_5 (5 << 0)
980/**
981 * This test mode forces the DACs to 50% of full output.
982 *
983 * This is used for load detection in combination with TVDAC_SENSE_MASK
984 */
985# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
986# define TV_TEST_MODE_MASK (7 << 0)
987
988#define TV_DAC 0x68004
989/**
990 * Reports that DAC state change logic has reported change (RO).
991 *
992 * This gets cleared when TV_DAC_STATE_EN is cleared
993*/
994# define TVDAC_STATE_CHG (1 << 31)
995# define TVDAC_SENSE_MASK (7 << 28)
996/** Reports that DAC A voltage is above the detect threshold */
997# define TVDAC_A_SENSE (1 << 30)
998/** Reports that DAC B voltage is above the detect threshold */
999# define TVDAC_B_SENSE (1 << 29)
1000/** Reports that DAC C voltage is above the detect threshold */
1001# define TVDAC_C_SENSE (1 << 28)
1002/**
1003 * Enables DAC state detection logic, for load-based TV detection.
1004 *
1005 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1006 * to off, for load detection to work.
1007 */
1008# define TVDAC_STATE_CHG_EN (1 << 27)
1009/** Sets the DAC A sense value to high */
1010# define TVDAC_A_SENSE_CTL (1 << 26)
1011/** Sets the DAC B sense value to high */
1012# define TVDAC_B_SENSE_CTL (1 << 25)
1013/** Sets the DAC C sense value to high */
1014# define TVDAC_C_SENSE_CTL (1 << 24)
1015/** Overrides the ENC_ENABLE and DAC voltage levels */
1016# define DAC_CTL_OVERRIDE (1 << 7)
1017/** Sets the slew rate. Must be preserved in software */
1018# define ENC_TVDAC_SLEW_FAST (1 << 6)
1019# define DAC_A_1_3_V (0 << 4)
1020# define DAC_A_1_1_V (1 << 4)
1021# define DAC_A_0_7_V (2 << 4)
cb66c692 1022# define DAC_A_MASK (3 << 4)
585fb111
JB
1023# define DAC_B_1_3_V (0 << 2)
1024# define DAC_B_1_1_V (1 << 2)
1025# define DAC_B_0_7_V (2 << 2)
cb66c692 1026# define DAC_B_MASK (3 << 2)
585fb111
JB
1027# define DAC_C_1_3_V (0 << 0)
1028# define DAC_C_1_1_V (1 << 0)
1029# define DAC_C_0_7_V (2 << 0)
cb66c692 1030# define DAC_C_MASK (3 << 0)
585fb111
JB
1031
1032/**
1033 * CSC coefficients are stored in a floating point format with 9 bits of
1034 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1035 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1036 * -1 (0x3) being the only legal negative value.
1037 */
1038#define TV_CSC_Y 0x68010
1039# define TV_RY_MASK 0x07ff0000
1040# define TV_RY_SHIFT 16
1041# define TV_GY_MASK 0x00000fff
1042# define TV_GY_SHIFT 0
1043
1044#define TV_CSC_Y2 0x68014
1045# define TV_BY_MASK 0x07ff0000
1046# define TV_BY_SHIFT 16
1047/**
1048 * Y attenuation for component video.
1049 *
1050 * Stored in 1.9 fixed point.
1051 */
1052# define TV_AY_MASK 0x000003ff
1053# define TV_AY_SHIFT 0
1054
1055#define TV_CSC_U 0x68018
1056# define TV_RU_MASK 0x07ff0000
1057# define TV_RU_SHIFT 16
1058# define TV_GU_MASK 0x000007ff
1059# define TV_GU_SHIFT 0
1060
1061#define TV_CSC_U2 0x6801c
1062# define TV_BU_MASK 0x07ff0000
1063# define TV_BU_SHIFT 16
1064/**
1065 * U attenuation for component video.
1066 *
1067 * Stored in 1.9 fixed point.
1068 */
1069# define TV_AU_MASK 0x000003ff
1070# define TV_AU_SHIFT 0
1071
1072#define TV_CSC_V 0x68020
1073# define TV_RV_MASK 0x0fff0000
1074# define TV_RV_SHIFT 16
1075# define TV_GV_MASK 0x000007ff
1076# define TV_GV_SHIFT 0
1077
1078#define TV_CSC_V2 0x68024
1079# define TV_BV_MASK 0x07ff0000
1080# define TV_BV_SHIFT 16
1081/**
1082 * V attenuation for component video.
1083 *
1084 * Stored in 1.9 fixed point.
1085 */
1086# define TV_AV_MASK 0x000007ff
1087# define TV_AV_SHIFT 0
1088
1089#define TV_CLR_KNOBS 0x68028
1090/** 2s-complement brightness adjustment */
1091# define TV_BRIGHTNESS_MASK 0xff000000
1092# define TV_BRIGHTNESS_SHIFT 24
1093/** Contrast adjustment, as a 2.6 unsigned floating point number */
1094# define TV_CONTRAST_MASK 0x00ff0000
1095# define TV_CONTRAST_SHIFT 16
1096/** Saturation adjustment, as a 2.6 unsigned floating point number */
1097# define TV_SATURATION_MASK 0x0000ff00
1098# define TV_SATURATION_SHIFT 8
1099/** Hue adjustment, as an integer phase angle in degrees */
1100# define TV_HUE_MASK 0x000000ff
1101# define TV_HUE_SHIFT 0
1102
1103#define TV_CLR_LEVEL 0x6802c
1104/** Controls the DAC level for black */
1105# define TV_BLACK_LEVEL_MASK 0x01ff0000
1106# define TV_BLACK_LEVEL_SHIFT 16
1107/** Controls the DAC level for blanking */
1108# define TV_BLANK_LEVEL_MASK 0x000001ff
1109# define TV_BLANK_LEVEL_SHIFT 0
1110
1111#define TV_H_CTL_1 0x68030
1112/** Number of pixels in the hsync. */
1113# define TV_HSYNC_END_MASK 0x1fff0000
1114# define TV_HSYNC_END_SHIFT 16
1115/** Total number of pixels minus one in the line (display and blanking). */
1116# define TV_HTOTAL_MASK 0x00001fff
1117# define TV_HTOTAL_SHIFT 0
1118
1119#define TV_H_CTL_2 0x68034
1120/** Enables the colorburst (needed for non-component color) */
1121# define TV_BURST_ENA (1 << 31)
1122/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1123# define TV_HBURST_START_SHIFT 16
1124# define TV_HBURST_START_MASK 0x1fff0000
1125/** Length of the colorburst */
1126# define TV_HBURST_LEN_SHIFT 0
1127# define TV_HBURST_LEN_MASK 0x0001fff
1128
1129#define TV_H_CTL_3 0x68038
1130/** End of hblank, measured in pixels minus one from start of hsync */
1131# define TV_HBLANK_END_SHIFT 16
1132# define TV_HBLANK_END_MASK 0x1fff0000
1133/** Start of hblank, measured in pixels minus one from start of hsync */
1134# define TV_HBLANK_START_SHIFT 0
1135# define TV_HBLANK_START_MASK 0x0001fff
1136
1137#define TV_V_CTL_1 0x6803c
1138/** XXX */
1139# define TV_NBR_END_SHIFT 16
1140# define TV_NBR_END_MASK 0x07ff0000
1141/** XXX */
1142# define TV_VI_END_F1_SHIFT 8
1143# define TV_VI_END_F1_MASK 0x00003f00
1144/** XXX */
1145# define TV_VI_END_F2_SHIFT 0
1146# define TV_VI_END_F2_MASK 0x0000003f
1147
1148#define TV_V_CTL_2 0x68040
1149/** Length of vsync, in half lines */
1150# define TV_VSYNC_LEN_MASK 0x07ff0000
1151# define TV_VSYNC_LEN_SHIFT 16
1152/** Offset of the start of vsync in field 1, measured in one less than the
1153 * number of half lines.
1154 */
1155# define TV_VSYNC_START_F1_MASK 0x00007f00
1156# define TV_VSYNC_START_F1_SHIFT 8
1157/**
1158 * Offset of the start of vsync in field 2, measured in one less than the
1159 * number of half lines.
1160 */
1161# define TV_VSYNC_START_F2_MASK 0x0000007f
1162# define TV_VSYNC_START_F2_SHIFT 0
1163
1164#define TV_V_CTL_3 0x68044
1165/** Enables generation of the equalization signal */
1166# define TV_EQUAL_ENA (1 << 31)
1167/** Length of vsync, in half lines */
1168# define TV_VEQ_LEN_MASK 0x007f0000
1169# define TV_VEQ_LEN_SHIFT 16
1170/** Offset of the start of equalization in field 1, measured in one less than
1171 * the number of half lines.
1172 */
1173# define TV_VEQ_START_F1_MASK 0x0007f00
1174# define TV_VEQ_START_F1_SHIFT 8
1175/**
1176 * Offset of the start of equalization in field 2, measured in one less than
1177 * the number of half lines.
1178 */
1179# define TV_VEQ_START_F2_MASK 0x000007f
1180# define TV_VEQ_START_F2_SHIFT 0
1181
1182#define TV_V_CTL_4 0x68048
1183/**
1184 * Offset to start of vertical colorburst, measured in one less than the
1185 * number of lines from vertical start.
1186 */
1187# define TV_VBURST_START_F1_MASK 0x003f0000
1188# define TV_VBURST_START_F1_SHIFT 16
1189/**
1190 * Offset to the end of vertical colorburst, measured in one less than the
1191 * number of lines from the start of NBR.
1192 */
1193# define TV_VBURST_END_F1_MASK 0x000000ff
1194# define TV_VBURST_END_F1_SHIFT 0
1195
1196#define TV_V_CTL_5 0x6804c
1197/**
1198 * Offset to start of vertical colorburst, measured in one less than the
1199 * number of lines from vertical start.
1200 */
1201# define TV_VBURST_START_F2_MASK 0x003f0000
1202# define TV_VBURST_START_F2_SHIFT 16
1203/**
1204 * Offset to the end of vertical colorburst, measured in one less than the
1205 * number of lines from the start of NBR.
1206 */
1207# define TV_VBURST_END_F2_MASK 0x000000ff
1208# define TV_VBURST_END_F2_SHIFT 0
1209
1210#define TV_V_CTL_6 0x68050
1211/**
1212 * Offset to start of vertical colorburst, measured in one less than the
1213 * number of lines from vertical start.
1214 */
1215# define TV_VBURST_START_F3_MASK 0x003f0000
1216# define TV_VBURST_START_F3_SHIFT 16
1217/**
1218 * Offset to the end of vertical colorburst, measured in one less than the
1219 * number of lines from the start of NBR.
1220 */
1221# define TV_VBURST_END_F3_MASK 0x000000ff
1222# define TV_VBURST_END_F3_SHIFT 0
1223
1224#define TV_V_CTL_7 0x68054
1225/**
1226 * Offset to start of vertical colorburst, measured in one less than the
1227 * number of lines from vertical start.
1228 */
1229# define TV_VBURST_START_F4_MASK 0x003f0000
1230# define TV_VBURST_START_F4_SHIFT 16
1231/**
1232 * Offset to the end of vertical colorburst, measured in one less than the
1233 * number of lines from the start of NBR.
1234 */
1235# define TV_VBURST_END_F4_MASK 0x000000ff
1236# define TV_VBURST_END_F4_SHIFT 0
1237
1238#define TV_SC_CTL_1 0x68060
1239/** Turns on the first subcarrier phase generation DDA */
1240# define TV_SC_DDA1_EN (1 << 31)
1241/** Turns on the first subcarrier phase generation DDA */
1242# define TV_SC_DDA2_EN (1 << 30)
1243/** Turns on the first subcarrier phase generation DDA */
1244# define TV_SC_DDA3_EN (1 << 29)
1245/** Sets the subcarrier DDA to reset frequency every other field */
1246# define TV_SC_RESET_EVERY_2 (0 << 24)
1247/** Sets the subcarrier DDA to reset frequency every fourth field */
1248# define TV_SC_RESET_EVERY_4 (1 << 24)
1249/** Sets the subcarrier DDA to reset frequency every eighth field */
1250# define TV_SC_RESET_EVERY_8 (2 << 24)
1251/** Sets the subcarrier DDA to never reset the frequency */
1252# define TV_SC_RESET_NEVER (3 << 24)
1253/** Sets the peak amplitude of the colorburst.*/
1254# define TV_BURST_LEVEL_MASK 0x00ff0000
1255# define TV_BURST_LEVEL_SHIFT 16
1256/** Sets the increment of the first subcarrier phase generation DDA */
1257# define TV_SCDDA1_INC_MASK 0x00000fff
1258# define TV_SCDDA1_INC_SHIFT 0
1259
1260#define TV_SC_CTL_2 0x68064
1261/** Sets the rollover for the second subcarrier phase generation DDA */
1262# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1263# define TV_SCDDA2_SIZE_SHIFT 16
1264/** Sets the increent of the second subcarrier phase generation DDA */
1265# define TV_SCDDA2_INC_MASK 0x00007fff
1266# define TV_SCDDA2_INC_SHIFT 0
1267
1268#define TV_SC_CTL_3 0x68068
1269/** Sets the rollover for the third subcarrier phase generation DDA */
1270# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1271# define TV_SCDDA3_SIZE_SHIFT 16
1272/** Sets the increent of the third subcarrier phase generation DDA */
1273# define TV_SCDDA3_INC_MASK 0x00007fff
1274# define TV_SCDDA3_INC_SHIFT 0
1275
1276#define TV_WIN_POS 0x68070
1277/** X coordinate of the display from the start of horizontal active */
1278# define TV_XPOS_MASK 0x1fff0000
1279# define TV_XPOS_SHIFT 16
1280/** Y coordinate of the display from the start of vertical active (NBR) */
1281# define TV_YPOS_MASK 0x00000fff
1282# define TV_YPOS_SHIFT 0
1283
1284#define TV_WIN_SIZE 0x68074
1285/** Horizontal size of the display window, measured in pixels*/
1286# define TV_XSIZE_MASK 0x1fff0000
1287# define TV_XSIZE_SHIFT 16
1288/**
1289 * Vertical size of the display window, measured in pixels.
1290 *
1291 * Must be even for interlaced modes.
1292 */
1293# define TV_YSIZE_MASK 0x00000fff
1294# define TV_YSIZE_SHIFT 0
1295
1296#define TV_FILTER_CTL_1 0x68080
1297/**
1298 * Enables automatic scaling calculation.
1299 *
1300 * If set, the rest of the registers are ignored, and the calculated values can
1301 * be read back from the register.
1302 */
1303# define TV_AUTO_SCALE (1 << 31)
1304/**
1305 * Disables the vertical filter.
1306 *
1307 * This is required on modes more than 1024 pixels wide */
1308# define TV_V_FILTER_BYPASS (1 << 29)
1309/** Enables adaptive vertical filtering */
1310# define TV_VADAPT (1 << 28)
1311# define TV_VADAPT_MODE_MASK (3 << 26)
1312/** Selects the least adaptive vertical filtering mode */
1313# define TV_VADAPT_MODE_LEAST (0 << 26)
1314/** Selects the moderately adaptive vertical filtering mode */
1315# define TV_VADAPT_MODE_MODERATE (1 << 26)
1316/** Selects the most adaptive vertical filtering mode */
1317# define TV_VADAPT_MODE_MOST (3 << 26)
1318/**
1319 * Sets the horizontal scaling factor.
1320 *
1321 * This should be the fractional part of the horizontal scaling factor divided
1322 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1323 *
1324 * (src width - 1) / ((oversample * dest width) - 1)
1325 */
1326# define TV_HSCALE_FRAC_MASK 0x00003fff
1327# define TV_HSCALE_FRAC_SHIFT 0
1328
1329#define TV_FILTER_CTL_2 0x68084
1330/**
1331 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1332 *
1333 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1334 */
1335# define TV_VSCALE_INT_MASK 0x00038000
1336# define TV_VSCALE_INT_SHIFT 15
1337/**
1338 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1339 *
1340 * \sa TV_VSCALE_INT_MASK
1341 */
1342# define TV_VSCALE_FRAC_MASK 0x00007fff
1343# define TV_VSCALE_FRAC_SHIFT 0
1344
1345#define TV_FILTER_CTL_3 0x68088
1346/**
1347 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1348 *
1349 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1350 *
1351 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1352 */
1353# define TV_VSCALE_IP_INT_MASK 0x00038000
1354# define TV_VSCALE_IP_INT_SHIFT 15
1355/**
1356 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1357 *
1358 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1359 *
1360 * \sa TV_VSCALE_IP_INT_MASK
1361 */
1362# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1363# define TV_VSCALE_IP_FRAC_SHIFT 0
1364
1365#define TV_CC_CONTROL 0x68090
1366# define TV_CC_ENABLE (1 << 31)
1367/**
1368 * Specifies which field to send the CC data in.
1369 *
1370 * CC data is usually sent in field 0.
1371 */
1372# define TV_CC_FID_MASK (1 << 27)
1373# define TV_CC_FID_SHIFT 27
1374/** Sets the horizontal position of the CC data. Usually 135. */
1375# define TV_CC_HOFF_MASK 0x03ff0000
1376# define TV_CC_HOFF_SHIFT 16
1377/** Sets the vertical position of the CC data. Usually 21 */
1378# define TV_CC_LINE_MASK 0x0000003f
1379# define TV_CC_LINE_SHIFT 0
1380
1381#define TV_CC_DATA 0x68094
1382# define TV_CC_RDY (1 << 31)
1383/** Second word of CC data to be transmitted. */
1384# define TV_CC_DATA_2_MASK 0x007f0000
1385# define TV_CC_DATA_2_SHIFT 16
1386/** First word of CC data to be transmitted. */
1387# define TV_CC_DATA_1_MASK 0x0000007f
1388# define TV_CC_DATA_1_SHIFT 0
1389
1390#define TV_H_LUMA_0 0x68100
1391#define TV_H_LUMA_59 0x681ec
1392#define TV_H_CHROMA_0 0x68200
1393#define TV_H_CHROMA_59 0x682ec
1394#define TV_V_LUMA_0 0x68300
1395#define TV_V_LUMA_42 0x683a8
1396#define TV_V_CHROMA_0 0x68400
1397#define TV_V_CHROMA_42 0x684a8
1398
040d87f1 1399/* Display Port */
32f9d658 1400#define DP_A 0x64000 /* eDP */
040d87f1
KP
1401#define DP_B 0x64100
1402#define DP_C 0x64200
1403#define DP_D 0x64300
1404
1405#define DP_PORT_EN (1 << 31)
1406#define DP_PIPEB_SELECT (1 << 30)
1407
1408/* Link training mode - select a suitable mode for each stage */
1409#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1410#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1411#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1412#define DP_LINK_TRAIN_OFF (3 << 28)
1413#define DP_LINK_TRAIN_MASK (3 << 28)
1414#define DP_LINK_TRAIN_SHIFT 28
1415
1416/* Signal voltages. These are mostly controlled by the other end */
1417#define DP_VOLTAGE_0_4 (0 << 25)
1418#define DP_VOLTAGE_0_6 (1 << 25)
1419#define DP_VOLTAGE_0_8 (2 << 25)
1420#define DP_VOLTAGE_1_2 (3 << 25)
1421#define DP_VOLTAGE_MASK (7 << 25)
1422#define DP_VOLTAGE_SHIFT 25
1423
1424/* Signal pre-emphasis levels, like voltages, the other end tells us what
1425 * they want
1426 */
1427#define DP_PRE_EMPHASIS_0 (0 << 22)
1428#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1429#define DP_PRE_EMPHASIS_6 (2 << 22)
1430#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1431#define DP_PRE_EMPHASIS_MASK (7 << 22)
1432#define DP_PRE_EMPHASIS_SHIFT 22
1433
1434/* How many wires to use. I guess 3 was too hard */
1435#define DP_PORT_WIDTH_1 (0 << 19)
1436#define DP_PORT_WIDTH_2 (1 << 19)
1437#define DP_PORT_WIDTH_4 (3 << 19)
1438#define DP_PORT_WIDTH_MASK (7 << 19)
1439
1440/* Mystic DPCD version 1.1 special mode */
1441#define DP_ENHANCED_FRAMING (1 << 18)
1442
32f9d658
ZW
1443/* eDP */
1444#define DP_PLL_FREQ_270MHZ (0 << 16)
1445#define DP_PLL_FREQ_160MHZ (1 << 16)
1446#define DP_PLL_FREQ_MASK (3 << 16)
1447
040d87f1
KP
1448/** locked once port is enabled */
1449#define DP_PORT_REVERSAL (1 << 15)
1450
32f9d658
ZW
1451/* eDP */
1452#define DP_PLL_ENABLE (1 << 14)
1453
040d87f1
KP
1454/** sends the clock on lane 15 of the PEG for debug */
1455#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1456
1457#define DP_SCRAMBLING_DISABLE (1 << 12)
5eb08b69 1458#define DP_SCRAMBLING_DISABLE_IGDNG (1 << 7)
040d87f1
KP
1459
1460/** limit RGB values to avoid confusing TVs */
1461#define DP_COLOR_RANGE_16_235 (1 << 8)
1462
1463/** Turn on the audio link */
1464#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1465
1466/** vs and hs sync polarity */
1467#define DP_SYNC_VS_HIGH (1 << 4)
1468#define DP_SYNC_HS_HIGH (1 << 3)
1469
1470/** A fantasy */
1471#define DP_DETECTED (1 << 2)
1472
1473/** The aux channel provides a way to talk to the
1474 * signal sink for DDC etc. Max packet size supported
1475 * is 20 bytes in each direction, hence the 5 fixed
1476 * data registers
1477 */
32f9d658
ZW
1478#define DPA_AUX_CH_CTL 0x64010
1479#define DPA_AUX_CH_DATA1 0x64014
1480#define DPA_AUX_CH_DATA2 0x64018
1481#define DPA_AUX_CH_DATA3 0x6401c
1482#define DPA_AUX_CH_DATA4 0x64020
1483#define DPA_AUX_CH_DATA5 0x64024
1484
040d87f1
KP
1485#define DPB_AUX_CH_CTL 0x64110
1486#define DPB_AUX_CH_DATA1 0x64114
1487#define DPB_AUX_CH_DATA2 0x64118
1488#define DPB_AUX_CH_DATA3 0x6411c
1489#define DPB_AUX_CH_DATA4 0x64120
1490#define DPB_AUX_CH_DATA5 0x64124
1491
1492#define DPC_AUX_CH_CTL 0x64210
1493#define DPC_AUX_CH_DATA1 0x64214
1494#define DPC_AUX_CH_DATA2 0x64218
1495#define DPC_AUX_CH_DATA3 0x6421c
1496#define DPC_AUX_CH_DATA4 0x64220
1497#define DPC_AUX_CH_DATA5 0x64224
1498
1499#define DPD_AUX_CH_CTL 0x64310
1500#define DPD_AUX_CH_DATA1 0x64314
1501#define DPD_AUX_CH_DATA2 0x64318
1502#define DPD_AUX_CH_DATA3 0x6431c
1503#define DPD_AUX_CH_DATA4 0x64320
1504#define DPD_AUX_CH_DATA5 0x64324
1505
1506#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1507#define DP_AUX_CH_CTL_DONE (1 << 30)
1508#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1509#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1510#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1511#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1512#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1513#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1514#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1515#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1516#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1517#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1518#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1519#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1520#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1521#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1522#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1523#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1524#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1525#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1526#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1527
1528/*
1529 * Computing GMCH M and N values for the Display Port link
1530 *
1531 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1532 *
1533 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1534 *
1535 * The GMCH value is used internally
1536 *
1537 * bytes_per_pixel is the number of bytes coming out of the plane,
1538 * which is after the LUTs, so we want the bytes for our color format.
1539 * For our current usage, this is always 3, one byte for R, G and B.
1540 */
1541#define PIPEA_GMCH_DATA_M 0x70050
1542#define PIPEB_GMCH_DATA_M 0x71050
1543
1544/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1545#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1546#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1547
1548#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1549
1550#define PIPEA_GMCH_DATA_N 0x70054
1551#define PIPEB_GMCH_DATA_N 0x71054
1552#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1553
1554/*
1555 * Computing Link M and N values for the Display Port link
1556 *
1557 * Link M / N = pixel_clock / ls_clk
1558 *
1559 * (the DP spec calls pixel_clock the 'strm_clk')
1560 *
1561 * The Link value is transmitted in the Main Stream
1562 * Attributes and VB-ID.
1563 */
1564
1565#define PIPEA_DP_LINK_M 0x70060
1566#define PIPEB_DP_LINK_M 0x71060
1567#define PIPEA_DP_LINK_M_MASK (0xffffff)
1568
1569#define PIPEA_DP_LINK_N 0x70064
1570#define PIPEB_DP_LINK_N 0x71064
1571#define PIPEA_DP_LINK_N_MASK (0xffffff)
1572
585fb111
JB
1573/* Display & cursor control */
1574
1575/* Pipe A */
1576#define PIPEADSL 0x70000
1577#define PIPEACONF 0x70008
1578#define PIPEACONF_ENABLE (1<<31)
1579#define PIPEACONF_DISABLE 0
1580#define PIPEACONF_DOUBLE_WIDE (1<<30)
1581#define I965_PIPECONF_ACTIVE (1<<30)
1582#define PIPEACONF_SINGLE_WIDE 0
1583#define PIPEACONF_PIPE_UNLOCKED 0
1584#define PIPEACONF_PIPE_LOCKED (1<<25)
1585#define PIPEACONF_PALETTE 0
1586#define PIPEACONF_GAMMA (1<<24)
1587#define PIPECONF_FORCE_BORDER (1<<25)
1588#define PIPECONF_PROGRESSIVE (0 << 21)
1589#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1590#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1591#define PIPEASTAT 0x70024
1592#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1593#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1594#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1595#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1596#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1597#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1598#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1599#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1600#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1601#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1602#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1603#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1604#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1605#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1606#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1607#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1608#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1609#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1610#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1611#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1612#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1613#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1614#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1615#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1616#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1617#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1618#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1619#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1620#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1621
1622#define DSPARB 0x70030
1623#define DSPARB_CSTART_MASK (0x7f << 7)
1624#define DSPARB_CSTART_SHIFT 7
1625#define DSPARB_BSTART_MASK (0x7f)
1626#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
1627#define DSPARB_BEND_SHIFT 9 /* on 855 */
1628#define DSPARB_AEND_SHIFT 0
1629
1630#define DSPFW1 0x70034
1631#define DSPFW2 0x70038
1632#define DSPFW3 0x7003c
1633#define IGD_SELF_REFRESH_EN (1<<30)
1634
1635/* FIFO watermark sizes etc */
1636#define I915_FIFO_LINE_SIZE 64
1637#define I830_FIFO_LINE_SIZE 32
1638#define I945_FIFO_SIZE 127 /* 945 & 965 */
1639#define I915_FIFO_SIZE 95
dff33cfc 1640#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd
SL
1641#define I830_FIFO_SIZE 95
1642#define I915_MAX_WM 0x3f
1643
1644#define IGD_DISPLAY_FIFO 512 /* in 64byte unit */
1645#define IGD_FIFO_LINE_SIZE 64
1646#define IGD_MAX_WM 0x1ff
1647#define IGD_DFT_WM 0x3f
1648#define IGD_DFT_HPLLOFF_WM 0
1649#define IGD_GUARD_WM 10
1650#define IGD_CURSOR_FIFO 64
1651#define IGD_CURSOR_MAX_WM 0x3f
1652#define IGD_CURSOR_DFT_WM 0
1653#define IGD_CURSOR_GUARD_WM 5
1654
585fb111
JB
1655/*
1656 * The two pipe frame counter registers are not synchronized, so
1657 * reading a stable value is somewhat tricky. The following code
1658 * should work:
1659 *
1660 * do {
1661 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1662 * PIPE_FRAME_HIGH_SHIFT;
1663 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1664 * PIPE_FRAME_LOW_SHIFT);
1665 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1666 * PIPE_FRAME_HIGH_SHIFT);
1667 * } while (high1 != high2);
1668 * frame = (high1 << 8) | low1;
1669 */
1670#define PIPEAFRAMEHIGH 0x70040
1671#define PIPE_FRAME_HIGH_MASK 0x0000ffff
1672#define PIPE_FRAME_HIGH_SHIFT 0
1673#define PIPEAFRAMEPIXEL 0x70044
1674#define PIPE_FRAME_LOW_MASK 0xff000000
1675#define PIPE_FRAME_LOW_SHIFT 24
1676#define PIPE_PIXEL_MASK 0x00ffffff
1677#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
1678/* GM45+ just has to be different */
1679#define PIPEA_FRMCOUNT_GM45 0x70040
1680#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
1681
1682/* Cursor A & B regs */
1683#define CURACNTR 0x70080
14b60391
JB
1684/* Old style CUR*CNTR flags (desktop 8xx) */
1685#define CURSOR_ENABLE 0x80000000
1686#define CURSOR_GAMMA_ENABLE 0x40000000
1687#define CURSOR_STRIDE_MASK 0x30000000
1688#define CURSOR_FORMAT_SHIFT 24
1689#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1690#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1691#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1692#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1693#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1694#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1695/* New style CUR*CNTR flags */
1696#define CURSOR_MODE 0x27
585fb111
JB
1697#define CURSOR_MODE_DISABLE 0x00
1698#define CURSOR_MODE_64_32B_AX 0x07
1699#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
1700#define MCURSOR_PIPE_SELECT (1 << 28)
1701#define MCURSOR_PIPE_A 0x00
1702#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
1703#define MCURSOR_GAMMA_ENABLE (1 << 26)
1704#define CURABASE 0x70084
1705#define CURAPOS 0x70088
1706#define CURSOR_POS_MASK 0x007FF
1707#define CURSOR_POS_SIGN 0x8000
1708#define CURSOR_X_SHIFT 0
1709#define CURSOR_Y_SHIFT 16
14b60391 1710#define CURSIZE 0x700a0
585fb111
JB
1711#define CURBCNTR 0x700c0
1712#define CURBBASE 0x700c4
1713#define CURBPOS 0x700c8
1714
1715/* Display A control */
1716#define DSPACNTR 0x70180
1717#define DISPLAY_PLANE_ENABLE (1<<31)
1718#define DISPLAY_PLANE_DISABLE 0
1719#define DISPPLANE_GAMMA_ENABLE (1<<30)
1720#define DISPPLANE_GAMMA_DISABLE 0
1721#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1722#define DISPPLANE_8BPP (0x2<<26)
1723#define DISPPLANE_15_16BPP (0x4<<26)
1724#define DISPPLANE_16BPP (0x5<<26)
1725#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1726#define DISPPLANE_32BPP (0x7<<26)
1727#define DISPPLANE_STEREO_ENABLE (1<<25)
1728#define DISPPLANE_STEREO_DISABLE 0
1729#define DISPPLANE_SEL_PIPE_MASK (1<<24)
1730#define DISPPLANE_SEL_PIPE_A 0
1731#define DISPPLANE_SEL_PIPE_B (1<<24)
1732#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1733#define DISPPLANE_SRC_KEY_DISABLE 0
1734#define DISPPLANE_LINE_DOUBLE (1<<20)
1735#define DISPPLANE_NO_LINE_DOUBLE 0
1736#define DISPPLANE_STEREO_POLARITY_FIRST 0
1737#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f544847f 1738#define DISPPLANE_TILED (1<<10)
585fb111
JB
1739#define DSPAADDR 0x70184
1740#define DSPASTRIDE 0x70188
1741#define DSPAPOS 0x7018C /* reserved */
1742#define DSPASIZE 0x70190
1743#define DSPASURF 0x7019C /* 965+ only */
1744#define DSPATILEOFF 0x701A4 /* 965+ only */
1745
1746/* VBIOS flags */
1747#define SWF00 0x71410
1748#define SWF01 0x71414
1749#define SWF02 0x71418
1750#define SWF03 0x7141c
1751#define SWF04 0x71420
1752#define SWF05 0x71424
1753#define SWF06 0x71428
1754#define SWF10 0x70410
1755#define SWF11 0x70414
1756#define SWF14 0x71420
1757#define SWF30 0x72414
1758#define SWF31 0x72418
1759#define SWF32 0x7241c
1760
1761/* Pipe B */
1762#define PIPEBDSL 0x71000
1763#define PIPEBCONF 0x71008
1764#define PIPEBSTAT 0x71024
1765#define PIPEBFRAMEHIGH 0x71040
1766#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
1767#define PIPEB_FRMCOUNT_GM45 0x71040
1768#define PIPEB_FLIPCOUNT_GM45 0x71044
1769
585fb111
JB
1770
1771/* Display B control */
1772#define DSPBCNTR 0x71180
1773#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1774#define DISPPLANE_ALPHA_TRANS_DISABLE 0
1775#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1776#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1777#define DSPBADDR 0x71184
1778#define DSPBSTRIDE 0x71188
1779#define DSPBPOS 0x7118C
1780#define DSPBSIZE 0x71190
1781#define DSPBSURF 0x7119C
1782#define DSPBTILEOFF 0x711A4
1783
1784/* VBIOS regs */
1785#define VGACNTRL 0x71400
1786# define VGA_DISP_DISABLE (1 << 31)
1787# define VGA_2X_MODE (1 << 30)
1788# define VGA_PIPE_B_SELECT (1 << 29)
1789
b9055052
ZW
1790/* IGDNG */
1791
1792#define CPU_VGACNTRL 0x41000
1793
1794#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1795#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1796#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1797#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1798#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1799#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1800#define DIGITAL_PORTA_NO_DETECT (0 << 0)
1801#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1802#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1803
1804/* refresh rate hardware control */
1805#define RR_HW_CTL 0x45300
1806#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1807#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1808
1809#define FDI_PLL_BIOS_0 0x46000
1810#define FDI_PLL_BIOS_1 0x46004
1811#define FDI_PLL_BIOS_2 0x46008
1812#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
1813#define DISPLAY_PORT_PLL_BIOS_1 0x46010
1814#define DISPLAY_PORT_PLL_BIOS_2 0x46014
1815
1816#define FDI_PLL_FREQ_CTL 0x46030
1817#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
1818#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
1819#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
1820
1821
1822#define PIPEA_DATA_M1 0x60030
1823#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
1824#define TU_SIZE_MASK 0x7e000000
1825#define PIPEA_DATA_M1_OFFSET 0
1826#define PIPEA_DATA_N1 0x60034
1827#define PIPEA_DATA_N1_OFFSET 0
1828
1829#define PIPEA_DATA_M2 0x60038
1830#define PIPEA_DATA_M2_OFFSET 0
1831#define PIPEA_DATA_N2 0x6003c
1832#define PIPEA_DATA_N2_OFFSET 0
1833
1834#define PIPEA_LINK_M1 0x60040
1835#define PIPEA_LINK_M1_OFFSET 0
1836#define PIPEA_LINK_N1 0x60044
1837#define PIPEA_LINK_N1_OFFSET 0
1838
1839#define PIPEA_LINK_M2 0x60048
1840#define PIPEA_LINK_M2_OFFSET 0
1841#define PIPEA_LINK_N2 0x6004c
1842#define PIPEA_LINK_N2_OFFSET 0
1843
1844/* PIPEB timing regs are same start from 0x61000 */
1845
1846#define PIPEB_DATA_M1 0x61030
1847#define PIPEB_DATA_M1_OFFSET 0
1848#define PIPEB_DATA_N1 0x61034
1849#define PIPEB_DATA_N1_OFFSET 0
1850
1851#define PIPEB_DATA_M2 0x61038
1852#define PIPEB_DATA_M2_OFFSET 0
1853#define PIPEB_DATA_N2 0x6103c
1854#define PIPEB_DATA_N2_OFFSET 0
1855
1856#define PIPEB_LINK_M1 0x61040
1857#define PIPEB_LINK_M1_OFFSET 0
1858#define PIPEB_LINK_N1 0x61044
1859#define PIPEB_LINK_N1_OFFSET 0
1860
1861#define PIPEB_LINK_M2 0x61048
1862#define PIPEB_LINK_M2_OFFSET 0
1863#define PIPEB_LINK_N2 0x6104c
1864#define PIPEB_LINK_N2_OFFSET 0
1865
1866/* CPU panel fitter */
1867#define PFA_CTL_1 0x68080
1868#define PFB_CTL_1 0x68880
1869#define PF_ENABLE (1<<31)
249c0e64
ZW
1870#define PFA_WIN_SZ 0x68074
1871#define PFB_WIN_SZ 0x68874
b9055052
ZW
1872
1873/* legacy palette */
1874#define LGC_PALETTE_A 0x4a000
1875#define LGC_PALETTE_B 0x4a800
1876
1877/* interrupts */
1878#define DE_MASTER_IRQ_CONTROL (1 << 31)
1879#define DE_SPRITEB_FLIP_DONE (1 << 29)
1880#define DE_SPRITEA_FLIP_DONE (1 << 28)
1881#define DE_PLANEB_FLIP_DONE (1 << 27)
1882#define DE_PLANEA_FLIP_DONE (1 << 26)
1883#define DE_PCU_EVENT (1 << 25)
1884#define DE_GTT_FAULT (1 << 24)
1885#define DE_POISON (1 << 23)
1886#define DE_PERFORM_COUNTER (1 << 22)
1887#define DE_PCH_EVENT (1 << 21)
1888#define DE_AUX_CHANNEL_A (1 << 20)
1889#define DE_DP_A_HOTPLUG (1 << 19)
1890#define DE_GSE (1 << 18)
1891#define DE_PIPEB_VBLANK (1 << 15)
1892#define DE_PIPEB_EVEN_FIELD (1 << 14)
1893#define DE_PIPEB_ODD_FIELD (1 << 13)
1894#define DE_PIPEB_LINE_COMPARE (1 << 12)
1895#define DE_PIPEB_VSYNC (1 << 11)
1896#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
1897#define DE_PIPEA_VBLANK (1 << 7)
1898#define DE_PIPEA_EVEN_FIELD (1 << 6)
1899#define DE_PIPEA_ODD_FIELD (1 << 5)
1900#define DE_PIPEA_LINE_COMPARE (1 << 4)
1901#define DE_PIPEA_VSYNC (1 << 3)
1902#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
1903
1904#define DEISR 0x44000
1905#define DEIMR 0x44004
1906#define DEIIR 0x44008
1907#define DEIER 0x4400c
1908
1909/* GT interrupt */
1910#define GT_SYNC_STATUS (1 << 2)
1911#define GT_USER_INTERRUPT (1 << 0)
1912
1913#define GTISR 0x44010
1914#define GTIMR 0x44014
1915#define GTIIR 0x44018
1916#define GTIER 0x4401c
1917
1918/* PCH */
1919
1920/* south display engine interrupt */
1921#define SDE_CRT_HOTPLUG (1 << 11)
1922#define SDE_PORTD_HOTPLUG (1 << 10)
1923#define SDE_PORTC_HOTPLUG (1 << 9)
1924#define SDE_PORTB_HOTPLUG (1 << 8)
1925#define SDE_SDVOB_HOTPLUG (1 << 6)
1926
1927#define SDEISR 0xc4000
1928#define SDEIMR 0xc4004
1929#define SDEIIR 0xc4008
1930#define SDEIER 0xc400c
1931
1932/* digital port hotplug */
1933#define PCH_PORT_HOTPLUG 0xc4030
1934#define PORTD_HOTPLUG_ENABLE (1 << 20)
1935#define PORTD_PULSE_DURATION_2ms (0)
1936#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
1937#define PORTD_PULSE_DURATION_6ms (2 << 18)
1938#define PORTD_PULSE_DURATION_100ms (3 << 18)
1939#define PORTD_HOTPLUG_NO_DETECT (0)
1940#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
1941#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
1942#define PORTC_HOTPLUG_ENABLE (1 << 12)
1943#define PORTC_PULSE_DURATION_2ms (0)
1944#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
1945#define PORTC_PULSE_DURATION_6ms (2 << 10)
1946#define PORTC_PULSE_DURATION_100ms (3 << 10)
1947#define PORTC_HOTPLUG_NO_DETECT (0)
1948#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
1949#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
1950#define PORTB_HOTPLUG_ENABLE (1 << 4)
1951#define PORTB_PULSE_DURATION_2ms (0)
1952#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
1953#define PORTB_PULSE_DURATION_6ms (2 << 2)
1954#define PORTB_PULSE_DURATION_100ms (3 << 2)
1955#define PORTB_HOTPLUG_NO_DETECT (0)
1956#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
1957#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
1958
1959#define PCH_GPIOA 0xc5010
1960#define PCH_GPIOB 0xc5014
1961#define PCH_GPIOC 0xc5018
1962#define PCH_GPIOD 0xc501c
1963#define PCH_GPIOE 0xc5020
1964#define PCH_GPIOF 0xc5024
1965
1966#define PCH_DPLL_A 0xc6014
1967#define PCH_DPLL_B 0xc6018
1968
1969#define PCH_FPA0 0xc6040
1970#define PCH_FPA1 0xc6044
1971#define PCH_FPB0 0xc6048
1972#define PCH_FPB1 0xc604c
1973
1974#define PCH_DPLL_TEST 0xc606c
1975
1976#define PCH_DREF_CONTROL 0xC6200
1977#define DREF_CONTROL_MASK 0x7fc3
1978#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
1979#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
1980#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
1981#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
1982#define DREF_SSC_SOURCE_DISABLE (0<<11)
1983#define DREF_SSC_SOURCE_ENABLE (2<<11)
1984#define DREF_SSC_SOURCE_MASK (2<<11)
1985#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
1986#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
1987#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
1988#define DREF_NONSPREAD_SOURCE_MASK (2<<9)
1989#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
1990#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
1991#define DREF_SSC4_DOWNSPREAD (0<<6)
1992#define DREF_SSC4_CENTERSPREAD (1<<6)
1993#define DREF_SSC1_DISABLE (0<<1)
1994#define DREF_SSC1_ENABLE (1<<1)
1995#define DREF_SSC4_DISABLE (0)
1996#define DREF_SSC4_ENABLE (1)
1997
1998#define PCH_RAWCLK_FREQ 0xc6204
1999#define FDL_TP1_TIMER_SHIFT 12
2000#define FDL_TP1_TIMER_MASK (3<<12)
2001#define FDL_TP2_TIMER_SHIFT 10
2002#define FDL_TP2_TIMER_MASK (3<<10)
2003#define RAWCLK_FREQ_MASK 0x3ff
2004
2005#define PCH_DPLL_TMR_CFG 0xc6208
2006
2007#define PCH_SSC4_PARMS 0xc6210
2008#define PCH_SSC4_AUX_PARMS 0xc6214
2009
2010/* transcoder */
2011
2012#define TRANS_HTOTAL_A 0xe0000
2013#define TRANS_HTOTAL_SHIFT 16
2014#define TRANS_HACTIVE_SHIFT 0
2015#define TRANS_HBLANK_A 0xe0004
2016#define TRANS_HBLANK_END_SHIFT 16
2017#define TRANS_HBLANK_START_SHIFT 0
2018#define TRANS_HSYNC_A 0xe0008
2019#define TRANS_HSYNC_END_SHIFT 16
2020#define TRANS_HSYNC_START_SHIFT 0
2021#define TRANS_VTOTAL_A 0xe000c
2022#define TRANS_VTOTAL_SHIFT 16
2023#define TRANS_VACTIVE_SHIFT 0
2024#define TRANS_VBLANK_A 0xe0010
2025#define TRANS_VBLANK_END_SHIFT 16
2026#define TRANS_VBLANK_START_SHIFT 0
2027#define TRANS_VSYNC_A 0xe0014
2028#define TRANS_VSYNC_END_SHIFT 16
2029#define TRANS_VSYNC_START_SHIFT 0
2030
2031#define TRANSA_DATA_M1 0xe0030
2032#define TRANSA_DATA_N1 0xe0034
2033#define TRANSA_DATA_M2 0xe0038
2034#define TRANSA_DATA_N2 0xe003c
2035#define TRANSA_DP_LINK_M1 0xe0040
2036#define TRANSA_DP_LINK_N1 0xe0044
2037#define TRANSA_DP_LINK_M2 0xe0048
2038#define TRANSA_DP_LINK_N2 0xe004c
2039
2040#define TRANS_HTOTAL_B 0xe1000
2041#define TRANS_HBLANK_B 0xe1004
2042#define TRANS_HSYNC_B 0xe1008
2043#define TRANS_VTOTAL_B 0xe100c
2044#define TRANS_VBLANK_B 0xe1010
2045#define TRANS_VSYNC_B 0xe1014
2046
2047#define TRANSB_DATA_M1 0xe1030
2048#define TRANSB_DATA_N1 0xe1034
2049#define TRANSB_DATA_M2 0xe1038
2050#define TRANSB_DATA_N2 0xe103c
2051#define TRANSB_DP_LINK_M1 0xe1040
2052#define TRANSB_DP_LINK_N1 0xe1044
2053#define TRANSB_DP_LINK_M2 0xe1048
2054#define TRANSB_DP_LINK_N2 0xe104c
2055
2056#define TRANSACONF 0xf0008
2057#define TRANSBCONF 0xf1008
2058#define TRANS_DISABLE (0<<31)
2059#define TRANS_ENABLE (1<<31)
2060#define TRANS_STATE_MASK (1<<30)
2061#define TRANS_STATE_DISABLE (0<<30)
2062#define TRANS_STATE_ENABLE (1<<30)
2063#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2064#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2065#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2066#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2067#define TRANS_DP_AUDIO_ONLY (1<<26)
2068#define TRANS_DP_VIDEO_AUDIO (0<<26)
2069#define TRANS_PROGRESSIVE (0<<21)
2070#define TRANS_8BPC (0<<5)
2071#define TRANS_10BPC (1<<5)
2072#define TRANS_6BPC (2<<5)
2073#define TRANS_12BPC (3<<5)
2074
2075#define FDI_RXA_CHICKEN 0xc200c
2076#define FDI_RXB_CHICKEN 0xc2010
2077#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2078
2079/* CPU: FDI_TX */
2080#define FDI_TXA_CTL 0x60100
2081#define FDI_TXB_CTL 0x61100
2082#define FDI_TX_DISABLE (0<<31)
2083#define FDI_TX_ENABLE (1<<31)
2084#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2085#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2086#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2087#define FDI_LINK_TRAIN_NONE (3<<28)
2088#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2089#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2090#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2091#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2092#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2093#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2094#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2095#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2096#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2097#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2098#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2099#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2100#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2101/* IGDNG: hardwired to 1 */
2102#define FDI_TX_PLL_ENABLE (1<<14)
2103/* both Tx and Rx */
2104#define FDI_SCRAMBLING_ENABLE (0<<7)
2105#define FDI_SCRAMBLING_DISABLE (1<<7)
2106
2107/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2108#define FDI_RXA_CTL 0xf000c
2109#define FDI_RXB_CTL 0xf100c
2110#define FDI_RX_ENABLE (1<<31)
2111#define FDI_RX_DISABLE (0<<31)
2112/* train, dp width same as FDI_TX */
2113#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2114#define FDI_8BPC (0<<16)
2115#define FDI_10BPC (1<<16)
2116#define FDI_6BPC (2<<16)
2117#define FDI_12BPC (3<<16)
2118#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2119#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2120#define FDI_RX_PLL_ENABLE (1<<13)
2121#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2122#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2123#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2124#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2125#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2126#define FDI_SEL_RAWCLK (0<<4)
2127#define FDI_SEL_PCDCLK (1<<4)
2128
2129#define FDI_RXA_MISC 0xf0010
2130#define FDI_RXB_MISC 0xf1010
2131#define FDI_RXA_TUSIZE1 0xf0030
2132#define FDI_RXA_TUSIZE2 0xf0038
2133#define FDI_RXB_TUSIZE1 0xf1030
2134#define FDI_RXB_TUSIZE2 0xf1038
2135
2136/* FDI_RX interrupt register format */
2137#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2138#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2139#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2140#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2141#define FDI_RX_FS_CODE_ERR (1<<6)
2142#define FDI_RX_FE_CODE_ERR (1<<5)
2143#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2144#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2145#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2146#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2147#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2148
2149#define FDI_RXA_IIR 0xf0014
2150#define FDI_RXA_IMR 0xf0018
2151#define FDI_RXB_IIR 0xf1014
2152#define FDI_RXB_IMR 0xf1018
2153
2154#define FDI_PLL_CTL_1 0xfe000
2155#define FDI_PLL_CTL_2 0xfe004
2156
2157/* CRT */
2158#define PCH_ADPA 0xe1100
2159#define ADPA_TRANS_SELECT_MASK (1<<30)
2160#define ADPA_TRANS_A_SELECT 0
2161#define ADPA_TRANS_B_SELECT (1<<30)
2162#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2163#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2164#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2165#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2166#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2167#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2168#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2169#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2170#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2171#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2172#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2173#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2174#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2175#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2176#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2177#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2178#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2179#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2180#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2181
2182/* or SDVOB */
2183#define HDMIB 0xe1140
2184#define PORT_ENABLE (1 << 31)
2185#define TRANSCODER_A (0)
2186#define TRANSCODER_B (1 << 30)
2187#define COLOR_FORMAT_8bpc (0)
2188#define COLOR_FORMAT_12bpc (3 << 26)
2189#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2190#define SDVO_ENCODING (0)
2191#define TMDS_ENCODING (2 << 10)
2192#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2193#define SDVOB_BORDER_ENABLE (1 << 7)
2194#define AUDIO_ENABLE (1 << 6)
2195#define VSYNC_ACTIVE_HIGH (1 << 4)
2196#define HSYNC_ACTIVE_HIGH (1 << 3)
2197#define PORT_DETECTED (1 << 2)
2198
2199#define HDMIC 0xe1150
2200#define HDMID 0xe1160
2201
2202#define PCH_LVDS 0xe1180
2203#define LVDS_DETECTED (1 << 1)
2204
2205#define BLC_PWM_CPU_CTL2 0x48250
2206#define PWM_ENABLE (1 << 31)
2207#define PWM_PIPE_A (0 << 29)
2208#define PWM_PIPE_B (1 << 29)
2209#define BLC_PWM_CPU_CTL 0x48254
2210
2211#define BLC_PWM_PCH_CTL1 0xc8250
2212#define PWM_PCH_ENABLE (1 << 31)
2213#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2214#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2215#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2216#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2217
2218#define BLC_PWM_PCH_CTL2 0xc8254
2219
2220#define PCH_PP_STATUS 0xc7200
2221#define PCH_PP_CONTROL 0xc7204
2222#define EDP_FORCE_VDD (1 << 3)
2223#define EDP_BLC_ENABLE (1 << 2)
2224#define PANEL_POWER_RESET (1 << 1)
2225#define PANEL_POWER_OFF (0 << 0)
2226#define PANEL_POWER_ON (1 << 0)
2227#define PCH_PP_ON_DELAYS 0xc7208
2228#define EDP_PANEL (1 << 30)
2229#define PCH_PP_OFF_DELAYS 0xc720c
2230#define PCH_PP_DIVISOR 0xc7210
2231
5eb08b69
ZW
2232#define PCH_DP_B 0xe4100
2233#define PCH_DPB_AUX_CH_CTL 0xe4110
2234#define PCH_DPB_AUX_CH_DATA1 0xe4114
2235#define PCH_DPB_AUX_CH_DATA2 0xe4118
2236#define PCH_DPB_AUX_CH_DATA3 0xe411c
2237#define PCH_DPB_AUX_CH_DATA4 0xe4120
2238#define PCH_DPB_AUX_CH_DATA5 0xe4124
2239
2240#define PCH_DP_C 0xe4200
2241#define PCH_DPC_AUX_CH_CTL 0xe4210
2242#define PCH_DPC_AUX_CH_DATA1 0xe4214
2243#define PCH_DPC_AUX_CH_DATA2 0xe4218
2244#define PCH_DPC_AUX_CH_DATA3 0xe421c
2245#define PCH_DPC_AUX_CH_DATA4 0xe4220
2246#define PCH_DPC_AUX_CH_DATA5 0xe4224
2247
2248#define PCH_DP_D 0xe4300
2249#define PCH_DPD_AUX_CH_CTL 0xe4310
2250#define PCH_DPD_AUX_CH_DATA1 0xe4314
2251#define PCH_DPD_AUX_CH_DATA2 0xe4318
2252#define PCH_DPD_AUX_CH_DATA3 0xe431c
2253#define PCH_DPD_AUX_CH_DATA4 0xe4320
2254#define PCH_DPD_AUX_CH_DATA5 0xe4324
2255
585fb111 2256#endif /* _I915_REG_H_ */