]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: Inline i915_gem_ring_retire_request()
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
1c5d22f7 32#include "i915_trace.h"
652c393a 33#include "intel_drv.h"
5a0e3ad6 34#include <linux/slab.h>
673a394b 35#include <linux/swap.h>
79e53945 36#include <linux/pci.h>
f8f235e5 37#include <linux/intel-gtt.h>
673a394b 38
0108a3ed 39static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
ba3d8d74
DV
40
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
e47c68e9
EA
43static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
e47c68e9
EA
45static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
2cf34d7b
CW
51static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
de151cf6
JB
53static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
de151cf6 55static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
71acb5eb
DA
56static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
be72615b 59static void i915_gem_free_object_tail(struct drm_gem_object *obj);
673a394b 60
31169714
CW
61static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
7d1c4804
CW
64static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
79e53945
JB
72int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
673a394b
EA
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 76
79e53945
JB
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
673a394b
EA
80 return -EINVAL;
81 }
82
79e53945
JB
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
673a394b 85
79e53945
JB
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
673a394b 90
79e53945
JB
91int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
95 struct drm_i915_gem_init *args = data;
96 int ret;
97
98 mutex_lock(&dev->struct_mutex);
99 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
673a394b
EA
100 mutex_unlock(&dev->struct_mutex);
101
79e53945 102 return ret;
673a394b
EA
103}
104
5a125c3c
EA
105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
5a125c3c 109 struct drm_i915_gem_get_aperture *args = data;
5a125c3c
EA
110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
2678d9d6
KP
115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
5a125c3c
EA
117
118 return 0;
119}
120
673a394b
EA
121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
a1a2d1d3
PP
131 int ret;
132 u32 handle;
673a394b
EA
133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
ac52bc56 137 obj = i915_gem_alloc_object(dev, args->size);
673a394b
EA
138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
1dfd9754
CW
142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
673a394b 144 return ret;
1dfd9754 145 }
673a394b 146
1dfd9754
CW
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
673a394b 149
1dfd9754 150 args->handle = handle;
673a394b
EA
151 return 0;
152}
153
eb01459f
EA
154static inline int
155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
2bc43b5c 161 int unwritten;
eb01459f
EA
162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
2bc43b5c 166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
eb01459f
EA
167 kunmap_atomic(vaddr, KM_USER0);
168
2bc43b5c
FM
169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
eb01459f
EA
173}
174
280b713b
EA
175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
23010e43 178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
280b713b
EA
179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
99a03df5 184static inline void
40123c1f
EA
185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
99a03df5
CW
193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
40123c1f
EA
195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
99a03df5
CW
198 kunmap(src_page);
199 kunmap(dst_page);
40123c1f
EA
200}
201
99a03df5 202static inline void
280b713b
EA
203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
99a03df5
CW
222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
280b713b
EA
224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
99a03df5
CW
247 kunmap(cpu_page);
248 kunmap(gpu_page);
280b713b
EA
249}
250
eb01459f
EA
251/**
252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
23010e43 261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
4bdadb97 273 ret = i915_gem_object_get_pages(obj, 0);
eb01459f
EA
274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
23010e43 282 obj_priv = to_intel_bo(obj);
eb01459f
EA
283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
07f73f69
CW
317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
4bdadb97 322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
07f73f69
CW
323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
07f73f69 329
0108a3ed
DV
330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
07f73f69
CW
332 if (ret)
333 return ret;
334
4bdadb97 335 ret = i915_gem_object_get_pages(obj, 0);
07f73f69
CW
336 }
337
338 return ret;
339}
340
eb01459f
EA
341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
23010e43 352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
280b713b 363 int do_bit17_swizzling;
eb01459f
EA
364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
8e7d2b2c 375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
eb01459f
EA
376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
e5e9ecde 381 num_pages, 1, 0, user_pages, NULL);
eb01459f
EA
382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
280b713b
EA
388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
eb01459f
EA
390 mutex_lock(&dev->struct_mutex);
391
07f73f69
CW
392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
eb01459f
EA
394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
23010e43 401 obj_priv = to_intel_bo(obj);
eb01459f
EA
402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
280b713b 424 if (do_bit17_swizzling) {
99a03df5 425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b 426 shmem_page_offset,
99a03df5
CW
427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
280b713b 437 }
eb01459f
EA
438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
8e7d2b2c 453 drm_free_large(user_pages);
eb01459f
EA
454
455 return ret;
456}
457
673a394b
EA
458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
673a394b
EA
470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
bf79cb91 474 return -ENOENT;
23010e43 475 obj_priv = to_intel_bo(obj);
673a394b
EA
476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
bc9025bd 483 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
484 return -EINVAL;
485 }
486
280b713b 487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
eb01459f 488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
280b713b
EA
489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
673a394b 495
bc9025bd 496 drm_gem_object_unreference_unlocked(obj);
673a394b 497
eb01459f 498 return ret;
673a394b
EA
499}
500
0839ccb8
KP
501/* This is the fast write path which cannot handle
502 * page faults in the source data
9b7530cc 503 */
0839ccb8
KP
504
505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
9b7530cc 510{
9b7530cc 511 char *vaddr_atomic;
0839ccb8 512 unsigned long unwritten;
9b7530cc 513
fca3ec01 514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
0839ccb8
KP
515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
fca3ec01 517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
0839ccb8
KP
518 if (unwritten)
519 return -EFAULT;
520 return 0;
521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
ab34c226 527static inline void
3de09aa3
EA
528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
0839ccb8 532{
ab34c226
CW
533 char __iomem *dst_vaddr;
534 char *src_vaddr;
0839ccb8 535
ab34c226
CW
536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
9b7530cc
LT
545}
546
40123c1f
EA
547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
d0088775 554 unsigned long unwritten;
40123c1f
EA
555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
d0088775 559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
40123c1f
EA
560 kunmap_atomic(vaddr, KM_USER0);
561
d0088775
DA
562 if (unwritten)
563 return -EFAULT;
40123c1f
EA
564 return 0;
565}
566
3de09aa3
EA
567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
673a394b 571static int
3de09aa3
EA
572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
673a394b 575{
23010e43 576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
0839ccb8 577 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 578 ssize_t remain;
0839ccb8 579 loff_t offset, page_base;
673a394b 580 char __user *user_data;
0839ccb8
KP
581 int page_offset, page_length;
582 int ret;
673a394b
EA
583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
2ef7eeaa 596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
673a394b
EA
597 if (ret)
598 goto fail;
599
23010e43 600 obj_priv = to_intel_bo(obj);
673a394b 601 offset = obj_priv->gtt_offset + args->offset;
673a394b
EA
602
603 while (remain > 0) {
604 /* Operation in this page
605 *
0839ccb8
KP
606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
673a394b 609 */
0839ccb8
KP
610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
615
616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
618
619 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
0839ccb8 622 */
3de09aa3
EA
623 if (ret)
624 goto fail;
673a394b 625
0839ccb8
KP
626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
673a394b 629 }
673a394b
EA
630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
3de09aa3
EA
638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
3043c60c 645static int
3de09aa3
EA
646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
673a394b 649{
23010e43 650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3de09aa3
EA
651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
673a394b 659 int ret;
3de09aa3
EA
660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
8e7d2b2c 672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
3de09aa3
EA
673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
673a394b
EA
684
685 mutex_lock(&dev->struct_mutex);
3de09aa3
EA
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
23010e43 694 obj_priv = to_intel_bo(obj);
3de09aa3
EA
695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
ab34c226
CW
717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
3de09aa3
EA
722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
8e7d2b2c 735 drm_free_large(user_pages);
3de09aa3
EA
736
737 return ret;
738}
739
40123c1f
EA
740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
3043c60c 744static int
40123c1f
EA
745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
673a394b 748{
23010e43 749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
673a394b 754 int ret;
40123c1f
EA
755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
673a394b
EA
758
759 mutex_lock(&dev->struct_mutex);
760
4bdadb97 761 ret = i915_gem_object_get_pages(obj, 0);
40123c1f
EA
762 if (ret != 0)
763 goto fail_unlock;
673a394b 764
e47c68e9 765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
40123c1f
EA
766 if (ret != 0)
767 goto fail_put_pages;
768
23010e43 769 obj_priv = to_intel_bo(obj);
40123c1f
EA
770 offset = args->offset;
771 obj_priv->dirty = 1;
772
773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
795 }
796
797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
800 mutex_unlock(&dev->struct_mutex);
801
802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
23010e43 817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
280b713b 828 int do_bit17_swizzling;
40123c1f
EA
829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
8e7d2b2c 840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
40123c1f
EA
841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
673a394b
EA
851 }
852
280b713b
EA
853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
40123c1f
EA
855 mutex_lock(&dev->struct_mutex);
856
07f73f69
CW
857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
40123c1f
EA
859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
23010e43 865 obj_priv = to_intel_bo(obj);
673a394b 866 offset = args->offset;
40123c1f 867 obj_priv->dirty = 1;
673a394b 868
40123c1f
EA
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
280b713b 889 if (do_bit17_swizzling) {
99a03df5 890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b
EA
891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
99a03df5
CW
894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
280b713b 902 }
40123c1f
EA
903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
673a394b
EA
907 }
908
40123c1f
EA
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
673a394b 912 mutex_unlock(&dev->struct_mutex);
40123c1f
EA
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
8e7d2b2c 916 drm_free_large(user_pages);
673a394b 917
40123c1f 918 return ret;
673a394b
EA
919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
bf79cb91 937 return -ENOENT;
23010e43 938 obj_priv = to_intel_bo(obj);
673a394b
EA
939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
bc9025bd 946 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
71acb5eb
DA
956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
9b8c4a0b
CW
959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
3de09aa3
EA
961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
280b713b
EA
966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
40123c1f
EA
968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
673a394b
EA
975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
bc9025bd 981 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
982
983 return ret;
984}
985
986/**
2ef7eeaa
EA
987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
a09ba7fa 994 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b
EA
995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
652c393a 997 struct drm_i915_gem_object *obj_priv;
2ef7eeaa
EA
998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
673a394b
EA
1000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
2ef7eeaa 1005 /* Only handle setting domains to types used by the CPU. */
21d509e3 1006 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1007 return -EINVAL;
1008
21d509e3 1009 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
673a394b
EA
1018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
bf79cb91 1020 return -ENOENT;
23010e43 1021 obj_priv = to_intel_bo(obj);
673a394b
EA
1022
1023 mutex_lock(&dev->struct_mutex);
652c393a
JB
1024
1025 intel_mark_busy(dev, obj);
1026
673a394b 1027#if WATCH_BUF
cfd43c02 1028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
2ef7eeaa 1029 obj, obj->size, read_domains, write_domain);
673a394b 1030#endif
2ef7eeaa
EA
1031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392 1033
a09ba7fa
EA
1034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
1038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
a09ba7fa
EA
1041 &dev_priv->mm.fence_list);
1042 }
1043
02354392
EA
1044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
2ef7eeaa 1050 } else {
e47c68e9 1051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1052 }
1053
7d1c4804
CW
1054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
673a394b
EA
1059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
bf79cb91 1083 return -ENOENT;
673a394b
EA
1084 }
1085
1086#if WATCH_BUF
cfd43c02 1087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
673a394b
EA
1088 __func__, args->handle, obj, obj->size);
1089#endif
23010e43 1090 obj_priv = to_intel_bo(obj);
673a394b
EA
1091
1092 /* Pinned buffers may be scanout, so flush the cache */
e47c68e9
EA
1093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
673a394b
EA
1096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
bf79cb91 1122 return -ENOENT;
673a394b
EA
1123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
bc9025bd 1131 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
de151cf6
JB
1140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
7d1c4804 1160 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
0f973f27 1165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6
JB
1166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
e67b8ce1 1174 ret = i915_gem_object_bind_to_gtt(obj, 0);
c715089f
CW
1175 if (ret)
1176 goto unlock;
07f4f3e8 1177
07f4f3e8 1178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
c715089f
CW
1179 if (ret)
1180 goto unlock;
de151cf6
JB
1181 }
1182
1183 /* Need a new fence register? */
a09ba7fa 1184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
2cf34d7b 1185 ret = i915_gem_object_get_fence_reg(obj, true);
c715089f
CW
1186 if (ret)
1187 goto unlock;
d9ddcb96 1188 }
de151cf6 1189
7d1c4804
CW
1190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
de151cf6
JB
1193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c715089f 1198unlock:
de151cf6
JB
1199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
c715089f
CW
1202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
de151cf6
JB
1205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
de151cf6 1208 default:
c715089f 1209 return VM_FAULT_SIGBUS;
de151cf6
JB
1210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
23010e43 1229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 1230 struct drm_map_list *list;
f77d390c 1231 struct drm_local_map *map;
de151cf6
JB
1232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
9a298b2a 1236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
de151cf6
JB
1237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
5618ca6a 1264 ret = -ENOMEM;
de151cf6
JB
1265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
9a298b2a 1277 kfree(list->map);
de151cf6
JB
1278
1279 return ret;
1280}
1281
901782b2
CW
1282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
af901ca1 1286 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
d05ca301 1296void
901782b2
CW
1297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
23010e43 1300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
901782b2
CW
1301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
ab00b3e5
JB
1307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
23010e43 1311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ab00b3e5
JB
1312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
9a298b2a 1324 kfree(list->map);
ab00b3e5
JB
1325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
de151cf6
JB
1331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
23010e43 1342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
a6c45cf0 1349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
de151cf6
JB
1350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
a6c45cf0 1356 if (INTEL_INFO(dev)->gen == 3)
de151cf6
JB
1357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
de151cf6
JB
1387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
bf79cb91 1396 return -ENOENT;
de151cf6
JB
1397
1398 mutex_lock(&dev->struct_mutex);
1399
23010e43 1400 obj_priv = to_intel_bo(obj);
de151cf6 1401
ab18282d
CW
1402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
de151cf6
JB
1410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
13af1062
CW
1412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
de151cf6 1415 return ret;
13af1062 1416 }
de151cf6
JB
1417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
de151cf6
JB
1421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
e67b8ce1 1426 ret = i915_gem_object_bind_to_gtt(obj, 0);
de151cf6
JB
1427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
de151cf6
JB
1432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
6911a9b8 1440void
856fa198 1441i915_gem_object_put_pages(struct drm_gem_object *obj)
673a394b 1442{
23010e43 1443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
856fa198 1447 BUG_ON(obj_priv->pages_refcount == 0);
bb6baf76 1448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
673a394b 1449
856fa198
EA
1450 if (--obj_priv->pages_refcount != 0)
1451 return;
673a394b 1452
280b713b
EA
1453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
3ef94daa 1456 if (obj_priv->madv == I915_MADV_DONTNEED)
13a05fd9 1457 obj_priv->dirty = 0;
3ef94daa
CW
1458
1459 for (i = 0; i < page_count; i++) {
3ef94daa
CW
1460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
856fa198 1464 mark_page_accessed(obj_priv->pages[i]);
3ef94daa
CW
1465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
673a394b
EA
1468 obj_priv->dirty = 0;
1469
8e7d2b2c 1470 drm_free_large(obj_priv->pages);
856fa198 1471 obj_priv->pages = NULL;
673a394b
EA
1472}
1473
e35a41de 1474static uint32_t
a6910434
DV
1475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
e35a41de
DV
1477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
a6910434
DV
1480 ring->outstanding_lazy_request = true;
1481
e35a41de
DV
1482 return dev_priv->next_seqno;
1483}
1484
673a394b 1485static void
617dbe27 1486i915_gem_object_move_to_active(struct drm_gem_object *obj,
852835f3 1487 struct intel_ring_buffer *ring)
673a394b
EA
1488{
1489 struct drm_device *dev = obj->dev;
23010e43 1490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
617dbe27
DV
1491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
852835f3
ZN
1493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
673a394b
EA
1495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
e35a41de 1501
673a394b 1502 /* Move from whatever list we were on to the tail of execution. */
852835f3 1503 list_move_tail(&obj_priv->list, &ring->active_list);
ce44b0ea 1504 obj_priv->last_rendering_seqno = seqno;
673a394b
EA
1505}
1506
ce44b0ea
EA
1507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ce44b0ea
EA
1513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
673a394b 1518
963b4836
CW
1519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
23010e43 1523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
bb6baf76 1524 struct inode *inode;
963b4836 1525
ae9fed6b
CW
1526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
bb6baf76 1532 inode = obj->filp->f_path.dentry->d_inode;
ae9fed6b
CW
1533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
bb6baf76
CW
1536
1537 obj_priv->madv = __I915_MADV_PURGED;
963b4836
CW
1538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
673a394b
EA
1546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
99fcb766
DV
1559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
ce44b0ea 1561 obj_priv->last_rendering_seqno = 0;
852835f3 1562 obj_priv->ring = NULL;
673a394b
EA
1563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
8a1a49f9 1570void
63560396 1571i915_gem_process_flushing_list(struct drm_device *dev,
8a1a49f9 1572 uint32_t flush_domains,
852835f3 1573 struct intel_ring_buffer *ring)
63560396
DV
1574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
a8089e84 1581 struct drm_gem_object *obj = &obj_priv->base;
63560396 1582
2b6efaa4
CW
1583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
63560396
DV
1585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
617dbe27 1589 i915_gem_object_move_to_active(obj, ring);
63560396
DV
1590
1591 /* update the fence lru list */
007cc8ac
DV
1592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
63560396 1596 &dev_priv->mm.fence_list);
007cc8ac 1597 }
63560396
DV
1598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
8187a2b7 1605
5a5a0c64 1606uint32_t
8a1a49f9
DV
1607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
8dc5d147 1609 struct drm_i915_gem_request *request,
8a1a49f9 1610 struct intel_ring_buffer *ring)
673a394b
EA
1611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
b962442e 1613 struct drm_i915_file_private *i915_file_priv = NULL;
673a394b
EA
1614 uint32_t seqno;
1615 int was_empty;
673a394b 1616
b962442e
EA
1617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
8dc5d147
CW
1620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
673a394b 1625
8a1a49f9 1626 seqno = ring->add_request(dev, ring, file_priv, 0);
673a394b
EA
1627
1628 request->seqno = seqno;
852835f3 1629 request->ring = ring;
673a394b 1630 request->emitted_jiffies = jiffies;
852835f3
ZN
1631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
b962442e
EA
1634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
673a394b 1640
f65d9421 1641 if (!dev_priv->mm.suspended) {
b3b079db
CW
1642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421 1644 if (was_empty)
b3b079db
CW
1645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
f65d9421 1647 }
673a394b
EA
1648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
8a1a49f9 1657static void
852835f3 1658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
673a394b 1659{
673a394b 1660 uint32_t flush_domains = 0;
673a394b
EA
1661
1662 /* The sampler always gets flushed on i965 (sigh) */
a6c45cf0 1663 if (INTEL_INFO(dev)->gen >= 4)
673a394b 1664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
852835f3
ZN
1665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
673a394b
EA
1668}
1669
673a394b
EA
1670/**
1671 * Returns true if seq1 is later than seq2.
1672 */
22be1724 1673bool
673a394b
EA
1674i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1675{
1676 return (int32_t)(seq1 - seq2) >= 0;
1677}
1678
1679uint32_t
852835f3 1680i915_get_gem_seqno(struct drm_device *dev,
d1b851fc 1681 struct intel_ring_buffer *ring)
673a394b 1682{
852835f3 1683 return ring->get_gem_seqno(dev, ring);
673a394b
EA
1684}
1685
1686/**
1687 * This function clears the request list as sequence numbers are passed.
1688 */
b09a1fec
CW
1689static void
1690i915_gem_retire_requests_ring(struct drm_device *dev,
1691 struct intel_ring_buffer *ring)
673a394b
EA
1692{
1693 drm_i915_private_t *dev_priv = dev->dev_private;
1694 uint32_t seqno;
b84d5f0c 1695 bool wedged;
673a394b 1696
b84d5f0c
CW
1697 if (!ring->status_page.page_addr ||
1698 list_empty(&ring->request_list))
6c0594a3
KW
1699 return;
1700
852835f3 1701 seqno = i915_get_gem_seqno(dev, ring);
b84d5f0c 1702 wedged = atomic_read(&dev_priv->mm.wedged);
673a394b 1703
852835f3 1704 while (!list_empty(&ring->request_list)) {
673a394b 1705 struct drm_i915_gem_request *request;
673a394b 1706
852835f3 1707 request = list_first_entry(&ring->request_list,
673a394b
EA
1708 struct drm_i915_gem_request,
1709 list);
673a394b 1710
b84d5f0c
CW
1711 if (!wedged && !i915_seqno_passed(seqno, request->seqno))
1712 break;
1713
1714 trace_i915_gem_request_retire(dev, request->seqno);
1715
1716 list_del(&request->list);
1717 list_del(&request->client_list);
1718 kfree(request);
1719 }
1720
1721 /* Move any buffers on the active list that are no longer referenced
1722 * by the ringbuffer to the flushing/inactive lists as appropriate.
1723 */
1724 while (!list_empty(&ring->active_list)) {
1725 struct drm_gem_object *obj;
1726 struct drm_i915_gem_object *obj_priv;
1727
1728 obj_priv = list_first_entry(&ring->active_list,
1729 struct drm_i915_gem_object,
1730 list);
673a394b 1731
b84d5f0c
CW
1732 if (!wedged &&
1733 !i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
673a394b 1734 break;
b84d5f0c
CW
1735
1736 obj = &obj_priv->base;
1737
1738#if WATCH_LRU
1739 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1740 __func__, request->seqno, obj);
1741#endif
1742
1743 if (obj->write_domain != 0)
1744 i915_gem_object_move_to_flushing(obj);
1745 else
1746 i915_gem_object_move_to_inactive(obj);
673a394b 1747 }
9d34e5db
CW
1748
1749 if (unlikely (dev_priv->trace_irq_seqno &&
1750 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
8187a2b7 1751 ring->user_irq_put(dev, ring);
9d34e5db
CW
1752 dev_priv->trace_irq_seqno = 0;
1753 }
673a394b
EA
1754}
1755
b09a1fec
CW
1756void
1757i915_gem_retire_requests(struct drm_device *dev)
1758{
1759 drm_i915_private_t *dev_priv = dev->dev_private;
1760
be72615b
CW
1761 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1762 struct drm_i915_gem_object *obj_priv, *tmp;
1763
1764 /* We must be careful that during unbind() we do not
1765 * accidentally infinitely recurse into retire requests.
1766 * Currently:
1767 * retire -> free -> unbind -> wait -> retire_ring
1768 */
1769 list_for_each_entry_safe(obj_priv, tmp,
1770 &dev_priv->mm.deferred_free_list,
1771 list)
1772 i915_gem_free_object_tail(&obj_priv->base);
1773 }
1774
b09a1fec
CW
1775 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1776 if (HAS_BSD(dev))
1777 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1778}
1779
75ef9da2 1780static void
673a394b
EA
1781i915_gem_retire_work_handler(struct work_struct *work)
1782{
1783 drm_i915_private_t *dev_priv;
1784 struct drm_device *dev;
1785
1786 dev_priv = container_of(work, drm_i915_private_t,
1787 mm.retire_work.work);
1788 dev = dev_priv->dev;
1789
1790 mutex_lock(&dev->struct_mutex);
b09a1fec 1791 i915_gem_retire_requests(dev);
d1b851fc 1792
6dbe2772 1793 if (!dev_priv->mm.suspended &&
d1b851fc
ZN
1794 (!list_empty(&dev_priv->render_ring.request_list) ||
1795 (HAS_BSD(dev) &&
1796 !list_empty(&dev_priv->bsd_ring.request_list))))
9c9fe1f8 1797 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
673a394b
EA
1798 mutex_unlock(&dev->struct_mutex);
1799}
1800
5a5a0c64 1801int
852835f3 1802i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
8a1a49f9 1803 bool interruptible, struct intel_ring_buffer *ring)
673a394b
EA
1804{
1805 drm_i915_private_t *dev_priv = dev->dev_private;
802c7eb6 1806 u32 ier;
673a394b
EA
1807 int ret = 0;
1808
1809 BUG_ON(seqno == 0);
1810
e35a41de 1811 if (seqno == dev_priv->next_seqno) {
8dc5d147 1812 seqno = i915_add_request(dev, NULL, NULL, ring);
e35a41de
DV
1813 if (seqno == 0)
1814 return -ENOMEM;
1815 }
1816
ba1234d1 1817 if (atomic_read(&dev_priv->mm.wedged))
ffed1d09
BG
1818 return -EIO;
1819
852835f3 1820 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
bad720ff 1821 if (HAS_PCH_SPLIT(dev))
036a4a7d
ZW
1822 ier = I915_READ(DEIER) | I915_READ(GTIER);
1823 else
1824 ier = I915_READ(IER);
802c7eb6
JB
1825 if (!ier) {
1826 DRM_ERROR("something (likely vbetool) disabled "
1827 "interrupts, re-enabling\n");
1828 i915_driver_irq_preinstall(dev);
1829 i915_driver_irq_postinstall(dev);
1830 }
1831
1c5d22f7
CW
1832 trace_i915_gem_request_wait_begin(dev, seqno);
1833
852835f3 1834 ring->waiting_gem_seqno = seqno;
8187a2b7 1835 ring->user_irq_get(dev, ring);
48764bf4 1836 if (interruptible)
852835f3
ZN
1837 ret = wait_event_interruptible(ring->irq_queue,
1838 i915_seqno_passed(
1839 ring->get_gem_seqno(dev, ring), seqno)
1840 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1841 else
852835f3
ZN
1842 wait_event(ring->irq_queue,
1843 i915_seqno_passed(
1844 ring->get_gem_seqno(dev, ring), seqno)
1845 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1846
8187a2b7 1847 ring->user_irq_put(dev, ring);
852835f3 1848 ring->waiting_gem_seqno = 0;
1c5d22f7
CW
1849
1850 trace_i915_gem_request_wait_end(dev, seqno);
673a394b 1851 }
ba1234d1 1852 if (atomic_read(&dev_priv->mm.wedged))
673a394b
EA
1853 ret = -EIO;
1854
1855 if (ret && ret != -ERESTARTSYS)
8bff917c
DV
1856 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1857 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1858 dev_priv->next_seqno);
673a394b
EA
1859
1860 /* Directly dispatch request retiring. While we have the work queue
1861 * to handle this, the waiter on a request often wants an associated
1862 * buffer to have made it to the inactive list, and we would need
1863 * a separate wait queue to handle that.
1864 */
1865 if (ret == 0)
b09a1fec 1866 i915_gem_retire_requests_ring(dev, ring);
673a394b
EA
1867
1868 return ret;
1869}
1870
48764bf4
DV
1871/**
1872 * Waits for a sequence number to be signaled, and cleans up the
1873 * request and object lists appropriately for that event.
1874 */
1875static int
852835f3
ZN
1876i915_wait_request(struct drm_device *dev, uint32_t seqno,
1877 struct intel_ring_buffer *ring)
48764bf4 1878{
852835f3 1879 return i915_do_wait_request(dev, seqno, 1, ring);
48764bf4
DV
1880}
1881
8187a2b7
ZN
1882static void
1883i915_gem_flush(struct drm_device *dev,
1884 uint32_t invalidate_domains,
1885 uint32_t flush_domains)
1886{
1887 drm_i915_private_t *dev_priv = dev->dev_private;
8bff917c 1888
8187a2b7
ZN
1889 if (flush_domains & I915_GEM_DOMAIN_CPU)
1890 drm_agp_chipset_flush(dev);
8bff917c 1891
8187a2b7
ZN
1892 dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
1893 invalidate_domains,
1894 flush_domains);
d1b851fc
ZN
1895
1896 if (HAS_BSD(dev))
1897 dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
1898 invalidate_domains,
1899 flush_domains);
8187a2b7
ZN
1900}
1901
673a394b
EA
1902/**
1903 * Ensures that all rendering to the object has completed and the object is
1904 * safe to unbind from the GTT or access from the CPU.
1905 */
1906static int
2cf34d7b
CW
1907i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1908 bool interruptible)
673a394b
EA
1909{
1910 struct drm_device *dev = obj->dev;
23010e43 1911 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1912 int ret;
1913
e47c68e9
EA
1914 /* This function only exists to support waiting for existing rendering,
1915 * not for emitting required flushes.
673a394b 1916 */
e47c68e9 1917 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
673a394b
EA
1918
1919 /* If there is rendering queued on the buffer being evicted, wait for
1920 * it.
1921 */
1922 if (obj_priv->active) {
1923#if WATCH_BUF
1924 DRM_INFO("%s: object %p wait for seqno %08x\n",
1925 __func__, obj, obj_priv->last_rendering_seqno);
1926#endif
2cf34d7b
CW
1927 ret = i915_do_wait_request(dev,
1928 obj_priv->last_rendering_seqno,
1929 interruptible,
1930 obj_priv->ring);
1931 if (ret)
673a394b
EA
1932 return ret;
1933 }
1934
1935 return 0;
1936}
1937
1938/**
1939 * Unbinds an object from the GTT aperture.
1940 */
0f973f27 1941int
673a394b
EA
1942i915_gem_object_unbind(struct drm_gem_object *obj)
1943{
1944 struct drm_device *dev = obj->dev;
23010e43 1945 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1946 int ret = 0;
1947
1948#if WATCH_BUF
1949 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1950 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1951#endif
1952 if (obj_priv->gtt_space == NULL)
1953 return 0;
1954
1955 if (obj_priv->pin_count != 0) {
1956 DRM_ERROR("Attempting to unbind pinned buffer\n");
1957 return -EINVAL;
1958 }
1959
5323fd04
EA
1960 /* blow away mappings if mapped through GTT */
1961 i915_gem_release_mmap(obj);
1962
673a394b
EA
1963 /* Move the object to the CPU domain to ensure that
1964 * any possible CPU writes while it's not in the GTT
1965 * are flushed when we go to remap it. This will
1966 * also ensure that all pending GPU writes are finished
1967 * before we unbind.
1968 */
e47c68e9 1969 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
8dc1775d 1970 if (ret == -ERESTARTSYS)
673a394b 1971 return ret;
8dc1775d
CW
1972 /* Continue on if we fail due to EIO, the GPU is hung so we
1973 * should be safe and we need to cleanup or else we might
1974 * cause memory corruption through use-after-free.
1975 */
673a394b 1976
96b47b65
DV
1977 /* release the fence reg _after_ flushing */
1978 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1979 i915_gem_clear_fence_reg(obj);
1980
673a394b
EA
1981 if (obj_priv->agp_mem != NULL) {
1982 drm_unbind_agp(obj_priv->agp_mem);
1983 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1984 obj_priv->agp_mem = NULL;
1985 }
1986
856fa198 1987 i915_gem_object_put_pages(obj);
a32808c0 1988 BUG_ON(obj_priv->pages_refcount);
673a394b
EA
1989
1990 if (obj_priv->gtt_space) {
1991 atomic_dec(&dev->gtt_count);
1992 atomic_sub(obj->size, &dev->gtt_memory);
1993
1994 drm_mm_put_block(obj_priv->gtt_space);
1995 obj_priv->gtt_space = NULL;
1996 }
1997
1998 /* Remove ourselves from the LRU list if present. */
1999 if (!list_empty(&obj_priv->list))
2000 list_del_init(&obj_priv->list);
2001
963b4836
CW
2002 if (i915_gem_object_is_purgeable(obj_priv))
2003 i915_gem_object_truncate(obj);
2004
1c5d22f7
CW
2005 trace_i915_gem_object_unbind(obj);
2006
8dc1775d 2007 return ret;
673a394b
EA
2008}
2009
b47eb4a2 2010int
4df2faf4
DV
2011i915_gpu_idle(struct drm_device *dev)
2012{
2013 drm_i915_private_t *dev_priv = dev->dev_private;
2014 bool lists_empty;
852835f3 2015 int ret;
4df2faf4 2016
d1b851fc
ZN
2017 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2018 list_empty(&dev_priv->render_ring.active_list) &&
2019 (!HAS_BSD(dev) ||
2020 list_empty(&dev_priv->bsd_ring.active_list)));
4df2faf4
DV
2021 if (lists_empty)
2022 return 0;
2023
2024 /* Flush everything onto the inactive list. */
2025 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
4fc6ee76
DV
2026
2027 ret = i915_wait_request(dev,
2028 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2029 &dev_priv->render_ring);
8a1a49f9
DV
2030 if (ret)
2031 return ret;
d1b851fc
ZN
2032
2033 if (HAS_BSD(dev)) {
4fc6ee76
DV
2034 ret = i915_wait_request(dev,
2035 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2036 &dev_priv->bsd_ring);
d1b851fc
ZN
2037 if (ret)
2038 return ret;
2039 }
2040
8a1a49f9 2041 return 0;
4df2faf4
DV
2042}
2043
6911a9b8 2044int
4bdadb97
CW
2045i915_gem_object_get_pages(struct drm_gem_object *obj,
2046 gfp_t gfpmask)
673a394b 2047{
23010e43 2048 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2049 int page_count, i;
2050 struct address_space *mapping;
2051 struct inode *inode;
2052 struct page *page;
673a394b 2053
778c3544
DV
2054 BUG_ON(obj_priv->pages_refcount
2055 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2056
856fa198 2057 if (obj_priv->pages_refcount++ != 0)
673a394b
EA
2058 return 0;
2059
2060 /* Get the list of pages out of our struct file. They'll be pinned
2061 * at this point until we release them.
2062 */
2063 page_count = obj->size / PAGE_SIZE;
856fa198 2064 BUG_ON(obj_priv->pages != NULL);
8e7d2b2c 2065 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
856fa198 2066 if (obj_priv->pages == NULL) {
856fa198 2067 obj_priv->pages_refcount--;
673a394b
EA
2068 return -ENOMEM;
2069 }
2070
2071 inode = obj->filp->f_path.dentry->d_inode;
2072 mapping = inode->i_mapping;
2073 for (i = 0; i < page_count; i++) {
4bdadb97 2074 page = read_cache_page_gfp(mapping, i,
985b823b 2075 GFP_HIGHUSER |
4bdadb97 2076 __GFP_COLD |
cd9f040d 2077 __GFP_RECLAIMABLE |
4bdadb97 2078 gfpmask);
1f2b1013
CW
2079 if (IS_ERR(page))
2080 goto err_pages;
2081
856fa198 2082 obj_priv->pages[i] = page;
673a394b 2083 }
280b713b
EA
2084
2085 if (obj_priv->tiling_mode != I915_TILING_NONE)
2086 i915_gem_object_do_bit_17_swizzle(obj);
2087
673a394b 2088 return 0;
1f2b1013
CW
2089
2090err_pages:
2091 while (i--)
2092 page_cache_release(obj_priv->pages[i]);
2093
2094 drm_free_large(obj_priv->pages);
2095 obj_priv->pages = NULL;
2096 obj_priv->pages_refcount--;
2097 return PTR_ERR(page);
673a394b
EA
2098}
2099
4e901fdc
EA
2100static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2101{
2102 struct drm_gem_object *obj = reg->obj;
2103 struct drm_device *dev = obj->dev;
2104 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2105 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4e901fdc
EA
2106 int regnum = obj_priv->fence_reg;
2107 uint64_t val;
2108
2109 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2110 0xfffff000) << 32;
2111 val |= obj_priv->gtt_offset & 0xfffff000;
2112 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2113 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2114
2115 if (obj_priv->tiling_mode == I915_TILING_Y)
2116 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2117 val |= I965_FENCE_REG_VALID;
2118
2119 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2120}
2121
de151cf6
JB
2122static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2123{
2124 struct drm_gem_object *obj = reg->obj;
2125 struct drm_device *dev = obj->dev;
2126 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2127 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2128 int regnum = obj_priv->fence_reg;
2129 uint64_t val;
2130
2131 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2132 0xfffff000) << 32;
2133 val |= obj_priv->gtt_offset & 0xfffff000;
2134 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2135 if (obj_priv->tiling_mode == I915_TILING_Y)
2136 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2137 val |= I965_FENCE_REG_VALID;
2138
2139 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2140}
2141
2142static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2143{
2144 struct drm_gem_object *obj = reg->obj;
2145 struct drm_device *dev = obj->dev;
2146 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2147 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2148 int regnum = obj_priv->fence_reg;
0f973f27 2149 int tile_width;
dc529a4f 2150 uint32_t fence_reg, val;
de151cf6
JB
2151 uint32_t pitch_val;
2152
2153 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2154 (obj_priv->gtt_offset & (obj->size - 1))) {
f06da264 2155 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
0f973f27 2156 __func__, obj_priv->gtt_offset, obj->size);
de151cf6
JB
2157 return;
2158 }
2159
0f973f27
JB
2160 if (obj_priv->tiling_mode == I915_TILING_Y &&
2161 HAS_128_BYTE_Y_TILING(dev))
2162 tile_width = 128;
de151cf6 2163 else
0f973f27
JB
2164 tile_width = 512;
2165
2166 /* Note: pitch better be a power of two tile widths */
2167 pitch_val = obj_priv->stride / tile_width;
2168 pitch_val = ffs(pitch_val) - 1;
de151cf6 2169
c36a2a6d
DV
2170 if (obj_priv->tiling_mode == I915_TILING_Y &&
2171 HAS_128_BYTE_Y_TILING(dev))
2172 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2173 else
2174 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2175
de151cf6
JB
2176 val = obj_priv->gtt_offset;
2177 if (obj_priv->tiling_mode == I915_TILING_Y)
2178 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2179 val |= I915_FENCE_SIZE_BITS(obj->size);
2180 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2181 val |= I830_FENCE_REG_VALID;
2182
dc529a4f
EA
2183 if (regnum < 8)
2184 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2185 else
2186 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2187 I915_WRITE(fence_reg, val);
de151cf6
JB
2188}
2189
2190static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2191{
2192 struct drm_gem_object *obj = reg->obj;
2193 struct drm_device *dev = obj->dev;
2194 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2195 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2196 int regnum = obj_priv->fence_reg;
2197 uint32_t val;
2198 uint32_t pitch_val;
8d7773a3 2199 uint32_t fence_size_bits;
de151cf6 2200
8d7773a3 2201 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
de151cf6 2202 (obj_priv->gtt_offset & (obj->size - 1))) {
8d7773a3 2203 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
0f973f27 2204 __func__, obj_priv->gtt_offset);
de151cf6
JB
2205 return;
2206 }
2207
e76a16de
EA
2208 pitch_val = obj_priv->stride / 128;
2209 pitch_val = ffs(pitch_val) - 1;
2210 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2211
de151cf6
JB
2212 val = obj_priv->gtt_offset;
2213 if (obj_priv->tiling_mode == I915_TILING_Y)
2214 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
8d7773a3
DV
2215 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2216 WARN_ON(fence_size_bits & ~0x00000f00);
2217 val |= fence_size_bits;
de151cf6
JB
2218 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2219 val |= I830_FENCE_REG_VALID;
2220
2221 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
de151cf6
JB
2222}
2223
2cf34d7b
CW
2224static int i915_find_fence_reg(struct drm_device *dev,
2225 bool interruptible)
ae3db24a
DV
2226{
2227 struct drm_i915_fence_reg *reg = NULL;
2228 struct drm_i915_gem_object *obj_priv = NULL;
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230 struct drm_gem_object *obj = NULL;
2231 int i, avail, ret;
2232
2233 /* First try to find a free reg */
2234 avail = 0;
2235 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2236 reg = &dev_priv->fence_regs[i];
2237 if (!reg->obj)
2238 return i;
2239
23010e43 2240 obj_priv = to_intel_bo(reg->obj);
ae3db24a
DV
2241 if (!obj_priv->pin_count)
2242 avail++;
2243 }
2244
2245 if (avail == 0)
2246 return -ENOSPC;
2247
2248 /* None available, try to steal one or wait for a user to finish */
2249 i = I915_FENCE_REG_NONE;
007cc8ac
DV
2250 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2251 lru_list) {
2252 obj = reg->obj;
2253 obj_priv = to_intel_bo(obj);
ae3db24a
DV
2254
2255 if (obj_priv->pin_count)
2256 continue;
2257
2258 /* found one! */
2259 i = obj_priv->fence_reg;
2260 break;
2261 }
2262
2263 BUG_ON(i == I915_FENCE_REG_NONE);
2264
2265 /* We only have a reference on obj from the active list. put_fence_reg
2266 * might drop that one, causing a use-after-free in it. So hold a
2267 * private reference to obj like the other callers of put_fence_reg
2268 * (set_tiling ioctl) do. */
2269 drm_gem_object_reference(obj);
2cf34d7b 2270 ret = i915_gem_object_put_fence_reg(obj, interruptible);
ae3db24a
DV
2271 drm_gem_object_unreference(obj);
2272 if (ret != 0)
2273 return ret;
2274
2275 return i;
2276}
2277
de151cf6
JB
2278/**
2279 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2280 * @obj: object to map through a fence reg
2281 *
2282 * When mapping objects through the GTT, userspace wants to be able to write
2283 * to them without having to worry about swizzling if the object is tiled.
2284 *
2285 * This function walks the fence regs looking for a free one for @obj,
2286 * stealing one if it can't find any.
2287 *
2288 * It then sets up the reg based on the object's properties: address, pitch
2289 * and tiling format.
2290 */
8c4b8c3f 2291int
2cf34d7b
CW
2292i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2293 bool interruptible)
de151cf6
JB
2294{
2295 struct drm_device *dev = obj->dev;
79e53945 2296 struct drm_i915_private *dev_priv = dev->dev_private;
23010e43 2297 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2298 struct drm_i915_fence_reg *reg = NULL;
ae3db24a 2299 int ret;
de151cf6 2300
a09ba7fa
EA
2301 /* Just update our place in the LRU if our fence is getting used. */
2302 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
2303 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2304 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa
EA
2305 return 0;
2306 }
2307
de151cf6
JB
2308 switch (obj_priv->tiling_mode) {
2309 case I915_TILING_NONE:
2310 WARN(1, "allocating a fence for non-tiled object?\n");
2311 break;
2312 case I915_TILING_X:
0f973f27
JB
2313 if (!obj_priv->stride)
2314 return -EINVAL;
2315 WARN((obj_priv->stride & (512 - 1)),
2316 "object 0x%08x is X tiled but has non-512B pitch\n",
2317 obj_priv->gtt_offset);
de151cf6
JB
2318 break;
2319 case I915_TILING_Y:
0f973f27
JB
2320 if (!obj_priv->stride)
2321 return -EINVAL;
2322 WARN((obj_priv->stride & (128 - 1)),
2323 "object 0x%08x is Y tiled but has non-128B pitch\n",
2324 obj_priv->gtt_offset);
de151cf6
JB
2325 break;
2326 }
2327
2cf34d7b 2328 ret = i915_find_fence_reg(dev, interruptible);
ae3db24a
DV
2329 if (ret < 0)
2330 return ret;
de151cf6 2331
ae3db24a
DV
2332 obj_priv->fence_reg = ret;
2333 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
007cc8ac 2334 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa 2335
de151cf6
JB
2336 reg->obj = obj;
2337
e259befd
CW
2338 switch (INTEL_INFO(dev)->gen) {
2339 case 6:
4e901fdc 2340 sandybridge_write_fence_reg(reg);
e259befd
CW
2341 break;
2342 case 5:
2343 case 4:
de151cf6 2344 i965_write_fence_reg(reg);
e259befd
CW
2345 break;
2346 case 3:
de151cf6 2347 i915_write_fence_reg(reg);
e259befd
CW
2348 break;
2349 case 2:
de151cf6 2350 i830_write_fence_reg(reg);
e259befd
CW
2351 break;
2352 }
d9ddcb96 2353
ae3db24a
DV
2354 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2355 obj_priv->tiling_mode);
1c5d22f7 2356
d9ddcb96 2357 return 0;
de151cf6
JB
2358}
2359
2360/**
2361 * i915_gem_clear_fence_reg - clear out fence register info
2362 * @obj: object to clear
2363 *
2364 * Zeroes out the fence register itself and clears out the associated
2365 * data structures in dev_priv and obj_priv.
2366 */
2367static void
2368i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2369{
2370 struct drm_device *dev = obj->dev;
79e53945 2371 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2372 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
007cc8ac
DV
2373 struct drm_i915_fence_reg *reg =
2374 &dev_priv->fence_regs[obj_priv->fence_reg];
e259befd 2375 uint32_t fence_reg;
de151cf6 2376
e259befd
CW
2377 switch (INTEL_INFO(dev)->gen) {
2378 case 6:
4e901fdc
EA
2379 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2380 (obj_priv->fence_reg * 8), 0);
e259befd
CW
2381 break;
2382 case 5:
2383 case 4:
de151cf6 2384 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
e259befd
CW
2385 break;
2386 case 3:
2387 if (obj_priv->fence_reg > 8)
2388 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
dc529a4f 2389 else
e259befd
CW
2390 case 2:
2391 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
dc529a4f
EA
2392
2393 I915_WRITE(fence_reg, 0);
e259befd 2394 break;
dc529a4f 2395 }
de151cf6 2396
007cc8ac 2397 reg->obj = NULL;
de151cf6 2398 obj_priv->fence_reg = I915_FENCE_REG_NONE;
007cc8ac 2399 list_del_init(&reg->lru_list);
de151cf6
JB
2400}
2401
52dc7d32
CW
2402/**
2403 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2404 * to the buffer to finish, and then resets the fence register.
2405 * @obj: tiled object holding a fence register.
2cf34d7b 2406 * @bool: whether the wait upon the fence is interruptible
52dc7d32
CW
2407 *
2408 * Zeroes out the fence register itself and clears out the associated
2409 * data structures in dev_priv and obj_priv.
2410 */
2411int
2cf34d7b
CW
2412i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2413 bool interruptible)
52dc7d32
CW
2414{
2415 struct drm_device *dev = obj->dev;
23010e43 2416 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
52dc7d32
CW
2417
2418 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2419 return 0;
2420
10ae9bd2
DV
2421 /* If we've changed tiling, GTT-mappings of the object
2422 * need to re-fault to ensure that the correct fence register
2423 * setup is in place.
2424 */
2425 i915_gem_release_mmap(obj);
2426
52dc7d32
CW
2427 /* On the i915, GPU access to tiled buffers is via a fence,
2428 * therefore we must wait for any outstanding access to complete
2429 * before clearing the fence.
2430 */
a6c45cf0 2431 if (INTEL_INFO(dev)->gen < 4) {
52dc7d32
CW
2432 int ret;
2433
2cf34d7b 2434 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
0bc23aad
CW
2435 if (ret)
2436 return ret;
2437
2cf34d7b 2438 ret = i915_gem_object_wait_rendering(obj, interruptible);
0bc23aad 2439 if (ret)
52dc7d32
CW
2440 return ret;
2441 }
2442
4a726612 2443 i915_gem_object_flush_gtt_write_domain(obj);
0bc23aad 2444 i915_gem_clear_fence_reg(obj);
52dc7d32
CW
2445
2446 return 0;
2447}
2448
673a394b
EA
2449/**
2450 * Finds free space in the GTT aperture and binds the object there.
2451 */
2452static int
2453i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2454{
2455 struct drm_device *dev = obj->dev;
2456 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2457 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 2458 struct drm_mm_node *free_space;
4bdadb97 2459 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
07f73f69 2460 int ret;
673a394b 2461
bb6baf76 2462 if (obj_priv->madv != I915_MADV_WILLNEED) {
3ef94daa
CW
2463 DRM_ERROR("Attempting to bind a purgeable object\n");
2464 return -EINVAL;
2465 }
2466
673a394b 2467 if (alignment == 0)
0f973f27 2468 alignment = i915_gem_get_gtt_alignment(obj);
8d7773a3 2469 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
673a394b
EA
2470 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2471 return -EINVAL;
2472 }
2473
654fc607
CW
2474 /* If the object is bigger than the entire aperture, reject it early
2475 * before evicting everything in a vain attempt to find space.
2476 */
2477 if (obj->size > dev->gtt_total) {
2478 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2479 return -E2BIG;
2480 }
2481
673a394b
EA
2482 search_free:
2483 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2484 obj->size, alignment, 0);
2485 if (free_space != NULL) {
2486 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2487 alignment);
db3307a9 2488 if (obj_priv->gtt_space != NULL)
673a394b 2489 obj_priv->gtt_offset = obj_priv->gtt_space->start;
673a394b
EA
2490 }
2491 if (obj_priv->gtt_space == NULL) {
2492 /* If the gtt is empty and we're still having trouble
2493 * fitting our object in, we're out of memory.
2494 */
2495#if WATCH_LRU
2496 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2497#endif
0108a3ed 2498 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2499 if (ret)
673a394b 2500 return ret;
9731129c 2501
673a394b
EA
2502 goto search_free;
2503 }
2504
2505#if WATCH_BUF
cfd43c02 2506 DRM_INFO("Binding object of size %zd at 0x%08x\n",
673a394b
EA
2507 obj->size, obj_priv->gtt_offset);
2508#endif
4bdadb97 2509 ret = i915_gem_object_get_pages(obj, gfpmask);
673a394b
EA
2510 if (ret) {
2511 drm_mm_put_block(obj_priv->gtt_space);
2512 obj_priv->gtt_space = NULL;
07f73f69
CW
2513
2514 if (ret == -ENOMEM) {
2515 /* first try to clear up some space from the GTT */
0108a3ed
DV
2516 ret = i915_gem_evict_something(dev, obj->size,
2517 alignment);
07f73f69 2518 if (ret) {
07f73f69 2519 /* now try to shrink everyone else */
4bdadb97
CW
2520 if (gfpmask) {
2521 gfpmask = 0;
2522 goto search_free;
07f73f69
CW
2523 }
2524
2525 return ret;
2526 }
2527
2528 goto search_free;
2529 }
2530
673a394b
EA
2531 return ret;
2532 }
2533
673a394b
EA
2534 /* Create an AGP memory structure pointing at our pages, and bind it
2535 * into the GTT.
2536 */
2537 obj_priv->agp_mem = drm_agp_bind_pages(dev,
856fa198 2538 obj_priv->pages,
07f73f69 2539 obj->size >> PAGE_SHIFT,
ba1eb1d8
KP
2540 obj_priv->gtt_offset,
2541 obj_priv->agp_type);
673a394b 2542 if (obj_priv->agp_mem == NULL) {
856fa198 2543 i915_gem_object_put_pages(obj);
673a394b
EA
2544 drm_mm_put_block(obj_priv->gtt_space);
2545 obj_priv->gtt_space = NULL;
07f73f69 2546
0108a3ed 2547 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2548 if (ret)
07f73f69 2549 return ret;
07f73f69
CW
2550
2551 goto search_free;
673a394b
EA
2552 }
2553 atomic_inc(&dev->gtt_count);
2554 atomic_add(obj->size, &dev->gtt_memory);
2555
bf1a1092
CW
2556 /* keep track of bounds object by adding it to the inactive list */
2557 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2558
673a394b
EA
2559 /* Assert that the object is not currently in any GPU domain. As it
2560 * wasn't in the GTT, there shouldn't be any way it could have been in
2561 * a GPU cache
2562 */
21d509e3
CW
2563 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2564 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
673a394b 2565
1c5d22f7
CW
2566 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2567
673a394b
EA
2568 return 0;
2569}
2570
2571void
2572i915_gem_clflush_object(struct drm_gem_object *obj)
2573{
23010e43 2574 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2575
2576 /* If we don't have a page list set up, then we're not pinned
2577 * to GPU, and we can ignore the cache flush because it'll happen
2578 * again at bind time.
2579 */
856fa198 2580 if (obj_priv->pages == NULL)
673a394b
EA
2581 return;
2582
1c5d22f7 2583 trace_i915_gem_object_clflush(obj);
cfa16a0d 2584
856fa198 2585 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
673a394b
EA
2586}
2587
e47c68e9 2588/** Flushes any GPU write domain for the object if it's dirty. */
2dafb1e0 2589static int
ba3d8d74
DV
2590i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2591 bool pipelined)
e47c68e9
EA
2592{
2593 struct drm_device *dev = obj->dev;
1c5d22f7 2594 uint32_t old_write_domain;
e47c68e9
EA
2595
2596 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2dafb1e0 2597 return 0;
e47c68e9
EA
2598
2599 /* Queue the GPU write cache flushing we need. */
1c5d22f7 2600 old_write_domain = obj->write_domain;
e47c68e9 2601 i915_gem_flush(dev, 0, obj->write_domain);
48b956c5 2602 BUG_ON(obj->write_domain);
1c5d22f7
CW
2603
2604 trace_i915_gem_object_change_domain(obj,
2605 obj->read_domains,
2606 old_write_domain);
ba3d8d74
DV
2607
2608 if (pipelined)
2609 return 0;
2610
2cf34d7b 2611 return i915_gem_object_wait_rendering(obj, true);
e47c68e9
EA
2612}
2613
2614/** Flushes the GTT write domain for the object if it's dirty. */
2615static void
2616i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2617{
1c5d22f7
CW
2618 uint32_t old_write_domain;
2619
e47c68e9
EA
2620 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2621 return;
2622
2623 /* No actual flushing is required for the GTT write domain. Writes
2624 * to it immediately go to main memory as far as we know, so there's
2625 * no chipset flush. It also doesn't land in render cache.
2626 */
1c5d22f7 2627 old_write_domain = obj->write_domain;
e47c68e9 2628 obj->write_domain = 0;
1c5d22f7
CW
2629
2630 trace_i915_gem_object_change_domain(obj,
2631 obj->read_domains,
2632 old_write_domain);
e47c68e9
EA
2633}
2634
2635/** Flushes the CPU write domain for the object if it's dirty. */
2636static void
2637i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2638{
2639 struct drm_device *dev = obj->dev;
1c5d22f7 2640 uint32_t old_write_domain;
e47c68e9
EA
2641
2642 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2643 return;
2644
2645 i915_gem_clflush_object(obj);
2646 drm_agp_chipset_flush(dev);
1c5d22f7 2647 old_write_domain = obj->write_domain;
e47c68e9 2648 obj->write_domain = 0;
1c5d22f7
CW
2649
2650 trace_i915_gem_object_change_domain(obj,
2651 obj->read_domains,
2652 old_write_domain);
e47c68e9
EA
2653}
2654
2ef7eeaa
EA
2655/**
2656 * Moves a single object to the GTT read, and possibly write domain.
2657 *
2658 * This function returns when the move is complete, including waiting on
2659 * flushes to occur.
2660 */
79e53945 2661int
2ef7eeaa
EA
2662i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2663{
23010e43 2664 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 2665 uint32_t old_write_domain, old_read_domains;
e47c68e9 2666 int ret;
2ef7eeaa 2667
02354392
EA
2668 /* Not valid to be called on unbound objects. */
2669 if (obj_priv->gtt_space == NULL)
2670 return -EINVAL;
2671
ba3d8d74 2672 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2673 if (ret != 0)
2674 return ret;
2675
7213342d 2676 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 2677
ba3d8d74 2678 if (write) {
2cf34d7b 2679 ret = i915_gem_object_wait_rendering(obj, true);
ba3d8d74
DV
2680 if (ret)
2681 return ret;
ba3d8d74 2682 }
2ef7eeaa 2683
7213342d
CW
2684 old_write_domain = obj->write_domain;
2685 old_read_domains = obj->read_domains;
2ef7eeaa 2686
e47c68e9
EA
2687 /* It should now be out of any other write domains, and we can update
2688 * the domain values for our changes.
2689 */
2690 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2691 obj->read_domains |= I915_GEM_DOMAIN_GTT;
2692 if (write) {
7213342d 2693 obj->read_domains = I915_GEM_DOMAIN_GTT;
e47c68e9
EA
2694 obj->write_domain = I915_GEM_DOMAIN_GTT;
2695 obj_priv->dirty = 1;
2ef7eeaa
EA
2696 }
2697
1c5d22f7
CW
2698 trace_i915_gem_object_change_domain(obj,
2699 old_read_domains,
2700 old_write_domain);
2701
e47c68e9
EA
2702 return 0;
2703}
2704
b9241ea3
ZW
2705/*
2706 * Prepare buffer for display plane. Use uninterruptible for possible flush
2707 * wait, as in modesetting process we're not supposed to be interrupted.
2708 */
2709int
48b956c5
CW
2710i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2711 bool pipelined)
b9241ea3 2712{
23010e43 2713 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ba3d8d74 2714 uint32_t old_read_domains;
b9241ea3
ZW
2715 int ret;
2716
2717 /* Not valid to be called on unbound objects. */
2718 if (obj_priv->gtt_space == NULL)
2719 return -EINVAL;
2720
48b956c5
CW
2721 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2722 if (ret)
e35a41de 2723 return ret;
b9241ea3 2724
b118c1e3
CW
2725 i915_gem_object_flush_cpu_write_domain(obj);
2726
b9241ea3 2727 old_read_domains = obj->read_domains;
b118c1e3 2728 obj->read_domains = I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
2729
2730 trace_i915_gem_object_change_domain(obj,
2731 old_read_domains,
ba3d8d74 2732 obj->write_domain);
b9241ea3
ZW
2733
2734 return 0;
2735}
2736
e47c68e9
EA
2737/**
2738 * Moves a single object to the CPU read, and possibly write domain.
2739 *
2740 * This function returns when the move is complete, including waiting on
2741 * flushes to occur.
2742 */
2743static int
2744i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2745{
1c5d22f7 2746 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
2747 int ret;
2748
ba3d8d74 2749 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2750 if (ret != 0)
2751 return ret;
2ef7eeaa 2752
e47c68e9 2753 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 2754
e47c68e9
EA
2755 /* If we have a partially-valid cache of the object in the CPU,
2756 * finish invalidating it and free the per-page flags.
2ef7eeaa 2757 */
e47c68e9 2758 i915_gem_object_set_to_full_cpu_read_domain(obj);
2ef7eeaa 2759
7213342d 2760 if (write) {
2cf34d7b 2761 ret = i915_gem_object_wait_rendering(obj, true);
7213342d
CW
2762 if (ret)
2763 return ret;
2764 }
2765
1c5d22f7
CW
2766 old_write_domain = obj->write_domain;
2767 old_read_domains = obj->read_domains;
2768
e47c68e9
EA
2769 /* Flush the CPU cache if it's still invalid. */
2770 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2ef7eeaa 2771 i915_gem_clflush_object(obj);
2ef7eeaa 2772
e47c68e9 2773 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
2774 }
2775
2776 /* It should now be out of any other write domains, and we can update
2777 * the domain values for our changes.
2778 */
e47c68e9
EA
2779 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2780
2781 /* If we're writing through the CPU, then the GPU read domains will
2782 * need to be invalidated at next use.
2783 */
2784 if (write) {
2785 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2786 obj->write_domain = I915_GEM_DOMAIN_CPU;
2787 }
2ef7eeaa 2788
1c5d22f7
CW
2789 trace_i915_gem_object_change_domain(obj,
2790 old_read_domains,
2791 old_write_domain);
2792
2ef7eeaa
EA
2793 return 0;
2794}
2795
673a394b
EA
2796/*
2797 * Set the next domain for the specified object. This
2798 * may not actually perform the necessary flushing/invaliding though,
2799 * as that may want to be batched with other set_domain operations
2800 *
2801 * This is (we hope) the only really tricky part of gem. The goal
2802 * is fairly simple -- track which caches hold bits of the object
2803 * and make sure they remain coherent. A few concrete examples may
2804 * help to explain how it works. For shorthand, we use the notation
2805 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2806 * a pair of read and write domain masks.
2807 *
2808 * Case 1: the batch buffer
2809 *
2810 * 1. Allocated
2811 * 2. Written by CPU
2812 * 3. Mapped to GTT
2813 * 4. Read by GPU
2814 * 5. Unmapped from GTT
2815 * 6. Freed
2816 *
2817 * Let's take these a step at a time
2818 *
2819 * 1. Allocated
2820 * Pages allocated from the kernel may still have
2821 * cache contents, so we set them to (CPU, CPU) always.
2822 * 2. Written by CPU (using pwrite)
2823 * The pwrite function calls set_domain (CPU, CPU) and
2824 * this function does nothing (as nothing changes)
2825 * 3. Mapped by GTT
2826 * This function asserts that the object is not
2827 * currently in any GPU-based read or write domains
2828 * 4. Read by GPU
2829 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2830 * As write_domain is zero, this function adds in the
2831 * current read domains (CPU+COMMAND, 0).
2832 * flush_domains is set to CPU.
2833 * invalidate_domains is set to COMMAND
2834 * clflush is run to get data out of the CPU caches
2835 * then i915_dev_set_domain calls i915_gem_flush to
2836 * emit an MI_FLUSH and drm_agp_chipset_flush
2837 * 5. Unmapped from GTT
2838 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2839 * flush_domains and invalidate_domains end up both zero
2840 * so no flushing/invalidating happens
2841 * 6. Freed
2842 * yay, done
2843 *
2844 * Case 2: The shared render buffer
2845 *
2846 * 1. Allocated
2847 * 2. Mapped to GTT
2848 * 3. Read/written by GPU
2849 * 4. set_domain to (CPU,CPU)
2850 * 5. Read/written by CPU
2851 * 6. Read/written by GPU
2852 *
2853 * 1. Allocated
2854 * Same as last example, (CPU, CPU)
2855 * 2. Mapped to GTT
2856 * Nothing changes (assertions find that it is not in the GPU)
2857 * 3. Read/written by GPU
2858 * execbuffer calls set_domain (RENDER, RENDER)
2859 * flush_domains gets CPU
2860 * invalidate_domains gets GPU
2861 * clflush (obj)
2862 * MI_FLUSH and drm_agp_chipset_flush
2863 * 4. set_domain (CPU, CPU)
2864 * flush_domains gets GPU
2865 * invalidate_domains gets CPU
2866 * wait_rendering (obj) to make sure all drawing is complete.
2867 * This will include an MI_FLUSH to get the data from GPU
2868 * to memory
2869 * clflush (obj) to invalidate the CPU cache
2870 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2871 * 5. Read/written by CPU
2872 * cache lines are loaded and dirtied
2873 * 6. Read written by GPU
2874 * Same as last GPU access
2875 *
2876 * Case 3: The constant buffer
2877 *
2878 * 1. Allocated
2879 * 2. Written by CPU
2880 * 3. Read by GPU
2881 * 4. Updated (written) by CPU again
2882 * 5. Read by GPU
2883 *
2884 * 1. Allocated
2885 * (CPU, CPU)
2886 * 2. Written by CPU
2887 * (CPU, CPU)
2888 * 3. Read by GPU
2889 * (CPU+RENDER, 0)
2890 * flush_domains = CPU
2891 * invalidate_domains = RENDER
2892 * clflush (obj)
2893 * MI_FLUSH
2894 * drm_agp_chipset_flush
2895 * 4. Updated (written) by CPU again
2896 * (CPU, CPU)
2897 * flush_domains = 0 (no previous write domain)
2898 * invalidate_domains = 0 (no new read domains)
2899 * 5. Read by GPU
2900 * (CPU+RENDER, 0)
2901 * flush_domains = CPU
2902 * invalidate_domains = RENDER
2903 * clflush (obj)
2904 * MI_FLUSH
2905 * drm_agp_chipset_flush
2906 */
c0d90829 2907static void
8b0e378a 2908i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
673a394b
EA
2909{
2910 struct drm_device *dev = obj->dev;
23010e43 2911 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2912 uint32_t invalidate_domains = 0;
2913 uint32_t flush_domains = 0;
1c5d22f7 2914 uint32_t old_read_domains;
e47c68e9 2915
8b0e378a
EA
2916 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2917 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
673a394b 2918
652c393a
JB
2919 intel_mark_busy(dev, obj);
2920
673a394b
EA
2921#if WATCH_BUF
2922 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2923 __func__, obj,
8b0e378a
EA
2924 obj->read_domains, obj->pending_read_domains,
2925 obj->write_domain, obj->pending_write_domain);
673a394b
EA
2926#endif
2927 /*
2928 * If the object isn't moving to a new write domain,
2929 * let the object stay in multiple read domains
2930 */
8b0e378a
EA
2931 if (obj->pending_write_domain == 0)
2932 obj->pending_read_domains |= obj->read_domains;
673a394b
EA
2933 else
2934 obj_priv->dirty = 1;
2935
2936 /*
2937 * Flush the current write domain if
2938 * the new read domains don't match. Invalidate
2939 * any read domains which differ from the old
2940 * write domain
2941 */
8b0e378a
EA
2942 if (obj->write_domain &&
2943 obj->write_domain != obj->pending_read_domains) {
673a394b 2944 flush_domains |= obj->write_domain;
8b0e378a
EA
2945 invalidate_domains |=
2946 obj->pending_read_domains & ~obj->write_domain;
673a394b
EA
2947 }
2948 /*
2949 * Invalidate any read caches which may have
2950 * stale data. That is, any new read domains.
2951 */
8b0e378a 2952 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
673a394b
EA
2953 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2954#if WATCH_BUF
2955 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2956 __func__, flush_domains, invalidate_domains);
2957#endif
673a394b
EA
2958 i915_gem_clflush_object(obj);
2959 }
2960
1c5d22f7
CW
2961 old_read_domains = obj->read_domains;
2962
efbeed96
EA
2963 /* The actual obj->write_domain will be updated with
2964 * pending_write_domain after we emit the accumulated flush for all
2965 * of our domain changes in execbuffers (which clears objects'
2966 * write_domains). So if we have a current write domain that we
2967 * aren't changing, set pending_write_domain to that.
2968 */
2969 if (flush_domains == 0 && obj->pending_write_domain == 0)
2970 obj->pending_write_domain = obj->write_domain;
8b0e378a 2971 obj->read_domains = obj->pending_read_domains;
673a394b
EA
2972
2973 dev->invalidate_domains |= invalidate_domains;
2974 dev->flush_domains |= flush_domains;
2975#if WATCH_BUF
2976 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
2977 __func__,
2978 obj->read_domains, obj->write_domain,
2979 dev->invalidate_domains, dev->flush_domains);
2980#endif
1c5d22f7
CW
2981
2982 trace_i915_gem_object_change_domain(obj,
2983 old_read_domains,
2984 obj->write_domain);
673a394b
EA
2985}
2986
2987/**
e47c68e9 2988 * Moves the object from a partially CPU read to a full one.
673a394b 2989 *
e47c68e9
EA
2990 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
2991 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
673a394b 2992 */
e47c68e9
EA
2993static void
2994i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
673a394b 2995{
23010e43 2996 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 2997
e47c68e9
EA
2998 if (!obj_priv->page_cpu_valid)
2999 return;
3000
3001 /* If we're partially in the CPU read domain, finish moving it in.
3002 */
3003 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3004 int i;
3005
3006 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3007 if (obj_priv->page_cpu_valid[i])
3008 continue;
856fa198 3009 drm_clflush_pages(obj_priv->pages + i, 1);
e47c68e9 3010 }
e47c68e9
EA
3011 }
3012
3013 /* Free the page_cpu_valid mappings which are now stale, whether
3014 * or not we've got I915_GEM_DOMAIN_CPU.
3015 */
9a298b2a 3016 kfree(obj_priv->page_cpu_valid);
e47c68e9
EA
3017 obj_priv->page_cpu_valid = NULL;
3018}
3019
3020/**
3021 * Set the CPU read domain on a range of the object.
3022 *
3023 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3024 * not entirely valid. The page_cpu_valid member of the object flags which
3025 * pages have been flushed, and will be respected by
3026 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3027 * of the whole object.
3028 *
3029 * This function returns when the move is complete, including waiting on
3030 * flushes to occur.
3031 */
3032static int
3033i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3034 uint64_t offset, uint64_t size)
3035{
23010e43 3036 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3037 uint32_t old_read_domains;
e47c68e9 3038 int i, ret;
673a394b 3039
e47c68e9
EA
3040 if (offset == 0 && size == obj->size)
3041 return i915_gem_object_set_to_cpu_domain(obj, 0);
673a394b 3042
ba3d8d74 3043 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9 3044 if (ret != 0)
6a47baa6 3045 return ret;
e47c68e9
EA
3046 i915_gem_object_flush_gtt_write_domain(obj);
3047
3048 /* If we're already fully in the CPU read domain, we're done. */
3049 if (obj_priv->page_cpu_valid == NULL &&
3050 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
3051 return 0;
673a394b 3052
e47c68e9
EA
3053 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3054 * newly adding I915_GEM_DOMAIN_CPU
3055 */
673a394b 3056 if (obj_priv->page_cpu_valid == NULL) {
9a298b2a
EA
3057 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3058 GFP_KERNEL);
e47c68e9
EA
3059 if (obj_priv->page_cpu_valid == NULL)
3060 return -ENOMEM;
3061 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3062 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
673a394b
EA
3063
3064 /* Flush the cache on any pages that are still invalid from the CPU's
3065 * perspective.
3066 */
e47c68e9
EA
3067 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3068 i++) {
673a394b
EA
3069 if (obj_priv->page_cpu_valid[i])
3070 continue;
3071
856fa198 3072 drm_clflush_pages(obj_priv->pages + i, 1);
673a394b
EA
3073
3074 obj_priv->page_cpu_valid[i] = 1;
3075 }
3076
e47c68e9
EA
3077 /* It should now be out of any other write domains, and we can update
3078 * the domain values for our changes.
3079 */
3080 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3081
1c5d22f7 3082 old_read_domains = obj->read_domains;
e47c68e9
EA
3083 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3084
1c5d22f7
CW
3085 trace_i915_gem_object_change_domain(obj,
3086 old_read_domains,
3087 obj->write_domain);
3088
673a394b
EA
3089 return 0;
3090}
3091
673a394b
EA
3092/**
3093 * Pin an object to the GTT and evaluate the relocations landing in it.
3094 */
3095static int
3096i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3097 struct drm_file *file_priv,
76446cac 3098 struct drm_i915_gem_exec_object2 *entry,
40a5f0de 3099 struct drm_i915_gem_relocation_entry *relocs)
673a394b
EA
3100{
3101 struct drm_device *dev = obj->dev;
0839ccb8 3102 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 3103 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 3104 int i, ret;
0839ccb8 3105 void __iomem *reloc_page;
76446cac
JB
3106 bool need_fence;
3107
3108 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3109 obj_priv->tiling_mode != I915_TILING_NONE;
3110
3111 /* Check fence reg constraints and rebind if necessary */
808b24d6
CW
3112 if (need_fence &&
3113 !i915_gem_object_fence_offset_ok(obj,
3114 obj_priv->tiling_mode)) {
3115 ret = i915_gem_object_unbind(obj);
3116 if (ret)
3117 return ret;
3118 }
673a394b
EA
3119
3120 /* Choose the GTT offset for our buffer and put it there. */
3121 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3122 if (ret)
3123 return ret;
3124
76446cac
JB
3125 /*
3126 * Pre-965 chips need a fence register set up in order to
3127 * properly handle blits to/from tiled surfaces.
3128 */
3129 if (need_fence) {
2cf34d7b 3130 ret = i915_gem_object_get_fence_reg(obj, false);
76446cac 3131 if (ret != 0) {
76446cac
JB
3132 i915_gem_object_unpin(obj);
3133 return ret;
3134 }
3135 }
3136
673a394b
EA
3137 entry->offset = obj_priv->gtt_offset;
3138
673a394b
EA
3139 /* Apply the relocations, using the GTT aperture to avoid cache
3140 * flushing requirements.
3141 */
3142 for (i = 0; i < entry->relocation_count; i++) {
40a5f0de 3143 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
673a394b
EA
3144 struct drm_gem_object *target_obj;
3145 struct drm_i915_gem_object *target_obj_priv;
3043c60c
EA
3146 uint32_t reloc_val, reloc_offset;
3147 uint32_t __iomem *reloc_entry;
673a394b 3148
673a394b 3149 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
40a5f0de 3150 reloc->target_handle);
673a394b
EA
3151 if (target_obj == NULL) {
3152 i915_gem_object_unpin(obj);
bf79cb91 3153 return -ENOENT;
673a394b 3154 }
23010e43 3155 target_obj_priv = to_intel_bo(target_obj);
673a394b 3156
8542a0bb
CW
3157#if WATCH_RELOC
3158 DRM_INFO("%s: obj %p offset %08x target %d "
3159 "read %08x write %08x gtt %08x "
3160 "presumed %08x delta %08x\n",
3161 __func__,
3162 obj,
3163 (int) reloc->offset,
3164 (int) reloc->target_handle,
3165 (int) reloc->read_domains,
3166 (int) reloc->write_domain,
3167 (int) target_obj_priv->gtt_offset,
3168 (int) reloc->presumed_offset,
3169 reloc->delta);
3170#endif
3171
673a394b
EA
3172 /* The target buffer should have appeared before us in the
3173 * exec_object list, so it should have a GTT space bound by now.
3174 */
3175 if (target_obj_priv->gtt_space == NULL) {
3176 DRM_ERROR("No GTT space found for object %d\n",
40a5f0de 3177 reloc->target_handle);
673a394b
EA
3178 drm_gem_object_unreference(target_obj);
3179 i915_gem_object_unpin(obj);
3180 return -EINVAL;
3181 }
3182
8542a0bb 3183 /* Validate that the target is in a valid r/w GPU domain */
16edd550
DV
3184 if (reloc->write_domain & (reloc->write_domain - 1)) {
3185 DRM_ERROR("reloc with multiple write domains: "
3186 "obj %p target %d offset %d "
3187 "read %08x write %08x",
3188 obj, reloc->target_handle,
3189 (int) reloc->offset,
3190 reloc->read_domains,
3191 reloc->write_domain);
3192 return -EINVAL;
3193 }
40a5f0de
EA
3194 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3195 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
e47c68e9
EA
3196 DRM_ERROR("reloc with read/write CPU domains: "
3197 "obj %p target %d offset %d "
3198 "read %08x write %08x",
40a5f0de
EA
3199 obj, reloc->target_handle,
3200 (int) reloc->offset,
3201 reloc->read_domains,
3202 reloc->write_domain);
491152b8
CW
3203 drm_gem_object_unreference(target_obj);
3204 i915_gem_object_unpin(obj);
e47c68e9
EA
3205 return -EINVAL;
3206 }
40a5f0de
EA
3207 if (reloc->write_domain && target_obj->pending_write_domain &&
3208 reloc->write_domain != target_obj->pending_write_domain) {
673a394b
EA
3209 DRM_ERROR("Write domain conflict: "
3210 "obj %p target %d offset %d "
3211 "new %08x old %08x\n",
40a5f0de
EA
3212 obj, reloc->target_handle,
3213 (int) reloc->offset,
3214 reloc->write_domain,
673a394b
EA
3215 target_obj->pending_write_domain);
3216 drm_gem_object_unreference(target_obj);
3217 i915_gem_object_unpin(obj);
3218 return -EINVAL;
3219 }
3220
40a5f0de
EA
3221 target_obj->pending_read_domains |= reloc->read_domains;
3222 target_obj->pending_write_domain |= reloc->write_domain;
673a394b
EA
3223
3224 /* If the relocation already has the right value in it, no
3225 * more work needs to be done.
3226 */
40a5f0de 3227 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
673a394b
EA
3228 drm_gem_object_unreference(target_obj);
3229 continue;
3230 }
3231
8542a0bb
CW
3232 /* Check that the relocation address is valid... */
3233 if (reloc->offset > obj->size - 4) {
3234 DRM_ERROR("Relocation beyond object bounds: "
3235 "obj %p target %d offset %d size %d.\n",
3236 obj, reloc->target_handle,
3237 (int) reloc->offset, (int) obj->size);
3238 drm_gem_object_unreference(target_obj);
3239 i915_gem_object_unpin(obj);
3240 return -EINVAL;
3241 }
3242 if (reloc->offset & 3) {
3243 DRM_ERROR("Relocation not 4-byte aligned: "
3244 "obj %p target %d offset %d.\n",
3245 obj, reloc->target_handle,
3246 (int) reloc->offset);
3247 drm_gem_object_unreference(target_obj);
3248 i915_gem_object_unpin(obj);
3249 return -EINVAL;
3250 }
3251
3252 /* and points to somewhere within the target object. */
3253 if (reloc->delta >= target_obj->size) {
3254 DRM_ERROR("Relocation beyond target object bounds: "
3255 "obj %p target %d delta %d size %d.\n",
3256 obj, reloc->target_handle,
3257 (int) reloc->delta, (int) target_obj->size);
3258 drm_gem_object_unreference(target_obj);
3259 i915_gem_object_unpin(obj);
3260 return -EINVAL;
3261 }
3262
2ef7eeaa
EA
3263 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3264 if (ret != 0) {
3265 drm_gem_object_unreference(target_obj);
3266 i915_gem_object_unpin(obj);
3267 return -EINVAL;
673a394b
EA
3268 }
3269
3270 /* Map the page containing the relocation we're going to
3271 * perform.
3272 */
40a5f0de 3273 reloc_offset = obj_priv->gtt_offset + reloc->offset;
0839ccb8
KP
3274 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3275 (reloc_offset &
fca3ec01
CW
3276 ~(PAGE_SIZE - 1)),
3277 KM_USER0);
3043c60c 3278 reloc_entry = (uint32_t __iomem *)(reloc_page +
0839ccb8 3279 (reloc_offset & (PAGE_SIZE - 1)));
40a5f0de 3280 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
673a394b
EA
3281
3282#if WATCH_BUF
3283 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
40a5f0de 3284 obj, (unsigned int) reloc->offset,
673a394b
EA
3285 readl(reloc_entry), reloc_val);
3286#endif
3287 writel(reloc_val, reloc_entry);
fca3ec01 3288 io_mapping_unmap_atomic(reloc_page, KM_USER0);
673a394b 3289
40a5f0de
EA
3290 /* The updated presumed offset for this entry will be
3291 * copied back out to the user.
673a394b 3292 */
40a5f0de 3293 reloc->presumed_offset = target_obj_priv->gtt_offset;
673a394b
EA
3294
3295 drm_gem_object_unreference(target_obj);
3296 }
3297
673a394b
EA
3298#if WATCH_BUF
3299 if (0)
3300 i915_gem_dump_object(obj, 128, __func__, ~0);
3301#endif
3302 return 0;
3303}
3304
673a394b
EA
3305/* Throttle our rendering by waiting until the ring has completed our requests
3306 * emitted over 20 msec ago.
3307 *
b962442e
EA
3308 * Note that if we were to use the current jiffies each time around the loop,
3309 * we wouldn't escape the function with any frames outstanding if the time to
3310 * render a frame was over 20ms.
3311 *
673a394b
EA
3312 * This should get us reasonable parallelism between CPU and GPU but also
3313 * relatively low latency when blocking on a particular request to finish.
3314 */
3315static int
3316i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3317{
3318 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3319 int ret = 0;
b962442e 3320 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
673a394b
EA
3321
3322 mutex_lock(&dev->struct_mutex);
b962442e
EA
3323 while (!list_empty(&i915_file_priv->mm.request_list)) {
3324 struct drm_i915_gem_request *request;
3325
3326 request = list_first_entry(&i915_file_priv->mm.request_list,
3327 struct drm_i915_gem_request,
3328 client_list);
3329
3330 if (time_after_eq(request->emitted_jiffies, recent_enough))
3331 break;
3332
852835f3 3333 ret = i915_wait_request(dev, request->seqno, request->ring);
b962442e
EA
3334 if (ret != 0)
3335 break;
3336 }
673a394b 3337 mutex_unlock(&dev->struct_mutex);
b962442e 3338
673a394b
EA
3339 return ret;
3340}
3341
40a5f0de 3342static int
76446cac 3343i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3344 uint32_t buffer_count,
3345 struct drm_i915_gem_relocation_entry **relocs)
3346{
3347 uint32_t reloc_count = 0, reloc_index = 0, i;
3348 int ret;
3349
3350 *relocs = NULL;
3351 for (i = 0; i < buffer_count; i++) {
3352 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3353 return -EINVAL;
3354 reloc_count += exec_list[i].relocation_count;
3355 }
3356
8e7d2b2c 3357 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
76446cac
JB
3358 if (*relocs == NULL) {
3359 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
40a5f0de 3360 return -ENOMEM;
76446cac 3361 }
40a5f0de
EA
3362
3363 for (i = 0; i < buffer_count; i++) {
3364 struct drm_i915_gem_relocation_entry __user *user_relocs;
3365
3366 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3367
3368 ret = copy_from_user(&(*relocs)[reloc_index],
3369 user_relocs,
3370 exec_list[i].relocation_count *
3371 sizeof(**relocs));
3372 if (ret != 0) {
8e7d2b2c 3373 drm_free_large(*relocs);
40a5f0de 3374 *relocs = NULL;
2bc43b5c 3375 return -EFAULT;
40a5f0de
EA
3376 }
3377
3378 reloc_index += exec_list[i].relocation_count;
3379 }
3380
2bc43b5c 3381 return 0;
40a5f0de
EA
3382}
3383
3384static int
76446cac 3385i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3386 uint32_t buffer_count,
3387 struct drm_i915_gem_relocation_entry *relocs)
3388{
3389 uint32_t reloc_count = 0, i;
2bc43b5c 3390 int ret = 0;
40a5f0de 3391
93533c29
CW
3392 if (relocs == NULL)
3393 return 0;
3394
40a5f0de
EA
3395 for (i = 0; i < buffer_count; i++) {
3396 struct drm_i915_gem_relocation_entry __user *user_relocs;
2bc43b5c 3397 int unwritten;
40a5f0de
EA
3398
3399 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3400
2bc43b5c
FM
3401 unwritten = copy_to_user(user_relocs,
3402 &relocs[reloc_count],
3403 exec_list[i].relocation_count *
3404 sizeof(*relocs));
3405
3406 if (unwritten) {
3407 ret = -EFAULT;
3408 goto err;
40a5f0de
EA
3409 }
3410
3411 reloc_count += exec_list[i].relocation_count;
3412 }
3413
2bc43b5c 3414err:
8e7d2b2c 3415 drm_free_large(relocs);
40a5f0de
EA
3416
3417 return ret;
3418}
3419
83d60795 3420static int
76446cac 3421i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
83d60795
CW
3422 uint64_t exec_offset)
3423{
3424 uint32_t exec_start, exec_len;
3425
3426 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3427 exec_len = (uint32_t) exec->batch_len;
3428
3429 if ((exec_start | exec_len) & 0x7)
3430 return -EINVAL;
3431
3432 if (!exec_start)
3433 return -EINVAL;
3434
3435 return 0;
3436}
3437
6b95a207
KH
3438static int
3439i915_gem_wait_for_pending_flip(struct drm_device *dev,
3440 struct drm_gem_object **object_list,
3441 int count)
3442{
3443 drm_i915_private_t *dev_priv = dev->dev_private;
3444 struct drm_i915_gem_object *obj_priv;
3445 DEFINE_WAIT(wait);
3446 int i, ret = 0;
3447
3448 for (;;) {
3449 prepare_to_wait(&dev_priv->pending_flip_queue,
3450 &wait, TASK_INTERRUPTIBLE);
3451 for (i = 0; i < count; i++) {
23010e43 3452 obj_priv = to_intel_bo(object_list[i]);
6b95a207
KH
3453 if (atomic_read(&obj_priv->pending_flip) > 0)
3454 break;
3455 }
3456 if (i == count)
3457 break;
3458
3459 if (!signal_pending(current)) {
3460 mutex_unlock(&dev->struct_mutex);
3461 schedule();
3462 mutex_lock(&dev->struct_mutex);
3463 continue;
3464 }
3465 ret = -ERESTARTSYS;
3466 break;
3467 }
3468 finish_wait(&dev_priv->pending_flip_queue, &wait);
3469
3470 return ret;
3471}
3472
8dc5d147 3473static int
76446cac
JB
3474i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3475 struct drm_file *file_priv,
3476 struct drm_i915_gem_execbuffer2 *args,
3477 struct drm_i915_gem_exec_object2 *exec_list)
673a394b
EA
3478{
3479 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3480 struct drm_gem_object **object_list = NULL;
3481 struct drm_gem_object *batch_obj;
b70d11da 3482 struct drm_i915_gem_object *obj_priv;
201361a5 3483 struct drm_clip_rect *cliprects = NULL;
93533c29 3484 struct drm_i915_gem_relocation_entry *relocs = NULL;
8dc5d147 3485 struct drm_i915_gem_request *request = NULL;
76446cac 3486 int ret = 0, ret2, i, pinned = 0;
673a394b 3487 uint64_t exec_offset;
8a1a49f9 3488 uint32_t seqno, reloc_index;
6b95a207 3489 int pin_tries, flips;
673a394b 3490
852835f3
ZN
3491 struct intel_ring_buffer *ring = NULL;
3492
673a394b
EA
3493#if WATCH_EXEC
3494 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3495 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3496#endif
d1b851fc
ZN
3497 if (args->flags & I915_EXEC_BSD) {
3498 if (!HAS_BSD(dev)) {
3499 DRM_ERROR("execbuf with wrong flag\n");
3500 return -EINVAL;
3501 }
3502 ring = &dev_priv->bsd_ring;
3503 } else {
3504 ring = &dev_priv->render_ring;
3505 }
3506
4f481ed2
EA
3507 if (args->buffer_count < 1) {
3508 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3509 return -EINVAL;
3510 }
c8e0f93a 3511 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
76446cac
JB
3512 if (object_list == NULL) {
3513 DRM_ERROR("Failed to allocate object list for %d buffers\n",
673a394b
EA
3514 args->buffer_count);
3515 ret = -ENOMEM;
3516 goto pre_mutex_err;
3517 }
673a394b 3518
201361a5 3519 if (args->num_cliprects != 0) {
9a298b2a
EA
3520 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3521 GFP_KERNEL);
a40e8d31
OA
3522 if (cliprects == NULL) {
3523 ret = -ENOMEM;
201361a5 3524 goto pre_mutex_err;
a40e8d31 3525 }
201361a5
EA
3526
3527 ret = copy_from_user(cliprects,
3528 (struct drm_clip_rect __user *)
3529 (uintptr_t) args->cliprects_ptr,
3530 sizeof(*cliprects) * args->num_cliprects);
3531 if (ret != 0) {
3532 DRM_ERROR("copy %d cliprects failed: %d\n",
3533 args->num_cliprects, ret);
c877cdce 3534 ret = -EFAULT;
201361a5
EA
3535 goto pre_mutex_err;
3536 }
3537 }
3538
8dc5d147
CW
3539 request = kzalloc(sizeof(*request), GFP_KERNEL);
3540 if (request == NULL) {
3541 ret = -ENOMEM;
3542 goto pre_mutex_err;
3543 }
3544
40a5f0de
EA
3545 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3546 &relocs);
3547 if (ret != 0)
3548 goto pre_mutex_err;
3549
673a394b
EA
3550 mutex_lock(&dev->struct_mutex);
3551
3552 i915_verify_inactive(dev, __FILE__, __LINE__);
3553
ba1234d1 3554 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 3555 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3556 ret = -EIO;
3557 goto pre_mutex_err;
673a394b
EA
3558 }
3559
3560 if (dev_priv->mm.suspended) {
673a394b 3561 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3562 ret = -EBUSY;
3563 goto pre_mutex_err;
673a394b
EA
3564 }
3565
ac94a962 3566 /* Look up object handles */
6b95a207 3567 flips = 0;
673a394b
EA
3568 for (i = 0; i < args->buffer_count; i++) {
3569 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3570 exec_list[i].handle);
3571 if (object_list[i] == NULL) {
3572 DRM_ERROR("Invalid object handle %d at index %d\n",
3573 exec_list[i].handle, i);
0ce907f8
CW
3574 /* prevent error path from reading uninitialized data */
3575 args->buffer_count = i + 1;
bf79cb91 3576 ret = -ENOENT;
673a394b
EA
3577 goto err;
3578 }
b70d11da 3579
23010e43 3580 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3581 if (obj_priv->in_execbuffer) {
3582 DRM_ERROR("Object %p appears more than once in object list\n",
3583 object_list[i]);
0ce907f8
CW
3584 /* prevent error path from reading uninitialized data */
3585 args->buffer_count = i + 1;
bf79cb91 3586 ret = -EINVAL;
b70d11da
KH
3587 goto err;
3588 }
3589 obj_priv->in_execbuffer = true;
6b95a207
KH
3590 flips += atomic_read(&obj_priv->pending_flip);
3591 }
3592
3593 if (flips > 0) {
3594 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3595 args->buffer_count);
3596 if (ret)
3597 goto err;
ac94a962 3598 }
673a394b 3599
ac94a962
KP
3600 /* Pin and relocate */
3601 for (pin_tries = 0; ; pin_tries++) {
3602 ret = 0;
40a5f0de
EA
3603 reloc_index = 0;
3604
ac94a962
KP
3605 for (i = 0; i < args->buffer_count; i++) {
3606 object_list[i]->pending_read_domains = 0;
3607 object_list[i]->pending_write_domain = 0;
3608 ret = i915_gem_object_pin_and_relocate(object_list[i],
3609 file_priv,
40a5f0de
EA
3610 &exec_list[i],
3611 &relocs[reloc_index]);
ac94a962
KP
3612 if (ret)
3613 break;
3614 pinned = i + 1;
40a5f0de 3615 reloc_index += exec_list[i].relocation_count;
ac94a962
KP
3616 }
3617 /* success */
3618 if (ret == 0)
3619 break;
3620
3621 /* error other than GTT full, or we've already tried again */
2939e1f5 3622 if (ret != -ENOSPC || pin_tries >= 1) {
07f73f69
CW
3623 if (ret != -ERESTARTSYS) {
3624 unsigned long long total_size = 0;
3d1cc470
CW
3625 int num_fences = 0;
3626 for (i = 0; i < args->buffer_count; i++) {
43b27f40 3627 obj_priv = to_intel_bo(object_list[i]);
3d1cc470 3628
07f73f69 3629 total_size += object_list[i]->size;
3d1cc470
CW
3630 num_fences +=
3631 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3632 obj_priv->tiling_mode != I915_TILING_NONE;
3633 }
3634 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
07f73f69 3635 pinned+1, args->buffer_count,
3d1cc470
CW
3636 total_size, num_fences,
3637 ret);
07f73f69
CW
3638 DRM_ERROR("%d objects [%d pinned], "
3639 "%d object bytes [%d pinned], "
3640 "%d/%d gtt bytes\n",
3641 atomic_read(&dev->object_count),
3642 atomic_read(&dev->pin_count),
3643 atomic_read(&dev->object_memory),
3644 atomic_read(&dev->pin_memory),
3645 atomic_read(&dev->gtt_memory),
3646 dev->gtt_total);
3647 }
673a394b
EA
3648 goto err;
3649 }
ac94a962
KP
3650
3651 /* unpin all of our buffers */
3652 for (i = 0; i < pinned; i++)
3653 i915_gem_object_unpin(object_list[i]);
b1177636 3654 pinned = 0;
ac94a962
KP
3655
3656 /* evict everyone we can from the aperture */
3657 ret = i915_gem_evict_everything(dev);
07f73f69 3658 if (ret && ret != -ENOSPC)
ac94a962 3659 goto err;
673a394b
EA
3660 }
3661
3662 /* Set the pending read domains for the batch buffer to COMMAND */
3663 batch_obj = object_list[args->buffer_count-1];
5f26a2c7
CW
3664 if (batch_obj->pending_write_domain) {
3665 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3666 ret = -EINVAL;
3667 goto err;
3668 }
3669 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
673a394b 3670
83d60795
CW
3671 /* Sanity check the batch buffer, prior to moving objects */
3672 exec_offset = exec_list[args->buffer_count - 1].offset;
3673 ret = i915_gem_check_execbuffer (args, exec_offset);
3674 if (ret != 0) {
3675 DRM_ERROR("execbuf with invalid offset/length\n");
3676 goto err;
3677 }
3678
673a394b
EA
3679 i915_verify_inactive(dev, __FILE__, __LINE__);
3680
646f0f6e
KP
3681 /* Zero the global flush/invalidate flags. These
3682 * will be modified as new domains are computed
3683 * for each object
3684 */
3685 dev->invalidate_domains = 0;
3686 dev->flush_domains = 0;
3687
673a394b
EA
3688 for (i = 0; i < args->buffer_count; i++) {
3689 struct drm_gem_object *obj = object_list[i];
673a394b 3690
646f0f6e 3691 /* Compute new gpu domains and update invalidate/flush */
8b0e378a 3692 i915_gem_object_set_to_gpu_domain(obj);
673a394b
EA
3693 }
3694
3695 i915_verify_inactive(dev, __FILE__, __LINE__);
3696
646f0f6e
KP
3697 if (dev->invalidate_domains | dev->flush_domains) {
3698#if WATCH_EXEC
3699 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3700 __func__,
3701 dev->invalidate_domains,
3702 dev->flush_domains);
3703#endif
3704 i915_gem_flush(dev,
3705 dev->invalidate_domains,
3706 dev->flush_domains);
a6910434
DV
3707 }
3708
3709 if (dev_priv->render_ring.outstanding_lazy_request) {
8dc5d147 3710 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
a6910434
DV
3711 dev_priv->render_ring.outstanding_lazy_request = false;
3712 }
3713 if (dev_priv->bsd_ring.outstanding_lazy_request) {
8dc5d147 3714 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
a6910434 3715 dev_priv->bsd_ring.outstanding_lazy_request = false;
646f0f6e 3716 }
673a394b 3717
efbeed96
EA
3718 for (i = 0; i < args->buffer_count; i++) {
3719 struct drm_gem_object *obj = object_list[i];
23010e43 3720 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3721 uint32_t old_write_domain = obj->write_domain;
efbeed96
EA
3722
3723 obj->write_domain = obj->pending_write_domain;
99fcb766
DV
3724 if (obj->write_domain)
3725 list_move_tail(&obj_priv->gpu_write_list,
3726 &dev_priv->mm.gpu_write_list);
3727 else
3728 list_del_init(&obj_priv->gpu_write_list);
3729
1c5d22f7
CW
3730 trace_i915_gem_object_change_domain(obj,
3731 obj->read_domains,
3732 old_write_domain);
efbeed96
EA
3733 }
3734
673a394b
EA
3735 i915_verify_inactive(dev, __FILE__, __LINE__);
3736
3737#if WATCH_COHERENCY
3738 for (i = 0; i < args->buffer_count; i++) {
3739 i915_gem_object_check_coherency(object_list[i],
3740 exec_list[i].handle);
3741 }
3742#endif
3743
673a394b 3744#if WATCH_EXEC
6911a9b8 3745 i915_gem_dump_object(batch_obj,
673a394b
EA
3746 args->batch_len,
3747 __func__,
3748 ~0);
3749#endif
3750
673a394b 3751 /* Exec the batchbuffer */
852835f3
ZN
3752 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3753 cliprects, exec_offset);
673a394b
EA
3754 if (ret) {
3755 DRM_ERROR("dispatch failed %d\n", ret);
3756 goto err;
3757 }
3758
3759 /*
3760 * Ensure that the commands in the batch buffer are
3761 * finished before the interrupt fires
3762 */
8a1a49f9 3763 i915_retire_commands(dev, ring);
673a394b
EA
3764
3765 i915_verify_inactive(dev, __FILE__, __LINE__);
3766
617dbe27
DV
3767 for (i = 0; i < args->buffer_count; i++) {
3768 struct drm_gem_object *obj = object_list[i];
3769 obj_priv = to_intel_bo(obj);
3770
3771 i915_gem_object_move_to_active(obj, ring);
3772#if WATCH_LRU
3773 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3774#endif
3775 }
3776
673a394b
EA
3777 /*
3778 * Get a seqno representing the execution of the current buffer,
3779 * which we can wait on. We would like to mitigate these interrupts,
3780 * likely by only creating seqnos occasionally (so that we have
3781 * *some* interrupts representing completion of buffers that we can
3782 * wait on when trying to clear up gtt space).
3783 */
8dc5d147
CW
3784 seqno = i915_add_request(dev, file_priv, request, ring);
3785 request = NULL;
673a394b 3786
673a394b
EA
3787#if WATCH_LRU
3788 i915_dump_lru(dev, __func__);
3789#endif
3790
3791 i915_verify_inactive(dev, __FILE__, __LINE__);
3792
673a394b 3793err:
aad87dff
JL
3794 for (i = 0; i < pinned; i++)
3795 i915_gem_object_unpin(object_list[i]);
3796
b70d11da
KH
3797 for (i = 0; i < args->buffer_count; i++) {
3798 if (object_list[i]) {
23010e43 3799 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3800 obj_priv->in_execbuffer = false;
3801 }
aad87dff 3802 drm_gem_object_unreference(object_list[i]);
b70d11da 3803 }
673a394b 3804
673a394b
EA
3805 mutex_unlock(&dev->struct_mutex);
3806
93533c29 3807pre_mutex_err:
40a5f0de
EA
3808 /* Copy the updated relocations out regardless of current error
3809 * state. Failure to update the relocs would mean that the next
3810 * time userland calls execbuf, it would do so with presumed offset
3811 * state that didn't match the actual object state.
3812 */
3813 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3814 relocs);
3815 if (ret2 != 0) {
3816 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3817
3818 if (ret == 0)
3819 ret = ret2;
3820 }
3821
8e7d2b2c 3822 drm_free_large(object_list);
9a298b2a 3823 kfree(cliprects);
8dc5d147 3824 kfree(request);
673a394b
EA
3825
3826 return ret;
3827}
3828
76446cac
JB
3829/*
3830 * Legacy execbuffer just creates an exec2 list from the original exec object
3831 * list array and passes it to the real function.
3832 */
3833int
3834i915_gem_execbuffer(struct drm_device *dev, void *data,
3835 struct drm_file *file_priv)
3836{
3837 struct drm_i915_gem_execbuffer *args = data;
3838 struct drm_i915_gem_execbuffer2 exec2;
3839 struct drm_i915_gem_exec_object *exec_list = NULL;
3840 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3841 int ret, i;
3842
3843#if WATCH_EXEC
3844 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3845 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3846#endif
3847
3848 if (args->buffer_count < 1) {
3849 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3850 return -EINVAL;
3851 }
3852
3853 /* Copy in the exec list from userland */
3854 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3855 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3856 if (exec_list == NULL || exec2_list == NULL) {
3857 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3858 args->buffer_count);
3859 drm_free_large(exec_list);
3860 drm_free_large(exec2_list);
3861 return -ENOMEM;
3862 }
3863 ret = copy_from_user(exec_list,
3864 (struct drm_i915_relocation_entry __user *)
3865 (uintptr_t) args->buffers_ptr,
3866 sizeof(*exec_list) * args->buffer_count);
3867 if (ret != 0) {
3868 DRM_ERROR("copy %d exec entries failed %d\n",
3869 args->buffer_count, ret);
3870 drm_free_large(exec_list);
3871 drm_free_large(exec2_list);
3872 return -EFAULT;
3873 }
3874
3875 for (i = 0; i < args->buffer_count; i++) {
3876 exec2_list[i].handle = exec_list[i].handle;
3877 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3878 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3879 exec2_list[i].alignment = exec_list[i].alignment;
3880 exec2_list[i].offset = exec_list[i].offset;
a6c45cf0 3881 if (INTEL_INFO(dev)->gen < 4)
76446cac
JB
3882 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3883 else
3884 exec2_list[i].flags = 0;
3885 }
3886
3887 exec2.buffers_ptr = args->buffers_ptr;
3888 exec2.buffer_count = args->buffer_count;
3889 exec2.batch_start_offset = args->batch_start_offset;
3890 exec2.batch_len = args->batch_len;
3891 exec2.DR1 = args->DR1;
3892 exec2.DR4 = args->DR4;
3893 exec2.num_cliprects = args->num_cliprects;
3894 exec2.cliprects_ptr = args->cliprects_ptr;
852835f3 3895 exec2.flags = I915_EXEC_RENDER;
76446cac
JB
3896
3897 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3898 if (!ret) {
3899 /* Copy the new buffer offsets back to the user's exec list. */
3900 for (i = 0; i < args->buffer_count; i++)
3901 exec_list[i].offset = exec2_list[i].offset;
3902 /* ... and back out to userspace */
3903 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3904 (uintptr_t) args->buffers_ptr,
3905 exec_list,
3906 sizeof(*exec_list) * args->buffer_count);
3907 if (ret) {
3908 ret = -EFAULT;
3909 DRM_ERROR("failed to copy %d exec entries "
3910 "back to user (%d)\n",
3911 args->buffer_count, ret);
3912 }
76446cac
JB
3913 }
3914
3915 drm_free_large(exec_list);
3916 drm_free_large(exec2_list);
3917 return ret;
3918}
3919
3920int
3921i915_gem_execbuffer2(struct drm_device *dev, void *data,
3922 struct drm_file *file_priv)
3923{
3924 struct drm_i915_gem_execbuffer2 *args = data;
3925 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3926 int ret;
3927
3928#if WATCH_EXEC
3929 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3930 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3931#endif
3932
3933 if (args->buffer_count < 1) {
3934 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3935 return -EINVAL;
3936 }
3937
3938 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3939 if (exec2_list == NULL) {
3940 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3941 args->buffer_count);
3942 return -ENOMEM;
3943 }
3944 ret = copy_from_user(exec2_list,
3945 (struct drm_i915_relocation_entry __user *)
3946 (uintptr_t) args->buffers_ptr,
3947 sizeof(*exec2_list) * args->buffer_count);
3948 if (ret != 0) {
3949 DRM_ERROR("copy %d exec entries failed %d\n",
3950 args->buffer_count, ret);
3951 drm_free_large(exec2_list);
3952 return -EFAULT;
3953 }
3954
3955 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3956 if (!ret) {
3957 /* Copy the new buffer offsets back to the user's exec list. */
3958 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3959 (uintptr_t) args->buffers_ptr,
3960 exec2_list,
3961 sizeof(*exec2_list) * args->buffer_count);
3962 if (ret) {
3963 ret = -EFAULT;
3964 DRM_ERROR("failed to copy %d exec entries "
3965 "back to user (%d)\n",
3966 args->buffer_count, ret);
3967 }
3968 }
3969
3970 drm_free_large(exec2_list);
3971 return ret;
3972}
3973
673a394b
EA
3974int
3975i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
3976{
3977 struct drm_device *dev = obj->dev;
23010e43 3978 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
3979 int ret;
3980
778c3544
DV
3981 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3982
673a394b 3983 i915_verify_inactive(dev, __FILE__, __LINE__);
ac0c6b5a
CW
3984
3985 if (obj_priv->gtt_space != NULL) {
3986 if (alignment == 0)
3987 alignment = i915_gem_get_gtt_alignment(obj);
3988 if (obj_priv->gtt_offset & (alignment - 1)) {
ae7d49d8
CW
3989 WARN(obj_priv->pin_count,
3990 "bo is already pinned with incorrect alignment:"
3991 " offset=%x, req.alignment=%x\n",
3992 obj_priv->gtt_offset, alignment);
ac0c6b5a
CW
3993 ret = i915_gem_object_unbind(obj);
3994 if (ret)
3995 return ret;
3996 }
3997 }
3998
673a394b
EA
3999 if (obj_priv->gtt_space == NULL) {
4000 ret = i915_gem_object_bind_to_gtt(obj, alignment);
9731129c 4001 if (ret)
673a394b 4002 return ret;
22c344e9 4003 }
76446cac 4004
673a394b
EA
4005 obj_priv->pin_count++;
4006
4007 /* If the object is not active and not pending a flush,
4008 * remove it from the inactive list
4009 */
4010 if (obj_priv->pin_count == 1) {
4011 atomic_inc(&dev->pin_count);
4012 atomic_add(obj->size, &dev->pin_memory);
4013 if (!obj_priv->active &&
bf1a1092 4014 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4015 list_del_init(&obj_priv->list);
4016 }
4017 i915_verify_inactive(dev, __FILE__, __LINE__);
4018
4019 return 0;
4020}
4021
4022void
4023i915_gem_object_unpin(struct drm_gem_object *obj)
4024{
4025 struct drm_device *dev = obj->dev;
4026 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4027 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
4028
4029 i915_verify_inactive(dev, __FILE__, __LINE__);
4030 obj_priv->pin_count--;
4031 BUG_ON(obj_priv->pin_count < 0);
4032 BUG_ON(obj_priv->gtt_space == NULL);
4033
4034 /* If the object is no longer pinned, and is
4035 * neither active nor being flushed, then stick it on
4036 * the inactive list
4037 */
4038 if (obj_priv->pin_count == 0) {
4039 if (!obj_priv->active &&
21d509e3 4040 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4041 list_move_tail(&obj_priv->list,
4042 &dev_priv->mm.inactive_list);
4043 atomic_dec(&dev->pin_count);
4044 atomic_sub(obj->size, &dev->pin_memory);
4045 }
4046 i915_verify_inactive(dev, __FILE__, __LINE__);
4047}
4048
4049int
4050i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4051 struct drm_file *file_priv)
4052{
4053 struct drm_i915_gem_pin *args = data;
4054 struct drm_gem_object *obj;
4055 struct drm_i915_gem_object *obj_priv;
4056 int ret;
4057
4058 mutex_lock(&dev->struct_mutex);
4059
4060 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4061 if (obj == NULL) {
4062 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4063 args->handle);
4064 mutex_unlock(&dev->struct_mutex);
bf79cb91 4065 return -ENOENT;
673a394b 4066 }
23010e43 4067 obj_priv = to_intel_bo(obj);
673a394b 4068
bb6baf76
CW
4069 if (obj_priv->madv != I915_MADV_WILLNEED) {
4070 DRM_ERROR("Attempting to pin a purgeable buffer\n");
3ef94daa
CW
4071 drm_gem_object_unreference(obj);
4072 mutex_unlock(&dev->struct_mutex);
4073 return -EINVAL;
4074 }
4075
79e53945
JB
4076 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4077 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4078 args->handle);
96dec61d 4079 drm_gem_object_unreference(obj);
673a394b 4080 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4081 return -EINVAL;
4082 }
4083
4084 obj_priv->user_pin_count++;
4085 obj_priv->pin_filp = file_priv;
4086 if (obj_priv->user_pin_count == 1) {
4087 ret = i915_gem_object_pin(obj, args->alignment);
4088 if (ret != 0) {
4089 drm_gem_object_unreference(obj);
4090 mutex_unlock(&dev->struct_mutex);
4091 return ret;
4092 }
673a394b
EA
4093 }
4094
4095 /* XXX - flush the CPU caches for pinned objects
4096 * as the X server doesn't manage domains yet
4097 */
e47c68e9 4098 i915_gem_object_flush_cpu_write_domain(obj);
673a394b
EA
4099 args->offset = obj_priv->gtt_offset;
4100 drm_gem_object_unreference(obj);
4101 mutex_unlock(&dev->struct_mutex);
4102
4103 return 0;
4104}
4105
4106int
4107i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4108 struct drm_file *file_priv)
4109{
4110 struct drm_i915_gem_pin *args = data;
4111 struct drm_gem_object *obj;
79e53945 4112 struct drm_i915_gem_object *obj_priv;
673a394b
EA
4113
4114 mutex_lock(&dev->struct_mutex);
4115
4116 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4117 if (obj == NULL) {
4118 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4119 args->handle);
4120 mutex_unlock(&dev->struct_mutex);
bf79cb91 4121 return -ENOENT;
673a394b
EA
4122 }
4123
23010e43 4124 obj_priv = to_intel_bo(obj);
79e53945
JB
4125 if (obj_priv->pin_filp != file_priv) {
4126 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4127 args->handle);
4128 drm_gem_object_unreference(obj);
4129 mutex_unlock(&dev->struct_mutex);
4130 return -EINVAL;
4131 }
4132 obj_priv->user_pin_count--;
4133 if (obj_priv->user_pin_count == 0) {
4134 obj_priv->pin_filp = NULL;
4135 i915_gem_object_unpin(obj);
4136 }
673a394b
EA
4137
4138 drm_gem_object_unreference(obj);
4139 mutex_unlock(&dev->struct_mutex);
4140 return 0;
4141}
4142
4143int
4144i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4145 struct drm_file *file_priv)
4146{
4147 struct drm_i915_gem_busy *args = data;
4148 struct drm_gem_object *obj;
4149 struct drm_i915_gem_object *obj_priv;
4150
673a394b
EA
4151 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4152 if (obj == NULL) {
4153 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4154 args->handle);
bf79cb91 4155 return -ENOENT;
673a394b
EA
4156 }
4157
b1ce786c 4158 mutex_lock(&dev->struct_mutex);
d1b851fc 4159
0be555b6
CW
4160 /* Count all active objects as busy, even if they are currently not used
4161 * by the gpu. Users of this interface expect objects to eventually
4162 * become non-busy without any further actions, therefore emit any
4163 * necessary flushes here.
c4de0a5d 4164 */
0be555b6
CW
4165 obj_priv = to_intel_bo(obj);
4166 args->busy = obj_priv->active;
4167 if (args->busy) {
4168 /* Unconditionally flush objects, even when the gpu still uses this
4169 * object. Userspace calling this function indicates that it wants to
4170 * use this buffer rather sooner than later, so issuing the required
4171 * flush earlier is beneficial.
4172 */
4173 if (obj->write_domain) {
4174 i915_gem_flush(dev, 0, obj->write_domain);
8dc5d147 4175 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
0be555b6
CW
4176 }
4177
4178 /* Update the active list for the hardware's current position.
4179 * Otherwise this only updates on a delayed timer or when irqs
4180 * are actually unmasked, and our working set ends up being
4181 * larger than required.
4182 */
4183 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4184
4185 args->busy = obj_priv->active;
4186 }
673a394b
EA
4187
4188 drm_gem_object_unreference(obj);
4189 mutex_unlock(&dev->struct_mutex);
4190 return 0;
4191}
4192
4193int
4194i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4195 struct drm_file *file_priv)
4196{
4197 return i915_gem_ring_throttle(dev, file_priv);
4198}
4199
3ef94daa
CW
4200int
4201i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4202 struct drm_file *file_priv)
4203{
4204 struct drm_i915_gem_madvise *args = data;
4205 struct drm_gem_object *obj;
4206 struct drm_i915_gem_object *obj_priv;
4207
4208 switch (args->madv) {
4209 case I915_MADV_DONTNEED:
4210 case I915_MADV_WILLNEED:
4211 break;
4212 default:
4213 return -EINVAL;
4214 }
4215
4216 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4217 if (obj == NULL) {
4218 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4219 args->handle);
bf79cb91 4220 return -ENOENT;
3ef94daa
CW
4221 }
4222
4223 mutex_lock(&dev->struct_mutex);
23010e43 4224 obj_priv = to_intel_bo(obj);
3ef94daa
CW
4225
4226 if (obj_priv->pin_count) {
4227 drm_gem_object_unreference(obj);
4228 mutex_unlock(&dev->struct_mutex);
4229
4230 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4231 return -EINVAL;
4232 }
4233
bb6baf76
CW
4234 if (obj_priv->madv != __I915_MADV_PURGED)
4235 obj_priv->madv = args->madv;
3ef94daa 4236
2d7ef395
CW
4237 /* if the object is no longer bound, discard its backing storage */
4238 if (i915_gem_object_is_purgeable(obj_priv) &&
4239 obj_priv->gtt_space == NULL)
4240 i915_gem_object_truncate(obj);
4241
bb6baf76
CW
4242 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4243
3ef94daa
CW
4244 drm_gem_object_unreference(obj);
4245 mutex_unlock(&dev->struct_mutex);
4246
4247 return 0;
4248}
4249
ac52bc56
DV
4250struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4251 size_t size)
4252{
c397b908 4253 struct drm_i915_gem_object *obj;
ac52bc56 4254
c397b908
DV
4255 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4256 if (obj == NULL)
4257 return NULL;
673a394b 4258
c397b908
DV
4259 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4260 kfree(obj);
4261 return NULL;
4262 }
673a394b 4263
c397b908
DV
4264 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4265 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4266
c397b908 4267 obj->agp_type = AGP_USER_MEMORY;
62b8b215 4268 obj->base.driver_private = NULL;
c397b908
DV
4269 obj->fence_reg = I915_FENCE_REG_NONE;
4270 INIT_LIST_HEAD(&obj->list);
4271 INIT_LIST_HEAD(&obj->gpu_write_list);
c397b908 4272 obj->madv = I915_MADV_WILLNEED;
de151cf6 4273
c397b908
DV
4274 trace_i915_gem_object_create(&obj->base);
4275
4276 return &obj->base;
4277}
4278
4279int i915_gem_init_object(struct drm_gem_object *obj)
4280{
4281 BUG();
de151cf6 4282
673a394b
EA
4283 return 0;
4284}
4285
be72615b 4286static void i915_gem_free_object_tail(struct drm_gem_object *obj)
673a394b 4287{
de151cf6 4288 struct drm_device *dev = obj->dev;
be72615b 4289 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4290 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
be72615b 4291 int ret;
673a394b 4292
be72615b
CW
4293 ret = i915_gem_object_unbind(obj);
4294 if (ret == -ERESTARTSYS) {
4295 list_move(&obj_priv->list,
4296 &dev_priv->mm.deferred_free_list);
4297 return;
4298 }
673a394b 4299
7e616158
CW
4300 if (obj_priv->mmap_offset)
4301 i915_gem_free_mmap_offset(obj);
de151cf6 4302
c397b908
DV
4303 drm_gem_object_release(obj);
4304
9a298b2a 4305 kfree(obj_priv->page_cpu_valid);
280b713b 4306 kfree(obj_priv->bit_17);
c397b908 4307 kfree(obj_priv);
673a394b
EA
4308}
4309
be72615b
CW
4310void i915_gem_free_object(struct drm_gem_object *obj)
4311{
4312 struct drm_device *dev = obj->dev;
4313 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4314
4315 trace_i915_gem_object_destroy(obj);
4316
4317 while (obj_priv->pin_count > 0)
4318 i915_gem_object_unpin(obj);
4319
4320 if (obj_priv->phys_obj)
4321 i915_gem_detach_phys_object(dev, obj);
4322
4323 i915_gem_free_object_tail(obj);
4324}
4325
29105ccc
CW
4326int
4327i915_gem_idle(struct drm_device *dev)
4328{
4329 drm_i915_private_t *dev_priv = dev->dev_private;
4330 int ret;
28dfe52a 4331
29105ccc 4332 mutex_lock(&dev->struct_mutex);
1c5d22f7 4333
8187a2b7 4334 if (dev_priv->mm.suspended ||
d1b851fc
ZN
4335 (dev_priv->render_ring.gem_object == NULL) ||
4336 (HAS_BSD(dev) &&
4337 dev_priv->bsd_ring.gem_object == NULL)) {
29105ccc
CW
4338 mutex_unlock(&dev->struct_mutex);
4339 return 0;
28dfe52a
EA
4340 }
4341
29105ccc 4342 ret = i915_gpu_idle(dev);
6dbe2772
KP
4343 if (ret) {
4344 mutex_unlock(&dev->struct_mutex);
673a394b 4345 return ret;
6dbe2772 4346 }
673a394b 4347
29105ccc
CW
4348 /* Under UMS, be paranoid and evict. */
4349 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
b47eb4a2 4350 ret = i915_gem_evict_inactive(dev);
29105ccc
CW
4351 if (ret) {
4352 mutex_unlock(&dev->struct_mutex);
4353 return ret;
4354 }
4355 }
4356
4357 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4358 * We need to replace this with a semaphore, or something.
4359 * And not confound mm.suspended!
4360 */
4361 dev_priv->mm.suspended = 1;
bc0c7f14 4362 del_timer_sync(&dev_priv->hangcheck_timer);
29105ccc
CW
4363
4364 i915_kernel_lost_context(dev);
6dbe2772 4365 i915_gem_cleanup_ringbuffer(dev);
29105ccc 4366
6dbe2772
KP
4367 mutex_unlock(&dev->struct_mutex);
4368
29105ccc
CW
4369 /* Cancel the retire work handler, which should be idle now. */
4370 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4371
673a394b
EA
4372 return 0;
4373}
4374
e552eb70
JB
4375/*
4376 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4377 * over cache flushing.
4378 */
8187a2b7 4379static int
e552eb70
JB
4380i915_gem_init_pipe_control(struct drm_device *dev)
4381{
4382 drm_i915_private_t *dev_priv = dev->dev_private;
4383 struct drm_gem_object *obj;
4384 struct drm_i915_gem_object *obj_priv;
4385 int ret;
4386
34dc4d44 4387 obj = i915_gem_alloc_object(dev, 4096);
e552eb70
JB
4388 if (obj == NULL) {
4389 DRM_ERROR("Failed to allocate seqno page\n");
4390 ret = -ENOMEM;
4391 goto err;
4392 }
4393 obj_priv = to_intel_bo(obj);
4394 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4395
4396 ret = i915_gem_object_pin(obj, 4096);
4397 if (ret)
4398 goto err_unref;
4399
4400 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4401 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4402 if (dev_priv->seqno_page == NULL)
4403 goto err_unpin;
4404
4405 dev_priv->seqno_obj = obj;
4406 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4407
4408 return 0;
4409
4410err_unpin:
4411 i915_gem_object_unpin(obj);
4412err_unref:
4413 drm_gem_object_unreference(obj);
4414err:
4415 return ret;
4416}
4417
8187a2b7
ZN
4418
4419static void
e552eb70
JB
4420i915_gem_cleanup_pipe_control(struct drm_device *dev)
4421{
4422 drm_i915_private_t *dev_priv = dev->dev_private;
4423 struct drm_gem_object *obj;
4424 struct drm_i915_gem_object *obj_priv;
4425
4426 obj = dev_priv->seqno_obj;
4427 obj_priv = to_intel_bo(obj);
4428 kunmap(obj_priv->pages[0]);
4429 i915_gem_object_unpin(obj);
4430 drm_gem_object_unreference(obj);
4431 dev_priv->seqno_obj = NULL;
4432
4433 dev_priv->seqno_page = NULL;
673a394b
EA
4434}
4435
8187a2b7
ZN
4436int
4437i915_gem_init_ringbuffer(struct drm_device *dev)
4438{
4439 drm_i915_private_t *dev_priv = dev->dev_private;
4440 int ret;
68f95ba9 4441
8187a2b7 4442 dev_priv->render_ring = render_ring;
68f95ba9 4443
8187a2b7
ZN
4444 if (!I915_NEED_GFX_HWS(dev)) {
4445 dev_priv->render_ring.status_page.page_addr
4446 = dev_priv->status_page_dmah->vaddr;
4447 memset(dev_priv->render_ring.status_page.page_addr,
4448 0, PAGE_SIZE);
4449 }
68f95ba9 4450
8187a2b7
ZN
4451 if (HAS_PIPE_CONTROL(dev)) {
4452 ret = i915_gem_init_pipe_control(dev);
4453 if (ret)
4454 return ret;
4455 }
68f95ba9 4456
8187a2b7 4457 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
68f95ba9
CW
4458 if (ret)
4459 goto cleanup_pipe_control;
4460
4461 if (HAS_BSD(dev)) {
d1b851fc
ZN
4462 dev_priv->bsd_ring = bsd_ring;
4463 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
68f95ba9
CW
4464 if (ret)
4465 goto cleanup_render_ring;
d1b851fc 4466 }
68f95ba9 4467
6f392d54
CW
4468 dev_priv->next_seqno = 1;
4469
68f95ba9
CW
4470 return 0;
4471
4472cleanup_render_ring:
4473 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4474cleanup_pipe_control:
4475 if (HAS_PIPE_CONTROL(dev))
4476 i915_gem_cleanup_pipe_control(dev);
8187a2b7
ZN
4477 return ret;
4478}
4479
4480void
4481i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4482{
4483 drm_i915_private_t *dev_priv = dev->dev_private;
4484
4485 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
d1b851fc
ZN
4486 if (HAS_BSD(dev))
4487 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
8187a2b7
ZN
4488 if (HAS_PIPE_CONTROL(dev))
4489 i915_gem_cleanup_pipe_control(dev);
4490}
4491
673a394b
EA
4492int
4493i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4494 struct drm_file *file_priv)
4495{
4496 drm_i915_private_t *dev_priv = dev->dev_private;
4497 int ret;
4498
79e53945
JB
4499 if (drm_core_check_feature(dev, DRIVER_MODESET))
4500 return 0;
4501
ba1234d1 4502 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 4503 DRM_ERROR("Reenabling wedged hardware, good luck\n");
ba1234d1 4504 atomic_set(&dev_priv->mm.wedged, 0);
673a394b
EA
4505 }
4506
673a394b 4507 mutex_lock(&dev->struct_mutex);
9bb2d6f9
EA
4508 dev_priv->mm.suspended = 0;
4509
4510 ret = i915_gem_init_ringbuffer(dev);
d816f6ac
WF
4511 if (ret != 0) {
4512 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4513 return ret;
d816f6ac 4514 }
9bb2d6f9 4515
852835f3 4516 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
d1b851fc 4517 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
673a394b
EA
4518 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4519 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
852835f3 4520 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
d1b851fc 4521 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
673a394b 4522 mutex_unlock(&dev->struct_mutex);
dbb19d30 4523
5f35308b
CW
4524 ret = drm_irq_install(dev);
4525 if (ret)
4526 goto cleanup_ringbuffer;
dbb19d30 4527
673a394b 4528 return 0;
5f35308b
CW
4529
4530cleanup_ringbuffer:
4531 mutex_lock(&dev->struct_mutex);
4532 i915_gem_cleanup_ringbuffer(dev);
4533 dev_priv->mm.suspended = 1;
4534 mutex_unlock(&dev->struct_mutex);
4535
4536 return ret;
673a394b
EA
4537}
4538
4539int
4540i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4541 struct drm_file *file_priv)
4542{
79e53945
JB
4543 if (drm_core_check_feature(dev, DRIVER_MODESET))
4544 return 0;
4545
dbb19d30 4546 drm_irq_uninstall(dev);
e6890f6f 4547 return i915_gem_idle(dev);
673a394b
EA
4548}
4549
4550void
4551i915_gem_lastclose(struct drm_device *dev)
4552{
4553 int ret;
673a394b 4554
e806b495
EA
4555 if (drm_core_check_feature(dev, DRIVER_MODESET))
4556 return;
4557
6dbe2772
KP
4558 ret = i915_gem_idle(dev);
4559 if (ret)
4560 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4561}
4562
4563void
4564i915_gem_load(struct drm_device *dev)
4565{
b5aa8a0f 4566 int i;
673a394b
EA
4567 drm_i915_private_t *dev_priv = dev->dev_private;
4568
673a394b 4569 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
99fcb766 4570 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
673a394b 4571 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
a09ba7fa 4572 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
be72615b 4573 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
852835f3
ZN
4574 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4575 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
d1b851fc
ZN
4576 if (HAS_BSD(dev)) {
4577 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4578 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4579 }
007cc8ac
DV
4580 for (i = 0; i < 16; i++)
4581 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
4582 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4583 i915_gem_retire_work_handler);
31169714
CW
4584 spin_lock(&shrink_list_lock);
4585 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4586 spin_unlock(&shrink_list_lock);
4587
94400120
DA
4588 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4589 if (IS_GEN3(dev)) {
4590 u32 tmp = I915_READ(MI_ARB_STATE);
4591 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4592 /* arb state is a masked write, so set bit + bit in mask */
4593 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4594 I915_WRITE(MI_ARB_STATE, tmp);
4595 }
4596 }
4597
de151cf6 4598 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4599 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4600 dev_priv->fence_reg_start = 3;
de151cf6 4601
a6c45cf0 4602 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4603 dev_priv->num_fence_regs = 16;
4604 else
4605 dev_priv->num_fence_regs = 8;
4606
b5aa8a0f 4607 /* Initialize fence registers to zero */
a6c45cf0
CW
4608 switch (INTEL_INFO(dev)->gen) {
4609 case 6:
4610 for (i = 0; i < 16; i++)
4611 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4612 break;
4613 case 5:
4614 case 4:
b5aa8a0f
GH
4615 for (i = 0; i < 16; i++)
4616 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
a6c45cf0
CW
4617 break;
4618 case 3:
b5aa8a0f
GH
4619 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4620 for (i = 0; i < 8; i++)
4621 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
a6c45cf0
CW
4622 case 2:
4623 for (i = 0; i < 8; i++)
4624 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4625 break;
b5aa8a0f 4626 }
673a394b 4627 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4628 init_waitqueue_head(&dev_priv->pending_flip_queue);
673a394b 4629}
71acb5eb
DA
4630
4631/*
4632 * Create a physically contiguous memory object for this object
4633 * e.g. for cursor + overlay regs
4634 */
995b6762
CW
4635static int i915_gem_init_phys_object(struct drm_device *dev,
4636 int id, int size, int align)
71acb5eb
DA
4637{
4638 drm_i915_private_t *dev_priv = dev->dev_private;
4639 struct drm_i915_gem_phys_object *phys_obj;
4640 int ret;
4641
4642 if (dev_priv->mm.phys_objs[id - 1] || !size)
4643 return 0;
4644
9a298b2a 4645 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
71acb5eb
DA
4646 if (!phys_obj)
4647 return -ENOMEM;
4648
4649 phys_obj->id = id;
4650
6eeefaf3 4651 phys_obj->handle = drm_pci_alloc(dev, size, align);
71acb5eb
DA
4652 if (!phys_obj->handle) {
4653 ret = -ENOMEM;
4654 goto kfree_obj;
4655 }
4656#ifdef CONFIG_X86
4657 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4658#endif
4659
4660 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4661
4662 return 0;
4663kfree_obj:
9a298b2a 4664 kfree(phys_obj);
71acb5eb
DA
4665 return ret;
4666}
4667
995b6762 4668static void i915_gem_free_phys_object(struct drm_device *dev, int id)
71acb5eb
DA
4669{
4670 drm_i915_private_t *dev_priv = dev->dev_private;
4671 struct drm_i915_gem_phys_object *phys_obj;
4672
4673 if (!dev_priv->mm.phys_objs[id - 1])
4674 return;
4675
4676 phys_obj = dev_priv->mm.phys_objs[id - 1];
4677 if (phys_obj->cur_obj) {
4678 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4679 }
4680
4681#ifdef CONFIG_X86
4682 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4683#endif
4684 drm_pci_free(dev, phys_obj->handle);
4685 kfree(phys_obj);
4686 dev_priv->mm.phys_objs[id - 1] = NULL;
4687}
4688
4689void i915_gem_free_all_phys_object(struct drm_device *dev)
4690{
4691 int i;
4692
260883c8 4693 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4694 i915_gem_free_phys_object(dev, i);
4695}
4696
4697void i915_gem_detach_phys_object(struct drm_device *dev,
4698 struct drm_gem_object *obj)
4699{
4700 struct drm_i915_gem_object *obj_priv;
4701 int i;
4702 int ret;
4703 int page_count;
4704
23010e43 4705 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4706 if (!obj_priv->phys_obj)
4707 return;
4708
4bdadb97 4709 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4710 if (ret)
4711 goto out;
4712
4713 page_count = obj->size / PAGE_SIZE;
4714
4715 for (i = 0; i < page_count; i++) {
856fa198 4716 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4717 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4718
4719 memcpy(dst, src, PAGE_SIZE);
4720 kunmap_atomic(dst, KM_USER0);
4721 }
856fa198 4722 drm_clflush_pages(obj_priv->pages, page_count);
71acb5eb 4723 drm_agp_chipset_flush(dev);
d78b47b9
CW
4724
4725 i915_gem_object_put_pages(obj);
71acb5eb
DA
4726out:
4727 obj_priv->phys_obj->cur_obj = NULL;
4728 obj_priv->phys_obj = NULL;
4729}
4730
4731int
4732i915_gem_attach_phys_object(struct drm_device *dev,
6eeefaf3
CW
4733 struct drm_gem_object *obj,
4734 int id,
4735 int align)
71acb5eb
DA
4736{
4737 drm_i915_private_t *dev_priv = dev->dev_private;
4738 struct drm_i915_gem_object *obj_priv;
4739 int ret = 0;
4740 int page_count;
4741 int i;
4742
4743 if (id > I915_MAX_PHYS_OBJECT)
4744 return -EINVAL;
4745
23010e43 4746 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4747
4748 if (obj_priv->phys_obj) {
4749 if (obj_priv->phys_obj->id == id)
4750 return 0;
4751 i915_gem_detach_phys_object(dev, obj);
4752 }
4753
71acb5eb
DA
4754 /* create a new object */
4755 if (!dev_priv->mm.phys_objs[id - 1]) {
4756 ret = i915_gem_init_phys_object(dev, id,
6eeefaf3 4757 obj->size, align);
71acb5eb 4758 if (ret) {
aeb565df 4759 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
71acb5eb
DA
4760 goto out;
4761 }
4762 }
4763
4764 /* bind to the object */
4765 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4766 obj_priv->phys_obj->cur_obj = obj;
4767
4bdadb97 4768 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4769 if (ret) {
4770 DRM_ERROR("failed to get page list\n");
4771 goto out;
4772 }
4773
4774 page_count = obj->size / PAGE_SIZE;
4775
4776 for (i = 0; i < page_count; i++) {
856fa198 4777 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4778 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4779
4780 memcpy(dst, src, PAGE_SIZE);
4781 kunmap_atomic(src, KM_USER0);
4782 }
4783
d78b47b9
CW
4784 i915_gem_object_put_pages(obj);
4785
71acb5eb
DA
4786 return 0;
4787out:
4788 return ret;
4789}
4790
4791static int
4792i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4793 struct drm_i915_gem_pwrite *args,
4794 struct drm_file *file_priv)
4795{
23010e43 4796 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
71acb5eb
DA
4797 void *obj_addr;
4798 int ret;
4799 char __user *user_data;
4800
4801 user_data = (char __user *) (uintptr_t) args->data_ptr;
4802 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4803
44d98a61 4804 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
71acb5eb
DA
4805 ret = copy_from_user(obj_addr, user_data, args->size);
4806 if (ret)
4807 return -EFAULT;
4808
4809 drm_agp_chipset_flush(dev);
4810 return 0;
4811}
b962442e
EA
4812
4813void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4814{
4815 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4816
4817 /* Clean up our request list when the client is going away, so that
4818 * later retire_requests won't dereference our soon-to-be-gone
4819 * file_priv.
4820 */
4821 mutex_lock(&dev->struct_mutex);
4822 while (!list_empty(&i915_file_priv->mm.request_list))
4823 list_del_init(i915_file_priv->mm.request_list.next);
4824 mutex_unlock(&dev->struct_mutex);
4825}
31169714 4826
1637ef41
CW
4827static int
4828i915_gpu_is_active(struct drm_device *dev)
4829{
4830 drm_i915_private_t *dev_priv = dev->dev_private;
4831 int lists_empty;
4832
1637ef41 4833 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
852835f3 4834 list_empty(&dev_priv->render_ring.active_list);
d1b851fc
ZN
4835 if (HAS_BSD(dev))
4836 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
1637ef41
CW
4837
4838 return !lists_empty;
4839}
4840
31169714 4841static int
7f8275d0 4842i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
31169714
CW
4843{
4844 drm_i915_private_t *dev_priv, *next_dev;
4845 struct drm_i915_gem_object *obj_priv, *next_obj;
4846 int cnt = 0;
4847 int would_deadlock = 1;
4848
4849 /* "fast-path" to count number of available objects */
4850 if (nr_to_scan == 0) {
4851 spin_lock(&shrink_list_lock);
4852 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4853 struct drm_device *dev = dev_priv->dev;
4854
4855 if (mutex_trylock(&dev->struct_mutex)) {
4856 list_for_each_entry(obj_priv,
4857 &dev_priv->mm.inactive_list,
4858 list)
4859 cnt++;
4860 mutex_unlock(&dev->struct_mutex);
4861 }
4862 }
4863 spin_unlock(&shrink_list_lock);
4864
4865 return (cnt / 100) * sysctl_vfs_cache_pressure;
4866 }
4867
4868 spin_lock(&shrink_list_lock);
4869
1637ef41 4870rescan:
31169714
CW
4871 /* first scan for clean buffers */
4872 list_for_each_entry_safe(dev_priv, next_dev,
4873 &shrink_list, mm.shrink_list) {
4874 struct drm_device *dev = dev_priv->dev;
4875
4876 if (! mutex_trylock(&dev->struct_mutex))
4877 continue;
4878
4879 spin_unlock(&shrink_list_lock);
b09a1fec 4880 i915_gem_retire_requests(dev);
31169714
CW
4881
4882 list_for_each_entry_safe(obj_priv, next_obj,
4883 &dev_priv->mm.inactive_list,
4884 list) {
4885 if (i915_gem_object_is_purgeable(obj_priv)) {
a8089e84 4886 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4887 if (--nr_to_scan <= 0)
4888 break;
4889 }
4890 }
4891
4892 spin_lock(&shrink_list_lock);
4893 mutex_unlock(&dev->struct_mutex);
4894
963b4836
CW
4895 would_deadlock = 0;
4896
31169714
CW
4897 if (nr_to_scan <= 0)
4898 break;
4899 }
4900
4901 /* second pass, evict/count anything still on the inactive list */
4902 list_for_each_entry_safe(dev_priv, next_dev,
4903 &shrink_list, mm.shrink_list) {
4904 struct drm_device *dev = dev_priv->dev;
4905
4906 if (! mutex_trylock(&dev->struct_mutex))
4907 continue;
4908
4909 spin_unlock(&shrink_list_lock);
4910
4911 list_for_each_entry_safe(obj_priv, next_obj,
4912 &dev_priv->mm.inactive_list,
4913 list) {
4914 if (nr_to_scan > 0) {
a8089e84 4915 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4916 nr_to_scan--;
4917 } else
4918 cnt++;
4919 }
4920
4921 spin_lock(&shrink_list_lock);
4922 mutex_unlock(&dev->struct_mutex);
4923
4924 would_deadlock = 0;
4925 }
4926
1637ef41
CW
4927 if (nr_to_scan) {
4928 int active = 0;
4929
4930 /*
4931 * We are desperate for pages, so as a last resort, wait
4932 * for the GPU to finish and discard whatever we can.
4933 * This has a dramatic impact to reduce the number of
4934 * OOM-killer events whilst running the GPU aggressively.
4935 */
4936 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4937 struct drm_device *dev = dev_priv->dev;
4938
4939 if (!mutex_trylock(&dev->struct_mutex))
4940 continue;
4941
4942 spin_unlock(&shrink_list_lock);
4943
4944 if (i915_gpu_is_active(dev)) {
4945 i915_gpu_idle(dev);
4946 active++;
4947 }
4948
4949 spin_lock(&shrink_list_lock);
4950 mutex_unlock(&dev->struct_mutex);
4951 }
4952
4953 if (active)
4954 goto rescan;
4955 }
4956
31169714
CW
4957 spin_unlock(&shrink_list_lock);
4958
4959 if (would_deadlock)
4960 return -1;
4961 else if (cnt > 0)
4962 return (cnt / 100) * sysctl_vfs_cache_pressure;
4963 else
4964 return 0;
4965}
4966
4967static struct shrinker shrinker = {
4968 .shrink = i915_gem_shrink,
4969 .seeks = DEFAULT_SEEKS,
4970};
4971
4972__init void
4973i915_gem_shrinker_init(void)
4974{
4975 register_shrinker(&shrinker);
4976}
4977
4978__exit void
4979i915_gem_shrinker_exit(void)
4980{
4981 unregister_shrinker(&shrinker);
4982}