]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_gem.c
drm/i915: extract fence stealing code
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
1c5d22f7 32#include "i915_trace.h"
652c393a 33#include "intel_drv.h"
673a394b 34#include <linux/swap.h>
79e53945 35#include <linux/pci.h>
673a394b 36
28dfe52a
EA
37#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
38
e47c68e9
EA
39static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
40static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
e47c68e9
EA
42static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
43 int write);
44static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
47static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
673a394b 48static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
de151cf6
JB
49static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
50 unsigned alignment);
de151cf6 51static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
07f73f69 52static int i915_gem_evict_something(struct drm_device *dev, int min_size);
ab5ee576 53static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
71acb5eb
DA
54static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
55 struct drm_i915_gem_pwrite *args,
56 struct drm_file *file_priv);
673a394b 57
31169714
CW
58static LIST_HEAD(shrink_list);
59static DEFINE_SPINLOCK(shrink_list_lock);
60
79e53945
JB
61int i915_gem_do_init(struct drm_device *dev, unsigned long start,
62 unsigned long end)
673a394b
EA
63{
64 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 65
79e53945
JB
66 if (start >= end ||
67 (start & (PAGE_SIZE - 1)) != 0 ||
68 (end & (PAGE_SIZE - 1)) != 0) {
673a394b
EA
69 return -EINVAL;
70 }
71
79e53945
JB
72 drm_mm_init(&dev_priv->mm.gtt_space, start,
73 end - start);
673a394b 74
79e53945
JB
75 dev->gtt_total = (uint32_t) (end - start);
76
77 return 0;
78}
673a394b 79
79e53945
JB
80int
81i915_gem_init_ioctl(struct drm_device *dev, void *data,
82 struct drm_file *file_priv)
83{
84 struct drm_i915_gem_init *args = data;
85 int ret;
86
87 mutex_lock(&dev->struct_mutex);
88 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
673a394b
EA
89 mutex_unlock(&dev->struct_mutex);
90
79e53945 91 return ret;
673a394b
EA
92}
93
5a125c3c
EA
94int
95i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
96 struct drm_file *file_priv)
97{
5a125c3c 98 struct drm_i915_gem_get_aperture *args = data;
5a125c3c
EA
99
100 if (!(dev->driver->driver_features & DRIVER_GEM))
101 return -ENODEV;
102
103 args->aper_size = dev->gtt_total;
2678d9d6
KP
104 args->aper_available_size = (args->aper_size -
105 atomic_read(&dev->pin_memory));
5a125c3c
EA
106
107 return 0;
108}
109
673a394b
EA
110
111/**
112 * Creates a new mm object and returns a handle to it.
113 */
114int
115i915_gem_create_ioctl(struct drm_device *dev, void *data,
116 struct drm_file *file_priv)
117{
118 struct drm_i915_gem_create *args = data;
119 struct drm_gem_object *obj;
a1a2d1d3
PP
120 int ret;
121 u32 handle;
673a394b
EA
122
123 args->size = roundup(args->size, PAGE_SIZE);
124
125 /* Allocate the new object */
126 obj = drm_gem_object_alloc(dev, args->size);
127 if (obj == NULL)
128 return -ENOMEM;
129
130 ret = drm_gem_handle_create(file_priv, obj, &handle);
bc9025bd 131 drm_gem_object_handle_unreference_unlocked(obj);
673a394b
EA
132
133 if (ret)
134 return ret;
135
136 args->handle = handle;
137
138 return 0;
139}
140
eb01459f
EA
141static inline int
142fast_shmem_read(struct page **pages,
143 loff_t page_base, int page_offset,
144 char __user *data,
145 int length)
146{
147 char __iomem *vaddr;
2bc43b5c 148 int unwritten;
eb01459f
EA
149
150 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
151 if (vaddr == NULL)
152 return -ENOMEM;
2bc43b5c 153 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
eb01459f
EA
154 kunmap_atomic(vaddr, KM_USER0);
155
2bc43b5c
FM
156 if (unwritten)
157 return -EFAULT;
158
159 return 0;
eb01459f
EA
160}
161
280b713b
EA
162static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
163{
164 drm_i915_private_t *dev_priv = obj->dev->dev_private;
165 struct drm_i915_gem_object *obj_priv = obj->driver_private;
166
167 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
168 obj_priv->tiling_mode != I915_TILING_NONE;
169}
170
40123c1f
EA
171static inline int
172slow_shmem_copy(struct page *dst_page,
173 int dst_offset,
174 struct page *src_page,
175 int src_offset,
176 int length)
177{
178 char *dst_vaddr, *src_vaddr;
179
180 dst_vaddr = kmap_atomic(dst_page, KM_USER0);
181 if (dst_vaddr == NULL)
182 return -ENOMEM;
183
184 src_vaddr = kmap_atomic(src_page, KM_USER1);
185 if (src_vaddr == NULL) {
186 kunmap_atomic(dst_vaddr, KM_USER0);
187 return -ENOMEM;
188 }
189
190 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
191
192 kunmap_atomic(src_vaddr, KM_USER1);
193 kunmap_atomic(dst_vaddr, KM_USER0);
194
195 return 0;
196}
197
280b713b
EA
198static inline int
199slow_shmem_bit17_copy(struct page *gpu_page,
200 int gpu_offset,
201 struct page *cpu_page,
202 int cpu_offset,
203 int length,
204 int is_read)
205{
206 char *gpu_vaddr, *cpu_vaddr;
207
208 /* Use the unswizzled path if this page isn't affected. */
209 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
210 if (is_read)
211 return slow_shmem_copy(cpu_page, cpu_offset,
212 gpu_page, gpu_offset, length);
213 else
214 return slow_shmem_copy(gpu_page, gpu_offset,
215 cpu_page, cpu_offset, length);
216 }
217
218 gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
219 if (gpu_vaddr == NULL)
220 return -ENOMEM;
221
222 cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
223 if (cpu_vaddr == NULL) {
224 kunmap_atomic(gpu_vaddr, KM_USER0);
225 return -ENOMEM;
226 }
227
228 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
229 * XORing with the other bits (A9 for Y, A9 and A10 for X)
230 */
231 while (length > 0) {
232 int cacheline_end = ALIGN(gpu_offset + 1, 64);
233 int this_length = min(cacheline_end - gpu_offset, length);
234 int swizzled_gpu_offset = gpu_offset ^ 64;
235
236 if (is_read) {
237 memcpy(cpu_vaddr + cpu_offset,
238 gpu_vaddr + swizzled_gpu_offset,
239 this_length);
240 } else {
241 memcpy(gpu_vaddr + swizzled_gpu_offset,
242 cpu_vaddr + cpu_offset,
243 this_length);
244 }
245 cpu_offset += this_length;
246 gpu_offset += this_length;
247 length -= this_length;
248 }
249
250 kunmap_atomic(cpu_vaddr, KM_USER1);
251 kunmap_atomic(gpu_vaddr, KM_USER0);
252
253 return 0;
254}
255
eb01459f
EA
256/**
257 * This is the fast shmem pread path, which attempts to copy_from_user directly
258 * from the backing pages of the object to the user's address space. On a
259 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
260 */
261static int
262i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
263 struct drm_i915_gem_pread *args,
264 struct drm_file *file_priv)
265{
266 struct drm_i915_gem_object *obj_priv = obj->driver_private;
267 ssize_t remain;
268 loff_t offset, page_base;
269 char __user *user_data;
270 int page_offset, page_length;
271 int ret;
272
273 user_data = (char __user *) (uintptr_t) args->data_ptr;
274 remain = args->size;
275
276 mutex_lock(&dev->struct_mutex);
277
4bdadb97 278 ret = i915_gem_object_get_pages(obj, 0);
eb01459f
EA
279 if (ret != 0)
280 goto fail_unlock;
281
282 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
283 args->size);
284 if (ret != 0)
285 goto fail_put_pages;
286
287 obj_priv = obj->driver_private;
288 offset = args->offset;
289
290 while (remain > 0) {
291 /* Operation in this page
292 *
293 * page_base = page offset within aperture
294 * page_offset = offset within page
295 * page_length = bytes to copy for this page
296 */
297 page_base = (offset & ~(PAGE_SIZE-1));
298 page_offset = offset & (PAGE_SIZE-1);
299 page_length = remain;
300 if ((page_offset + remain) > PAGE_SIZE)
301 page_length = PAGE_SIZE - page_offset;
302
303 ret = fast_shmem_read(obj_priv->pages,
304 page_base, page_offset,
305 user_data, page_length);
306 if (ret)
307 goto fail_put_pages;
308
309 remain -= page_length;
310 user_data += page_length;
311 offset += page_length;
312 }
313
314fail_put_pages:
315 i915_gem_object_put_pages(obj);
316fail_unlock:
317 mutex_unlock(&dev->struct_mutex);
318
319 return ret;
320}
321
07f73f69
CW
322static int
323i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
324{
325 int ret;
326
4bdadb97 327 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
07f73f69
CW
328
329 /* If we've insufficient memory to map in the pages, attempt
330 * to make some space by throwing out some old buffers.
331 */
332 if (ret == -ENOMEM) {
333 struct drm_device *dev = obj->dev;
07f73f69
CW
334
335 ret = i915_gem_evict_something(dev, obj->size);
336 if (ret)
337 return ret;
338
4bdadb97 339 ret = i915_gem_object_get_pages(obj, 0);
07f73f69
CW
340 }
341
342 return ret;
343}
344
eb01459f
EA
345/**
346 * This is the fallback shmem pread path, which allocates temporary storage
347 * in kernel space to copy_to_user into outside of the struct_mutex, so we
348 * can copy out of the object's backing pages while holding the struct mutex
349 * and not take page faults.
350 */
351static int
352i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
353 struct drm_i915_gem_pread *args,
354 struct drm_file *file_priv)
355{
356 struct drm_i915_gem_object *obj_priv = obj->driver_private;
357 struct mm_struct *mm = current->mm;
358 struct page **user_pages;
359 ssize_t remain;
360 loff_t offset, pinned_pages, i;
361 loff_t first_data_page, last_data_page, num_pages;
362 int shmem_page_index, shmem_page_offset;
363 int data_page_index, data_page_offset;
364 int page_length;
365 int ret;
366 uint64_t data_ptr = args->data_ptr;
280b713b 367 int do_bit17_swizzling;
eb01459f
EA
368
369 remain = args->size;
370
371 /* Pin the user pages containing the data. We can't fault while
372 * holding the struct mutex, yet we want to hold it while
373 * dereferencing the user data.
374 */
375 first_data_page = data_ptr / PAGE_SIZE;
376 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
377 num_pages = last_data_page - first_data_page + 1;
378
8e7d2b2c 379 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
eb01459f
EA
380 if (user_pages == NULL)
381 return -ENOMEM;
382
383 down_read(&mm->mmap_sem);
384 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
e5e9ecde 385 num_pages, 1, 0, user_pages, NULL);
eb01459f
EA
386 up_read(&mm->mmap_sem);
387 if (pinned_pages < num_pages) {
388 ret = -EFAULT;
389 goto fail_put_user_pages;
390 }
391
280b713b
EA
392 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
393
eb01459f
EA
394 mutex_lock(&dev->struct_mutex);
395
07f73f69
CW
396 ret = i915_gem_object_get_pages_or_evict(obj);
397 if (ret)
eb01459f
EA
398 goto fail_unlock;
399
400 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
401 args->size);
402 if (ret != 0)
403 goto fail_put_pages;
404
405 obj_priv = obj->driver_private;
406 offset = args->offset;
407
408 while (remain > 0) {
409 /* Operation in this page
410 *
411 * shmem_page_index = page number within shmem file
412 * shmem_page_offset = offset within page in shmem file
413 * data_page_index = page number in get_user_pages return
414 * data_page_offset = offset with data_page_index page.
415 * page_length = bytes to copy for this page
416 */
417 shmem_page_index = offset / PAGE_SIZE;
418 shmem_page_offset = offset & ~PAGE_MASK;
419 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
420 data_page_offset = data_ptr & ~PAGE_MASK;
421
422 page_length = remain;
423 if ((shmem_page_offset + page_length) > PAGE_SIZE)
424 page_length = PAGE_SIZE - shmem_page_offset;
425 if ((data_page_offset + page_length) > PAGE_SIZE)
426 page_length = PAGE_SIZE - data_page_offset;
427
280b713b
EA
428 if (do_bit17_swizzling) {
429 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
430 shmem_page_offset,
431 user_pages[data_page_index],
432 data_page_offset,
433 page_length,
434 1);
435 } else {
436 ret = slow_shmem_copy(user_pages[data_page_index],
437 data_page_offset,
438 obj_priv->pages[shmem_page_index],
439 shmem_page_offset,
440 page_length);
441 }
eb01459f
EA
442 if (ret)
443 goto fail_put_pages;
444
445 remain -= page_length;
446 data_ptr += page_length;
447 offset += page_length;
448 }
449
450fail_put_pages:
451 i915_gem_object_put_pages(obj);
452fail_unlock:
453 mutex_unlock(&dev->struct_mutex);
454fail_put_user_pages:
455 for (i = 0; i < pinned_pages; i++) {
456 SetPageDirty(user_pages[i]);
457 page_cache_release(user_pages[i]);
458 }
8e7d2b2c 459 drm_free_large(user_pages);
eb01459f
EA
460
461 return ret;
462}
463
673a394b
EA
464/**
465 * Reads data from the object referenced by handle.
466 *
467 * On error, the contents of *data are undefined.
468 */
469int
470i915_gem_pread_ioctl(struct drm_device *dev, void *data,
471 struct drm_file *file_priv)
472{
473 struct drm_i915_gem_pread *args = data;
474 struct drm_gem_object *obj;
475 struct drm_i915_gem_object *obj_priv;
673a394b
EA
476 int ret;
477
478 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
479 if (obj == NULL)
480 return -EBADF;
481 obj_priv = obj->driver_private;
482
483 /* Bounds check source.
484 *
485 * XXX: This could use review for overflow issues...
486 */
487 if (args->offset > obj->size || args->size > obj->size ||
488 args->offset + args->size > obj->size) {
bc9025bd 489 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
490 return -EINVAL;
491 }
492
280b713b 493 if (i915_gem_object_needs_bit17_swizzle(obj)) {
eb01459f 494 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
280b713b
EA
495 } else {
496 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
497 if (ret != 0)
498 ret = i915_gem_shmem_pread_slow(dev, obj, args,
499 file_priv);
500 }
673a394b 501
bc9025bd 502 drm_gem_object_unreference_unlocked(obj);
673a394b 503
eb01459f 504 return ret;
673a394b
EA
505}
506
0839ccb8
KP
507/* This is the fast write path which cannot handle
508 * page faults in the source data
9b7530cc 509 */
0839ccb8
KP
510
511static inline int
512fast_user_write(struct io_mapping *mapping,
513 loff_t page_base, int page_offset,
514 char __user *user_data,
515 int length)
9b7530cc 516{
9b7530cc 517 char *vaddr_atomic;
0839ccb8 518 unsigned long unwritten;
9b7530cc 519
0839ccb8
KP
520 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
521 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
522 user_data, length);
523 io_mapping_unmap_atomic(vaddr_atomic);
524 if (unwritten)
525 return -EFAULT;
526 return 0;
527}
528
529/* Here's the write path which can sleep for
530 * page faults
531 */
532
533static inline int
3de09aa3
EA
534slow_kernel_write(struct io_mapping *mapping,
535 loff_t gtt_base, int gtt_offset,
536 struct page *user_page, int user_offset,
537 int length)
0839ccb8 538{
3de09aa3 539 char *src_vaddr, *dst_vaddr;
0839ccb8
KP
540 unsigned long unwritten;
541
3de09aa3
EA
542 dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
543 src_vaddr = kmap_atomic(user_page, KM_USER1);
544 unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
545 src_vaddr + user_offset,
546 length);
547 kunmap_atomic(src_vaddr, KM_USER1);
548 io_mapping_unmap_atomic(dst_vaddr);
0839ccb8
KP
549 if (unwritten)
550 return -EFAULT;
9b7530cc 551 return 0;
9b7530cc
LT
552}
553
40123c1f
EA
554static inline int
555fast_shmem_write(struct page **pages,
556 loff_t page_base, int page_offset,
557 char __user *data,
558 int length)
559{
560 char __iomem *vaddr;
d0088775 561 unsigned long unwritten;
40123c1f
EA
562
563 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
564 if (vaddr == NULL)
565 return -ENOMEM;
d0088775 566 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
40123c1f
EA
567 kunmap_atomic(vaddr, KM_USER0);
568
d0088775
DA
569 if (unwritten)
570 return -EFAULT;
40123c1f
EA
571 return 0;
572}
573
3de09aa3
EA
574/**
575 * This is the fast pwrite path, where we copy the data directly from the
576 * user into the GTT, uncached.
577 */
673a394b 578static int
3de09aa3
EA
579i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
580 struct drm_i915_gem_pwrite *args,
581 struct drm_file *file_priv)
673a394b
EA
582{
583 struct drm_i915_gem_object *obj_priv = obj->driver_private;
0839ccb8 584 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 585 ssize_t remain;
0839ccb8 586 loff_t offset, page_base;
673a394b 587 char __user *user_data;
0839ccb8
KP
588 int page_offset, page_length;
589 int ret;
673a394b
EA
590
591 user_data = (char __user *) (uintptr_t) args->data_ptr;
592 remain = args->size;
593 if (!access_ok(VERIFY_READ, user_data, remain))
594 return -EFAULT;
595
596
597 mutex_lock(&dev->struct_mutex);
598 ret = i915_gem_object_pin(obj, 0);
599 if (ret) {
600 mutex_unlock(&dev->struct_mutex);
601 return ret;
602 }
2ef7eeaa 603 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
673a394b
EA
604 if (ret)
605 goto fail;
606
607 obj_priv = obj->driver_private;
608 offset = obj_priv->gtt_offset + args->offset;
673a394b
EA
609
610 while (remain > 0) {
611 /* Operation in this page
612 *
0839ccb8
KP
613 * page_base = page offset within aperture
614 * page_offset = offset within page
615 * page_length = bytes to copy for this page
673a394b 616 */
0839ccb8
KP
617 page_base = (offset & ~(PAGE_SIZE-1));
618 page_offset = offset & (PAGE_SIZE-1);
619 page_length = remain;
620 if ((page_offset + remain) > PAGE_SIZE)
621 page_length = PAGE_SIZE - page_offset;
622
623 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
624 page_offset, user_data, page_length);
625
626 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
627 * source page isn't available. Return the error and we'll
628 * retry in the slow path.
0839ccb8 629 */
3de09aa3
EA
630 if (ret)
631 goto fail;
673a394b 632
0839ccb8
KP
633 remain -= page_length;
634 user_data += page_length;
635 offset += page_length;
673a394b 636 }
673a394b
EA
637
638fail:
639 i915_gem_object_unpin(obj);
640 mutex_unlock(&dev->struct_mutex);
641
642 return ret;
643}
644
3de09aa3
EA
645/**
646 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
647 * the memory and maps it using kmap_atomic for copying.
648 *
649 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
650 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
651 */
3043c60c 652static int
3de09aa3
EA
653i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
654 struct drm_i915_gem_pwrite *args,
655 struct drm_file *file_priv)
673a394b 656{
3de09aa3
EA
657 struct drm_i915_gem_object *obj_priv = obj->driver_private;
658 drm_i915_private_t *dev_priv = dev->dev_private;
659 ssize_t remain;
660 loff_t gtt_page_base, offset;
661 loff_t first_data_page, last_data_page, num_pages;
662 loff_t pinned_pages, i;
663 struct page **user_pages;
664 struct mm_struct *mm = current->mm;
665 int gtt_page_offset, data_page_offset, data_page_index, page_length;
673a394b 666 int ret;
3de09aa3
EA
667 uint64_t data_ptr = args->data_ptr;
668
669 remain = args->size;
670
671 /* Pin the user pages containing the data. We can't fault while
672 * holding the struct mutex, and all of the pwrite implementations
673 * want to hold it while dereferencing the user data.
674 */
675 first_data_page = data_ptr / PAGE_SIZE;
676 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
677 num_pages = last_data_page - first_data_page + 1;
678
8e7d2b2c 679 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
3de09aa3
EA
680 if (user_pages == NULL)
681 return -ENOMEM;
682
683 down_read(&mm->mmap_sem);
684 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
685 num_pages, 0, 0, user_pages, NULL);
686 up_read(&mm->mmap_sem);
687 if (pinned_pages < num_pages) {
688 ret = -EFAULT;
689 goto out_unpin_pages;
690 }
673a394b
EA
691
692 mutex_lock(&dev->struct_mutex);
3de09aa3
EA
693 ret = i915_gem_object_pin(obj, 0);
694 if (ret)
695 goto out_unlock;
696
697 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
698 if (ret)
699 goto out_unpin_object;
700
701 obj_priv = obj->driver_private;
702 offset = obj_priv->gtt_offset + args->offset;
703
704 while (remain > 0) {
705 /* Operation in this page
706 *
707 * gtt_page_base = page offset within aperture
708 * gtt_page_offset = offset within page in aperture
709 * data_page_index = page number in get_user_pages return
710 * data_page_offset = offset with data_page_index page.
711 * page_length = bytes to copy for this page
712 */
713 gtt_page_base = offset & PAGE_MASK;
714 gtt_page_offset = offset & ~PAGE_MASK;
715 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
716 data_page_offset = data_ptr & ~PAGE_MASK;
717
718 page_length = remain;
719 if ((gtt_page_offset + page_length) > PAGE_SIZE)
720 page_length = PAGE_SIZE - gtt_page_offset;
721 if ((data_page_offset + page_length) > PAGE_SIZE)
722 page_length = PAGE_SIZE - data_page_offset;
723
724 ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
725 gtt_page_base, gtt_page_offset,
726 user_pages[data_page_index],
727 data_page_offset,
728 page_length);
729
730 /* If we get a fault while copying data, then (presumably) our
731 * source page isn't available. Return the error and we'll
732 * retry in the slow path.
733 */
734 if (ret)
735 goto out_unpin_object;
736
737 remain -= page_length;
738 offset += page_length;
739 data_ptr += page_length;
740 }
741
742out_unpin_object:
743 i915_gem_object_unpin(obj);
744out_unlock:
745 mutex_unlock(&dev->struct_mutex);
746out_unpin_pages:
747 for (i = 0; i < pinned_pages; i++)
748 page_cache_release(user_pages[i]);
8e7d2b2c 749 drm_free_large(user_pages);
3de09aa3
EA
750
751 return ret;
752}
753
40123c1f
EA
754/**
755 * This is the fast shmem pwrite path, which attempts to directly
756 * copy_from_user into the kmapped pages backing the object.
757 */
3043c60c 758static int
40123c1f
EA
759i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
760 struct drm_i915_gem_pwrite *args,
761 struct drm_file *file_priv)
673a394b 762{
40123c1f
EA
763 struct drm_i915_gem_object *obj_priv = obj->driver_private;
764 ssize_t remain;
765 loff_t offset, page_base;
766 char __user *user_data;
767 int page_offset, page_length;
673a394b 768 int ret;
40123c1f
EA
769
770 user_data = (char __user *) (uintptr_t) args->data_ptr;
771 remain = args->size;
673a394b
EA
772
773 mutex_lock(&dev->struct_mutex);
774
4bdadb97 775 ret = i915_gem_object_get_pages(obj, 0);
40123c1f
EA
776 if (ret != 0)
777 goto fail_unlock;
673a394b 778
e47c68e9 779 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
40123c1f
EA
780 if (ret != 0)
781 goto fail_put_pages;
782
783 obj_priv = obj->driver_private;
784 offset = args->offset;
785 obj_priv->dirty = 1;
786
787 while (remain > 0) {
788 /* Operation in this page
789 *
790 * page_base = page offset within aperture
791 * page_offset = offset within page
792 * page_length = bytes to copy for this page
793 */
794 page_base = (offset & ~(PAGE_SIZE-1));
795 page_offset = offset & (PAGE_SIZE-1);
796 page_length = remain;
797 if ((page_offset + remain) > PAGE_SIZE)
798 page_length = PAGE_SIZE - page_offset;
799
800 ret = fast_shmem_write(obj_priv->pages,
801 page_base, page_offset,
802 user_data, page_length);
803 if (ret)
804 goto fail_put_pages;
805
806 remain -= page_length;
807 user_data += page_length;
808 offset += page_length;
809 }
810
811fail_put_pages:
812 i915_gem_object_put_pages(obj);
813fail_unlock:
814 mutex_unlock(&dev->struct_mutex);
815
816 return ret;
817}
818
819/**
820 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
821 * the memory and maps it using kmap_atomic for copying.
822 *
823 * This avoids taking mmap_sem for faulting on the user's address while the
824 * struct_mutex is held.
825 */
826static int
827i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
828 struct drm_i915_gem_pwrite *args,
829 struct drm_file *file_priv)
830{
831 struct drm_i915_gem_object *obj_priv = obj->driver_private;
832 struct mm_struct *mm = current->mm;
833 struct page **user_pages;
834 ssize_t remain;
835 loff_t offset, pinned_pages, i;
836 loff_t first_data_page, last_data_page, num_pages;
837 int shmem_page_index, shmem_page_offset;
838 int data_page_index, data_page_offset;
839 int page_length;
840 int ret;
841 uint64_t data_ptr = args->data_ptr;
280b713b 842 int do_bit17_swizzling;
40123c1f
EA
843
844 remain = args->size;
845
846 /* Pin the user pages containing the data. We can't fault while
847 * holding the struct mutex, and all of the pwrite implementations
848 * want to hold it while dereferencing the user data.
849 */
850 first_data_page = data_ptr / PAGE_SIZE;
851 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
852 num_pages = last_data_page - first_data_page + 1;
853
8e7d2b2c 854 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
40123c1f
EA
855 if (user_pages == NULL)
856 return -ENOMEM;
857
858 down_read(&mm->mmap_sem);
859 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
860 num_pages, 0, 0, user_pages, NULL);
861 up_read(&mm->mmap_sem);
862 if (pinned_pages < num_pages) {
863 ret = -EFAULT;
864 goto fail_put_user_pages;
673a394b
EA
865 }
866
280b713b
EA
867 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
868
40123c1f
EA
869 mutex_lock(&dev->struct_mutex);
870
07f73f69
CW
871 ret = i915_gem_object_get_pages_or_evict(obj);
872 if (ret)
40123c1f
EA
873 goto fail_unlock;
874
875 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
876 if (ret != 0)
877 goto fail_put_pages;
878
879 obj_priv = obj->driver_private;
673a394b 880 offset = args->offset;
40123c1f 881 obj_priv->dirty = 1;
673a394b 882
40123c1f
EA
883 while (remain > 0) {
884 /* Operation in this page
885 *
886 * shmem_page_index = page number within shmem file
887 * shmem_page_offset = offset within page in shmem file
888 * data_page_index = page number in get_user_pages return
889 * data_page_offset = offset with data_page_index page.
890 * page_length = bytes to copy for this page
891 */
892 shmem_page_index = offset / PAGE_SIZE;
893 shmem_page_offset = offset & ~PAGE_MASK;
894 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
895 data_page_offset = data_ptr & ~PAGE_MASK;
896
897 page_length = remain;
898 if ((shmem_page_offset + page_length) > PAGE_SIZE)
899 page_length = PAGE_SIZE - shmem_page_offset;
900 if ((data_page_offset + page_length) > PAGE_SIZE)
901 page_length = PAGE_SIZE - data_page_offset;
902
280b713b
EA
903 if (do_bit17_swizzling) {
904 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
905 shmem_page_offset,
906 user_pages[data_page_index],
907 data_page_offset,
908 page_length,
909 0);
910 } else {
911 ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
912 shmem_page_offset,
913 user_pages[data_page_index],
914 data_page_offset,
915 page_length);
916 }
40123c1f
EA
917 if (ret)
918 goto fail_put_pages;
919
920 remain -= page_length;
921 data_ptr += page_length;
922 offset += page_length;
673a394b
EA
923 }
924
40123c1f
EA
925fail_put_pages:
926 i915_gem_object_put_pages(obj);
927fail_unlock:
673a394b 928 mutex_unlock(&dev->struct_mutex);
40123c1f
EA
929fail_put_user_pages:
930 for (i = 0; i < pinned_pages; i++)
931 page_cache_release(user_pages[i]);
8e7d2b2c 932 drm_free_large(user_pages);
673a394b 933
40123c1f 934 return ret;
673a394b
EA
935}
936
937/**
938 * Writes data to the object referenced by handle.
939 *
940 * On error, the contents of the buffer that were to be modified are undefined.
941 */
942int
943i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file_priv)
945{
946 struct drm_i915_gem_pwrite *args = data;
947 struct drm_gem_object *obj;
948 struct drm_i915_gem_object *obj_priv;
949 int ret = 0;
950
951 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
952 if (obj == NULL)
953 return -EBADF;
954 obj_priv = obj->driver_private;
955
956 /* Bounds check destination.
957 *
958 * XXX: This could use review for overflow issues...
959 */
960 if (args->offset > obj->size || args->size > obj->size ||
961 args->offset + args->size > obj->size) {
bc9025bd 962 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
963 return -EINVAL;
964 }
965
966 /* We can only do the GTT pwrite on untiled buffers, as otherwise
967 * it would end up going through the fenced access, and we'll get
968 * different detiling behavior between reading and writing.
969 * pread/pwrite currently are reading and writing from the CPU
970 * perspective, requiring manual detiling by the client.
971 */
71acb5eb
DA
972 if (obj_priv->phys_obj)
973 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
974 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
3de09aa3
EA
975 dev->gtt_total != 0) {
976 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
977 if (ret == -EFAULT) {
978 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
979 file_priv);
980 }
280b713b
EA
981 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
982 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
40123c1f
EA
983 } else {
984 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
985 if (ret == -EFAULT) {
986 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
987 file_priv);
988 }
989 }
673a394b
EA
990
991#if WATCH_PWRITE
992 if (ret)
993 DRM_INFO("pwrite failed %d\n", ret);
994#endif
995
bc9025bd 996 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
997
998 return ret;
999}
1000
1001/**
2ef7eeaa
EA
1002 * Called when user space prepares to use an object with the CPU, either
1003 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
1004 */
1005int
1006i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv)
1008{
a09ba7fa 1009 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b
EA
1010 struct drm_i915_gem_set_domain *args = data;
1011 struct drm_gem_object *obj;
652c393a 1012 struct drm_i915_gem_object *obj_priv;
2ef7eeaa
EA
1013 uint32_t read_domains = args->read_domains;
1014 uint32_t write_domain = args->write_domain;
673a394b
EA
1015 int ret;
1016
1017 if (!(dev->driver->driver_features & DRIVER_GEM))
1018 return -ENODEV;
1019
2ef7eeaa 1020 /* Only handle setting domains to types used by the CPU. */
21d509e3 1021 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1022 return -EINVAL;
1023
21d509e3 1024 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1025 return -EINVAL;
1026
1027 /* Having something in the write domain implies it's in the read
1028 * domain, and only that read domain. Enforce that in the request.
1029 */
1030 if (write_domain != 0 && read_domains != write_domain)
1031 return -EINVAL;
1032
673a394b
EA
1033 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1034 if (obj == NULL)
1035 return -EBADF;
652c393a 1036 obj_priv = obj->driver_private;
673a394b
EA
1037
1038 mutex_lock(&dev->struct_mutex);
652c393a
JB
1039
1040 intel_mark_busy(dev, obj);
1041
673a394b 1042#if WATCH_BUF
cfd43c02 1043 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
2ef7eeaa 1044 obj, obj->size, read_domains, write_domain);
673a394b 1045#endif
2ef7eeaa
EA
1046 if (read_domains & I915_GEM_DOMAIN_GTT) {
1047 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392 1048
a09ba7fa
EA
1049 /* Update the LRU on the fence for the CPU access that's
1050 * about to occur.
1051 */
1052 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1053 list_move_tail(&obj_priv->fence_list,
1054 &dev_priv->mm.fence_list);
1055 }
1056
02354392
EA
1057 /* Silently promote "you're not bound, there was nothing to do"
1058 * to success, since the client was just asking us to
1059 * make sure everything was done.
1060 */
1061 if (ret == -EINVAL)
1062 ret = 0;
2ef7eeaa 1063 } else {
e47c68e9 1064 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1065 }
1066
673a394b
EA
1067 drm_gem_object_unreference(obj);
1068 mutex_unlock(&dev->struct_mutex);
1069 return ret;
1070}
1071
1072/**
1073 * Called when user space has done writes to this buffer
1074 */
1075int
1076i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv)
1078{
1079 struct drm_i915_gem_sw_finish *args = data;
1080 struct drm_gem_object *obj;
1081 struct drm_i915_gem_object *obj_priv;
1082 int ret = 0;
1083
1084 if (!(dev->driver->driver_features & DRIVER_GEM))
1085 return -ENODEV;
1086
1087 mutex_lock(&dev->struct_mutex);
1088 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1089 if (obj == NULL) {
1090 mutex_unlock(&dev->struct_mutex);
1091 return -EBADF;
1092 }
1093
1094#if WATCH_BUF
cfd43c02 1095 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
673a394b
EA
1096 __func__, args->handle, obj, obj->size);
1097#endif
1098 obj_priv = obj->driver_private;
1099
1100 /* Pinned buffers may be scanout, so flush the cache */
e47c68e9
EA
1101 if (obj_priv->pin_count)
1102 i915_gem_object_flush_cpu_write_domain(obj);
1103
673a394b
EA
1104 drm_gem_object_unreference(obj);
1105 mutex_unlock(&dev->struct_mutex);
1106 return ret;
1107}
1108
1109/**
1110 * Maps the contents of an object, returning the address it is mapped
1111 * into.
1112 *
1113 * While the mapping holds a reference on the contents of the object, it doesn't
1114 * imply a ref on the object itself.
1115 */
1116int
1117i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv)
1119{
1120 struct drm_i915_gem_mmap *args = data;
1121 struct drm_gem_object *obj;
1122 loff_t offset;
1123 unsigned long addr;
1124
1125 if (!(dev->driver->driver_features & DRIVER_GEM))
1126 return -ENODEV;
1127
1128 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1129 if (obj == NULL)
1130 return -EBADF;
1131
1132 offset = args->offset;
1133
1134 down_write(&current->mm->mmap_sem);
1135 addr = do_mmap(obj->filp, 0, args->size,
1136 PROT_READ | PROT_WRITE, MAP_SHARED,
1137 args->offset);
1138 up_write(&current->mm->mmap_sem);
bc9025bd 1139 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1140 if (IS_ERR((void *)addr))
1141 return addr;
1142
1143 args->addr_ptr = (uint64_t) addr;
1144
1145 return 0;
1146}
1147
de151cf6
JB
1148/**
1149 * i915_gem_fault - fault a page into the GTT
1150 * vma: VMA in question
1151 * vmf: fault info
1152 *
1153 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1154 * from userspace. The fault handler takes care of binding the object to
1155 * the GTT (if needed), allocating and programming a fence register (again,
1156 * only if needed based on whether the old reg is still valid or the object
1157 * is tiled) and inserting a new PTE into the faulting process.
1158 *
1159 * Note that the faulting process may involve evicting existing objects
1160 * from the GTT and/or fence registers to make room. So performance may
1161 * suffer if the GTT working set is large or there are few fence registers
1162 * left.
1163 */
1164int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1165{
1166 struct drm_gem_object *obj = vma->vm_private_data;
1167 struct drm_device *dev = obj->dev;
1168 struct drm_i915_private *dev_priv = dev->dev_private;
1169 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1170 pgoff_t page_offset;
1171 unsigned long pfn;
1172 int ret = 0;
0f973f27 1173 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6
JB
1174
1175 /* We don't use vmf->pgoff since that has the fake offset */
1176 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1177 PAGE_SHIFT;
1178
1179 /* Now bind it into the GTT if needed */
1180 mutex_lock(&dev->struct_mutex);
1181 if (!obj_priv->gtt_space) {
e67b8ce1 1182 ret = i915_gem_object_bind_to_gtt(obj, 0);
c715089f
CW
1183 if (ret)
1184 goto unlock;
07f4f3e8 1185
14b60391 1186 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
07f4f3e8
KH
1187
1188 ret = i915_gem_object_set_to_gtt_domain(obj, write);
c715089f
CW
1189 if (ret)
1190 goto unlock;
de151cf6
JB
1191 }
1192
1193 /* Need a new fence register? */
a09ba7fa 1194 if (obj_priv->tiling_mode != I915_TILING_NONE) {
8c4b8c3f 1195 ret = i915_gem_object_get_fence_reg(obj);
c715089f
CW
1196 if (ret)
1197 goto unlock;
d9ddcb96 1198 }
de151cf6
JB
1199
1200 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1201 page_offset;
1202
1203 /* Finally, remap it using the new GTT offset */
1204 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c715089f 1205unlock:
de151cf6
JB
1206 mutex_unlock(&dev->struct_mutex);
1207
1208 switch (ret) {
c715089f
CW
1209 case 0:
1210 case -ERESTARTSYS:
1211 return VM_FAULT_NOPAGE;
de151cf6
JB
1212 case -ENOMEM:
1213 case -EAGAIN:
1214 return VM_FAULT_OOM;
de151cf6 1215 default:
c715089f 1216 return VM_FAULT_SIGBUS;
de151cf6
JB
1217 }
1218}
1219
1220/**
1221 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1222 * @obj: obj in question
1223 *
1224 * GEM memory mapping works by handing back to userspace a fake mmap offset
1225 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1226 * up the object based on the offset and sets up the various memory mapping
1227 * structures.
1228 *
1229 * This routine allocates and attaches a fake offset for @obj.
1230 */
1231static int
1232i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1233{
1234 struct drm_device *dev = obj->dev;
1235 struct drm_gem_mm *mm = dev->mm_private;
1236 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1237 struct drm_map_list *list;
f77d390c 1238 struct drm_local_map *map;
de151cf6
JB
1239 int ret = 0;
1240
1241 /* Set the object up for mmap'ing */
1242 list = &obj->map_list;
9a298b2a 1243 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
de151cf6
JB
1244 if (!list->map)
1245 return -ENOMEM;
1246
1247 map = list->map;
1248 map->type = _DRM_GEM;
1249 map->size = obj->size;
1250 map->handle = obj;
1251
1252 /* Get a DRM GEM mmap offset allocated... */
1253 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1254 obj->size / PAGE_SIZE, 0, 0);
1255 if (!list->file_offset_node) {
1256 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1262 obj->size / PAGE_SIZE, 0);
1263 if (!list->file_offset_node) {
1264 ret = -ENOMEM;
1265 goto out_free_list;
1266 }
1267
1268 list->hash.key = list->file_offset_node->start;
1269 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1270 DRM_ERROR("failed to add to map hash\n");
5618ca6a 1271 ret = -ENOMEM;
de151cf6
JB
1272 goto out_free_mm;
1273 }
1274
1275 /* By now we should be all set, any drm_mmap request on the offset
1276 * below will get to our mmap & fault handler */
1277 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1278
1279 return 0;
1280
1281out_free_mm:
1282 drm_mm_put_block(list->file_offset_node);
1283out_free_list:
9a298b2a 1284 kfree(list->map);
de151cf6
JB
1285
1286 return ret;
1287}
1288
901782b2
CW
1289/**
1290 * i915_gem_release_mmap - remove physical page mappings
1291 * @obj: obj in question
1292 *
af901ca1 1293 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1294 * relinquish ownership of the pages back to the system.
1295 *
1296 * It is vital that we remove the page mapping if we have mapped a tiled
1297 * object through the GTT and then lose the fence register due to
1298 * resource pressure. Similarly if the object has been moved out of the
1299 * aperture, than pages mapped into userspace must be revoked. Removing the
1300 * mapping will then trigger a page fault on the next user access, allowing
1301 * fixup by i915_gem_fault().
1302 */
d05ca301 1303void
901782b2
CW
1304i915_gem_release_mmap(struct drm_gem_object *obj)
1305{
1306 struct drm_device *dev = obj->dev;
1307 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1308
1309 if (dev->dev_mapping)
1310 unmap_mapping_range(dev->dev_mapping,
1311 obj_priv->mmap_offset, obj->size, 1);
1312}
1313
ab00b3e5
JB
1314static void
1315i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1316{
1317 struct drm_device *dev = obj->dev;
1318 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1319 struct drm_gem_mm *mm = dev->mm_private;
1320 struct drm_map_list *list;
1321
1322 list = &obj->map_list;
1323 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1324
1325 if (list->file_offset_node) {
1326 drm_mm_put_block(list->file_offset_node);
1327 list->file_offset_node = NULL;
1328 }
1329
1330 if (list->map) {
9a298b2a 1331 kfree(list->map);
ab00b3e5
JB
1332 list->map = NULL;
1333 }
1334
1335 obj_priv->mmap_offset = 0;
1336}
1337
de151cf6
JB
1338/**
1339 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1340 * @obj: object to check
1341 *
1342 * Return the required GTT alignment for an object, taking into account
1343 * potential fence register mapping if needed.
1344 */
1345static uint32_t
1346i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1347{
1348 struct drm_device *dev = obj->dev;
1349 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1350 int start, i;
1351
1352 /*
1353 * Minimum alignment is 4k (GTT page size), but might be greater
1354 * if a fence register is needed for the object.
1355 */
1356 if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
1357 return 4096;
1358
1359 /*
1360 * Previous chips need to be aligned to the size of the smallest
1361 * fence register that can contain the object.
1362 */
1363 if (IS_I9XX(dev))
1364 start = 1024*1024;
1365 else
1366 start = 512*1024;
1367
1368 for (i = start; i < obj->size; i <<= 1)
1369 ;
1370
1371 return i;
1372}
1373
1374/**
1375 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1376 * @dev: DRM device
1377 * @data: GTT mapping ioctl data
1378 * @file_priv: GEM object info
1379 *
1380 * Simply returns the fake offset to userspace so it can mmap it.
1381 * The mmap call will end up in drm_gem_mmap(), which will set things
1382 * up so we can get faults in the handler above.
1383 *
1384 * The fault handler will take care of binding the object into the GTT
1385 * (since it may have been evicted to make room for something), allocating
1386 * a fence register, and mapping the appropriate aperture address into
1387 * userspace.
1388 */
1389int
1390i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1391 struct drm_file *file_priv)
1392{
1393 struct drm_i915_gem_mmap_gtt *args = data;
1394 struct drm_i915_private *dev_priv = dev->dev_private;
1395 struct drm_gem_object *obj;
1396 struct drm_i915_gem_object *obj_priv;
1397 int ret;
1398
1399 if (!(dev->driver->driver_features & DRIVER_GEM))
1400 return -ENODEV;
1401
1402 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1403 if (obj == NULL)
1404 return -EBADF;
1405
1406 mutex_lock(&dev->struct_mutex);
1407
1408 obj_priv = obj->driver_private;
1409
ab18282d
CW
1410 if (obj_priv->madv != I915_MADV_WILLNEED) {
1411 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1412 drm_gem_object_unreference(obj);
1413 mutex_unlock(&dev->struct_mutex);
1414 return -EINVAL;
1415 }
1416
1417
de151cf6
JB
1418 if (!obj_priv->mmap_offset) {
1419 ret = i915_gem_create_mmap_offset(obj);
13af1062
CW
1420 if (ret) {
1421 drm_gem_object_unreference(obj);
1422 mutex_unlock(&dev->struct_mutex);
de151cf6 1423 return ret;
13af1062 1424 }
de151cf6
JB
1425 }
1426
1427 args->offset = obj_priv->mmap_offset;
1428
de151cf6
JB
1429 /*
1430 * Pull it into the GTT so that we have a page list (makes the
1431 * initial fault faster and any subsequent flushing possible).
1432 */
1433 if (!obj_priv->agp_mem) {
e67b8ce1 1434 ret = i915_gem_object_bind_to_gtt(obj, 0);
de151cf6
JB
1435 if (ret) {
1436 drm_gem_object_unreference(obj);
1437 mutex_unlock(&dev->struct_mutex);
1438 return ret;
1439 }
14b60391 1440 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
de151cf6
JB
1441 }
1442
1443 drm_gem_object_unreference(obj);
1444 mutex_unlock(&dev->struct_mutex);
1445
1446 return 0;
1447}
1448
6911a9b8 1449void
856fa198 1450i915_gem_object_put_pages(struct drm_gem_object *obj)
673a394b
EA
1451{
1452 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1453 int page_count = obj->size / PAGE_SIZE;
1454 int i;
1455
856fa198 1456 BUG_ON(obj_priv->pages_refcount == 0);
bb6baf76 1457 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
673a394b 1458
856fa198
EA
1459 if (--obj_priv->pages_refcount != 0)
1460 return;
673a394b 1461
280b713b
EA
1462 if (obj_priv->tiling_mode != I915_TILING_NONE)
1463 i915_gem_object_save_bit_17_swizzle(obj);
1464
3ef94daa 1465 if (obj_priv->madv == I915_MADV_DONTNEED)
13a05fd9 1466 obj_priv->dirty = 0;
3ef94daa
CW
1467
1468 for (i = 0; i < page_count; i++) {
1469 if (obj_priv->pages[i] == NULL)
1470 break;
1471
1472 if (obj_priv->dirty)
1473 set_page_dirty(obj_priv->pages[i]);
1474
1475 if (obj_priv->madv == I915_MADV_WILLNEED)
856fa198 1476 mark_page_accessed(obj_priv->pages[i]);
3ef94daa
CW
1477
1478 page_cache_release(obj_priv->pages[i]);
1479 }
673a394b
EA
1480 obj_priv->dirty = 0;
1481
8e7d2b2c 1482 drm_free_large(obj_priv->pages);
856fa198 1483 obj_priv->pages = NULL;
673a394b
EA
1484}
1485
1486static void
ce44b0ea 1487i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
673a394b
EA
1488{
1489 struct drm_device *dev = obj->dev;
1490 drm_i915_private_t *dev_priv = dev->dev_private;
1491 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1492
1493 /* Add a reference if we're newly entering the active list. */
1494 if (!obj_priv->active) {
1495 drm_gem_object_reference(obj);
1496 obj_priv->active = 1;
1497 }
1498 /* Move from whatever list we were on to the tail of execution. */
5e118f41 1499 spin_lock(&dev_priv->mm.active_list_lock);
673a394b
EA
1500 list_move_tail(&obj_priv->list,
1501 &dev_priv->mm.active_list);
5e118f41 1502 spin_unlock(&dev_priv->mm.active_list_lock);
ce44b0ea 1503 obj_priv->last_rendering_seqno = seqno;
673a394b
EA
1504}
1505
ce44b0ea
EA
1506static void
1507i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1508{
1509 struct drm_device *dev = obj->dev;
1510 drm_i915_private_t *dev_priv = dev->dev_private;
1511 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1512
1513 BUG_ON(!obj_priv->active);
1514 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1515 obj_priv->last_rendering_seqno = 0;
1516}
673a394b 1517
963b4836
CW
1518/* Immediately discard the backing storage */
1519static void
1520i915_gem_object_truncate(struct drm_gem_object *obj)
1521{
bb6baf76
CW
1522 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1523 struct inode *inode;
963b4836 1524
bb6baf76
CW
1525 inode = obj->filp->f_path.dentry->d_inode;
1526 if (inode->i_op->truncate)
1527 inode->i_op->truncate (inode);
1528
1529 obj_priv->madv = __I915_MADV_PURGED;
963b4836
CW
1530}
1531
1532static inline int
1533i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1534{
1535 return obj_priv->madv == I915_MADV_DONTNEED;
1536}
1537
673a394b
EA
1538static void
1539i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1540{
1541 struct drm_device *dev = obj->dev;
1542 drm_i915_private_t *dev_priv = dev->dev_private;
1543 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1544
1545 i915_verify_inactive(dev, __FILE__, __LINE__);
1546 if (obj_priv->pin_count != 0)
1547 list_del_init(&obj_priv->list);
1548 else
1549 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1550
99fcb766
DV
1551 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1552
ce44b0ea 1553 obj_priv->last_rendering_seqno = 0;
673a394b
EA
1554 if (obj_priv->active) {
1555 obj_priv->active = 0;
1556 drm_gem_object_unreference(obj);
1557 }
1558 i915_verify_inactive(dev, __FILE__, __LINE__);
1559}
1560
1561/**
1562 * Creates a new sequence number, emitting a write of it to the status page
1563 * plus an interrupt, which will trigger i915_user_interrupt_handler.
1564 *
1565 * Must be called with struct_lock held.
1566 *
1567 * Returned sequence numbers are nonzero on success.
1568 */
5a5a0c64 1569uint32_t
b962442e
EA
1570i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
1571 uint32_t flush_domains)
673a394b
EA
1572{
1573 drm_i915_private_t *dev_priv = dev->dev_private;
b962442e 1574 struct drm_i915_file_private *i915_file_priv = NULL;
673a394b
EA
1575 struct drm_i915_gem_request *request;
1576 uint32_t seqno;
1577 int was_empty;
1578 RING_LOCALS;
1579
b962442e
EA
1580 if (file_priv != NULL)
1581 i915_file_priv = file_priv->driver_priv;
1582
9a298b2a 1583 request = kzalloc(sizeof(*request), GFP_KERNEL);
673a394b
EA
1584 if (request == NULL)
1585 return 0;
1586
1587 /* Grab the seqno we're going to make this request be, and bump the
1588 * next (skipping 0 so it can be the reserved no-seqno value).
1589 */
1590 seqno = dev_priv->mm.next_gem_seqno;
1591 dev_priv->mm.next_gem_seqno++;
1592 if (dev_priv->mm.next_gem_seqno == 0)
1593 dev_priv->mm.next_gem_seqno++;
1594
1595 BEGIN_LP_RING(4);
1596 OUT_RING(MI_STORE_DWORD_INDEX);
1597 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1598 OUT_RING(seqno);
1599
1600 OUT_RING(MI_USER_INTERRUPT);
1601 ADVANCE_LP_RING();
1602
44d98a61 1603 DRM_DEBUG_DRIVER("%d\n", seqno);
673a394b
EA
1604
1605 request->seqno = seqno;
1606 request->emitted_jiffies = jiffies;
673a394b
EA
1607 was_empty = list_empty(&dev_priv->mm.request_list);
1608 list_add_tail(&request->list, &dev_priv->mm.request_list);
b962442e
EA
1609 if (i915_file_priv) {
1610 list_add_tail(&request->client_list,
1611 &i915_file_priv->mm.request_list);
1612 } else {
1613 INIT_LIST_HEAD(&request->client_list);
1614 }
673a394b 1615
ce44b0ea
EA
1616 /* Associate any objects on the flushing list matching the write
1617 * domain we're flushing with our flush.
1618 */
1619 if (flush_domains != 0) {
1620 struct drm_i915_gem_object *obj_priv, *next;
1621
1622 list_for_each_entry_safe(obj_priv, next,
99fcb766
DV
1623 &dev_priv->mm.gpu_write_list,
1624 gpu_write_list) {
ce44b0ea
EA
1625 struct drm_gem_object *obj = obj_priv->obj;
1626
1627 if ((obj->write_domain & flush_domains) ==
1628 obj->write_domain) {
1c5d22f7
CW
1629 uint32_t old_write_domain = obj->write_domain;
1630
ce44b0ea 1631 obj->write_domain = 0;
99fcb766 1632 list_del_init(&obj_priv->gpu_write_list);
ce44b0ea 1633 i915_gem_object_move_to_active(obj, seqno);
1c5d22f7
CW
1634
1635 trace_i915_gem_object_change_domain(obj,
1636 obj->read_domains,
1637 old_write_domain);
ce44b0ea
EA
1638 }
1639 }
1640
1641 }
1642
f65d9421
BG
1643 if (!dev_priv->mm.suspended) {
1644 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1645 if (was_empty)
1646 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1647 }
673a394b
EA
1648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
3043c60c 1657static uint32_t
673a394b
EA
1658i915_retire_commands(struct drm_device *dev)
1659{
1660 drm_i915_private_t *dev_priv = dev->dev_private;
1661 uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
1662 uint32_t flush_domains = 0;
1663 RING_LOCALS;
1664
1665 /* The sampler always gets flushed on i965 (sigh) */
1666 if (IS_I965G(dev))
1667 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
1668 BEGIN_LP_RING(2);
1669 OUT_RING(cmd);
1670 OUT_RING(0); /* noop */
1671 ADVANCE_LP_RING();
1672 return flush_domains;
1673}
1674
1675/**
1676 * Moves buffers associated only with the given active seqno from the active
1677 * to inactive list, potentially freeing them.
1678 */
1679static void
1680i915_gem_retire_request(struct drm_device *dev,
1681 struct drm_i915_gem_request *request)
1682{
1683 drm_i915_private_t *dev_priv = dev->dev_private;
1684
1c5d22f7
CW
1685 trace_i915_gem_request_retire(dev, request->seqno);
1686
673a394b
EA
1687 /* Move any buffers on the active list that are no longer referenced
1688 * by the ringbuffer to the flushing/inactive lists as appropriate.
1689 */
5e118f41 1690 spin_lock(&dev_priv->mm.active_list_lock);
673a394b
EA
1691 while (!list_empty(&dev_priv->mm.active_list)) {
1692 struct drm_gem_object *obj;
1693 struct drm_i915_gem_object *obj_priv;
1694
1695 obj_priv = list_first_entry(&dev_priv->mm.active_list,
1696 struct drm_i915_gem_object,
1697 list);
1698 obj = obj_priv->obj;
1699
1700 /* If the seqno being retired doesn't match the oldest in the
1701 * list, then the oldest in the list must still be newer than
1702 * this seqno.
1703 */
1704 if (obj_priv->last_rendering_seqno != request->seqno)
5e118f41 1705 goto out;
de151cf6 1706
673a394b
EA
1707#if WATCH_LRU
1708 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1709 __func__, request->seqno, obj);
1710#endif
1711
ce44b0ea
EA
1712 if (obj->write_domain != 0)
1713 i915_gem_object_move_to_flushing(obj);
68c84342
SL
1714 else {
1715 /* Take a reference on the object so it won't be
1716 * freed while the spinlock is held. The list
1717 * protection for this spinlock is safe when breaking
1718 * the lock like this since the next thing we do
1719 * is just get the head of the list again.
1720 */
1721 drm_gem_object_reference(obj);
673a394b 1722 i915_gem_object_move_to_inactive(obj);
68c84342
SL
1723 spin_unlock(&dev_priv->mm.active_list_lock);
1724 drm_gem_object_unreference(obj);
1725 spin_lock(&dev_priv->mm.active_list_lock);
1726 }
673a394b 1727 }
5e118f41
CW
1728out:
1729 spin_unlock(&dev_priv->mm.active_list_lock);
673a394b
EA
1730}
1731
1732/**
1733 * Returns true if seq1 is later than seq2.
1734 */
22be1724 1735bool
673a394b
EA
1736i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1737{
1738 return (int32_t)(seq1 - seq2) >= 0;
1739}
1740
1741uint32_t
1742i915_get_gem_seqno(struct drm_device *dev)
1743{
1744 drm_i915_private_t *dev_priv = dev->dev_private;
1745
1746 return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
1747}
1748
1749/**
1750 * This function clears the request list as sequence numbers are passed.
1751 */
1752void
1753i915_gem_retire_requests(struct drm_device *dev)
1754{
1755 drm_i915_private_t *dev_priv = dev->dev_private;
1756 uint32_t seqno;
1757
9d34e5db 1758 if (!dev_priv->hw_status_page || list_empty(&dev_priv->mm.request_list))
6c0594a3
KW
1759 return;
1760
673a394b
EA
1761 seqno = i915_get_gem_seqno(dev);
1762
1763 while (!list_empty(&dev_priv->mm.request_list)) {
1764 struct drm_i915_gem_request *request;
1765 uint32_t retiring_seqno;
1766
1767 request = list_first_entry(&dev_priv->mm.request_list,
1768 struct drm_i915_gem_request,
1769 list);
1770 retiring_seqno = request->seqno;
1771
1772 if (i915_seqno_passed(seqno, retiring_seqno) ||
ba1234d1 1773 atomic_read(&dev_priv->mm.wedged)) {
673a394b
EA
1774 i915_gem_retire_request(dev, request);
1775
1776 list_del(&request->list);
b962442e 1777 list_del(&request->client_list);
9a298b2a 1778 kfree(request);
673a394b
EA
1779 } else
1780 break;
1781 }
9d34e5db
CW
1782
1783 if (unlikely (dev_priv->trace_irq_seqno &&
1784 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
1785 i915_user_irq_put(dev);
1786 dev_priv->trace_irq_seqno = 0;
1787 }
673a394b
EA
1788}
1789
1790void
1791i915_gem_retire_work_handler(struct work_struct *work)
1792{
1793 drm_i915_private_t *dev_priv;
1794 struct drm_device *dev;
1795
1796 dev_priv = container_of(work, drm_i915_private_t,
1797 mm.retire_work.work);
1798 dev = dev_priv->dev;
1799
1800 mutex_lock(&dev->struct_mutex);
1801 i915_gem_retire_requests(dev);
6dbe2772
KP
1802 if (!dev_priv->mm.suspended &&
1803 !list_empty(&dev_priv->mm.request_list))
9c9fe1f8 1804 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
673a394b
EA
1805 mutex_unlock(&dev->struct_mutex);
1806}
1807
5a5a0c64 1808int
48764bf4 1809i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible)
673a394b
EA
1810{
1811 drm_i915_private_t *dev_priv = dev->dev_private;
802c7eb6 1812 u32 ier;
673a394b
EA
1813 int ret = 0;
1814
1815 BUG_ON(seqno == 0);
1816
ba1234d1 1817 if (atomic_read(&dev_priv->mm.wedged))
ffed1d09
BG
1818 return -EIO;
1819
673a394b 1820 if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
bad720ff 1821 if (HAS_PCH_SPLIT(dev))
036a4a7d
ZW
1822 ier = I915_READ(DEIER) | I915_READ(GTIER);
1823 else
1824 ier = I915_READ(IER);
802c7eb6
JB
1825 if (!ier) {
1826 DRM_ERROR("something (likely vbetool) disabled "
1827 "interrupts, re-enabling\n");
1828 i915_driver_irq_preinstall(dev);
1829 i915_driver_irq_postinstall(dev);
1830 }
1831
1c5d22f7
CW
1832 trace_i915_gem_request_wait_begin(dev, seqno);
1833
673a394b
EA
1834 dev_priv->mm.waiting_gem_seqno = seqno;
1835 i915_user_irq_get(dev);
48764bf4
DV
1836 if (interruptible)
1837 ret = wait_event_interruptible(dev_priv->irq_queue,
1838 i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
1839 atomic_read(&dev_priv->mm.wedged));
1840 else
1841 wait_event(dev_priv->irq_queue,
1842 i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
1843 atomic_read(&dev_priv->mm.wedged));
1844
673a394b
EA
1845 i915_user_irq_put(dev);
1846 dev_priv->mm.waiting_gem_seqno = 0;
1c5d22f7
CW
1847
1848 trace_i915_gem_request_wait_end(dev, seqno);
673a394b 1849 }
ba1234d1 1850 if (atomic_read(&dev_priv->mm.wedged))
673a394b
EA
1851 ret = -EIO;
1852
1853 if (ret && ret != -ERESTARTSYS)
1854 DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
1855 __func__, ret, seqno, i915_get_gem_seqno(dev));
1856
1857 /* Directly dispatch request retiring. While we have the work queue
1858 * to handle this, the waiter on a request often wants an associated
1859 * buffer to have made it to the inactive list, and we would need
1860 * a separate wait queue to handle that.
1861 */
1862 if (ret == 0)
1863 i915_gem_retire_requests(dev);
1864
1865 return ret;
1866}
1867
48764bf4
DV
1868/**
1869 * Waits for a sequence number to be signaled, and cleans up the
1870 * request and object lists appropriately for that event.
1871 */
1872static int
1873i915_wait_request(struct drm_device *dev, uint32_t seqno)
1874{
1875 return i915_do_wait_request(dev, seqno, 1);
1876}
1877
673a394b
EA
1878static void
1879i915_gem_flush(struct drm_device *dev,
1880 uint32_t invalidate_domains,
1881 uint32_t flush_domains)
1882{
1883 drm_i915_private_t *dev_priv = dev->dev_private;
1884 uint32_t cmd;
1885 RING_LOCALS;
1886
1887#if WATCH_EXEC
1888 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
1889 invalidate_domains, flush_domains);
1890#endif
1c5d22f7
CW
1891 trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno,
1892 invalidate_domains, flush_domains);
673a394b
EA
1893
1894 if (flush_domains & I915_GEM_DOMAIN_CPU)
1895 drm_agp_chipset_flush(dev);
1896
21d509e3 1897 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
673a394b
EA
1898 /*
1899 * read/write caches:
1900 *
1901 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
1902 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
1903 * also flushed at 2d versus 3d pipeline switches.
1904 *
1905 * read-only caches:
1906 *
1907 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
1908 * MI_READ_FLUSH is set, and is always flushed on 965.
1909 *
1910 * I915_GEM_DOMAIN_COMMAND may not exist?
1911 *
1912 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
1913 * invalidated when MI_EXE_FLUSH is set.
1914 *
1915 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
1916 * invalidated with every MI_FLUSH.
1917 *
1918 * TLBs:
1919 *
1920 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
1921 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
1922 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
1923 * are flushed at any MI_FLUSH.
1924 */
1925
1926 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
1927 if ((invalidate_domains|flush_domains) &
1928 I915_GEM_DOMAIN_RENDER)
1929 cmd &= ~MI_NO_WRITE_FLUSH;
1930 if (!IS_I965G(dev)) {
1931 /*
1932 * On the 965, the sampler cache always gets flushed
1933 * and this bit is reserved.
1934 */
1935 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
1936 cmd |= MI_READ_FLUSH;
1937 }
1938 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
1939 cmd |= MI_EXE_FLUSH;
1940
1941#if WATCH_EXEC
1942 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
1943#endif
1944 BEGIN_LP_RING(2);
1945 OUT_RING(cmd);
48764bf4 1946 OUT_RING(MI_NOOP);
673a394b
EA
1947 ADVANCE_LP_RING();
1948 }
1949}
1950
1951/**
1952 * Ensures that all rendering to the object has completed and the object is
1953 * safe to unbind from the GTT or access from the CPU.
1954 */
1955static int
1956i915_gem_object_wait_rendering(struct drm_gem_object *obj)
1957{
1958 struct drm_device *dev = obj->dev;
1959 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1960 int ret;
1961
e47c68e9
EA
1962 /* This function only exists to support waiting for existing rendering,
1963 * not for emitting required flushes.
673a394b 1964 */
e47c68e9 1965 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
673a394b
EA
1966
1967 /* If there is rendering queued on the buffer being evicted, wait for
1968 * it.
1969 */
1970 if (obj_priv->active) {
1971#if WATCH_BUF
1972 DRM_INFO("%s: object %p wait for seqno %08x\n",
1973 __func__, obj, obj_priv->last_rendering_seqno);
1974#endif
1975 ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
1976 if (ret != 0)
1977 return ret;
1978 }
1979
1980 return 0;
1981}
1982
1983/**
1984 * Unbinds an object from the GTT aperture.
1985 */
0f973f27 1986int
673a394b
EA
1987i915_gem_object_unbind(struct drm_gem_object *obj)
1988{
1989 struct drm_device *dev = obj->dev;
4a87b8ca 1990 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
1991 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1992 int ret = 0;
1993
1994#if WATCH_BUF
1995 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1996 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1997#endif
1998 if (obj_priv->gtt_space == NULL)
1999 return 0;
2000
2001 if (obj_priv->pin_count != 0) {
2002 DRM_ERROR("Attempting to unbind pinned buffer\n");
2003 return -EINVAL;
2004 }
2005
5323fd04
EA
2006 /* blow away mappings if mapped through GTT */
2007 i915_gem_release_mmap(obj);
2008
673a394b
EA
2009 /* Move the object to the CPU domain to ensure that
2010 * any possible CPU writes while it's not in the GTT
2011 * are flushed when we go to remap it. This will
2012 * also ensure that all pending GPU writes are finished
2013 * before we unbind.
2014 */
e47c68e9 2015 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
673a394b 2016 if (ret) {
e47c68e9
EA
2017 if (ret != -ERESTARTSYS)
2018 DRM_ERROR("set_domain failed: %d\n", ret);
673a394b
EA
2019 return ret;
2020 }
2021
5323fd04
EA
2022 BUG_ON(obj_priv->active);
2023
96b47b65
DV
2024 /* release the fence reg _after_ flushing */
2025 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2026 i915_gem_clear_fence_reg(obj);
2027
673a394b
EA
2028 if (obj_priv->agp_mem != NULL) {
2029 drm_unbind_agp(obj_priv->agp_mem);
2030 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2031 obj_priv->agp_mem = NULL;
2032 }
2033
856fa198 2034 i915_gem_object_put_pages(obj);
a32808c0 2035 BUG_ON(obj_priv->pages_refcount);
673a394b
EA
2036
2037 if (obj_priv->gtt_space) {
2038 atomic_dec(&dev->gtt_count);
2039 atomic_sub(obj->size, &dev->gtt_memory);
2040
2041 drm_mm_put_block(obj_priv->gtt_space);
2042 obj_priv->gtt_space = NULL;
2043 }
2044
2045 /* Remove ourselves from the LRU list if present. */
4a87b8ca 2046 spin_lock(&dev_priv->mm.active_list_lock);
673a394b
EA
2047 if (!list_empty(&obj_priv->list))
2048 list_del_init(&obj_priv->list);
4a87b8ca 2049 spin_unlock(&dev_priv->mm.active_list_lock);
673a394b 2050
963b4836
CW
2051 if (i915_gem_object_is_purgeable(obj_priv))
2052 i915_gem_object_truncate(obj);
2053
1c5d22f7
CW
2054 trace_i915_gem_object_unbind(obj);
2055
673a394b
EA
2056 return 0;
2057}
2058
07f73f69
CW
2059static struct drm_gem_object *
2060i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
2061{
2062 drm_i915_private_t *dev_priv = dev->dev_private;
2063 struct drm_i915_gem_object *obj_priv;
2064 struct drm_gem_object *best = NULL;
2065 struct drm_gem_object *first = NULL;
2066
2067 /* Try to find the smallest clean object */
2068 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
2069 struct drm_gem_object *obj = obj_priv->obj;
2070 if (obj->size >= min_size) {
963b4836
CW
2071 if ((!obj_priv->dirty ||
2072 i915_gem_object_is_purgeable(obj_priv)) &&
07f73f69
CW
2073 (!best || obj->size < best->size)) {
2074 best = obj;
2075 if (best->size == min_size)
2076 return best;
2077 }
2078 if (!first)
2079 first = obj;
2080 }
2081 }
2082
2083 return best ? best : first;
2084}
2085
673a394b 2086static int
07f73f69
CW
2087i915_gem_evict_everything(struct drm_device *dev)
2088{
2089 drm_i915_private_t *dev_priv = dev->dev_private;
07f73f69 2090 int ret;
99fcb766 2091 uint32_t seqno;
07f73f69
CW
2092 bool lists_empty;
2093
07f73f69
CW
2094 spin_lock(&dev_priv->mm.active_list_lock);
2095 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2096 list_empty(&dev_priv->mm.flushing_list) &&
2097 list_empty(&dev_priv->mm.active_list));
2098 spin_unlock(&dev_priv->mm.active_list_lock);
2099
9731129c 2100 if (lists_empty)
07f73f69 2101 return -ENOSPC;
07f73f69
CW
2102
2103 /* Flush everything (on to the inactive lists) and evict */
2104 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2105 seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
2106 if (seqno == 0)
2107 return -ENOMEM;
2108
2109 ret = i915_wait_request(dev, seqno);
2110 if (ret)
2111 return ret;
2112
99fcb766
DV
2113 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
2114
ab5ee576 2115 ret = i915_gem_evict_from_inactive_list(dev);
07f73f69
CW
2116 if (ret)
2117 return ret;
2118
2119 spin_lock(&dev_priv->mm.active_list_lock);
2120 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2121 list_empty(&dev_priv->mm.flushing_list) &&
2122 list_empty(&dev_priv->mm.active_list));
2123 spin_unlock(&dev_priv->mm.active_list_lock);
2124 BUG_ON(!lists_empty);
2125
2126 return 0;
2127}
2128
673a394b 2129static int
07f73f69 2130i915_gem_evict_something(struct drm_device *dev, int min_size)
673a394b
EA
2131{
2132 drm_i915_private_t *dev_priv = dev->dev_private;
2133 struct drm_gem_object *obj;
07f73f69 2134 int ret;
673a394b
EA
2135
2136 for (;;) {
07f73f69
CW
2137 i915_gem_retire_requests(dev);
2138
673a394b
EA
2139 /* If there's an inactive buffer available now, grab it
2140 * and be done.
2141 */
07f73f69
CW
2142 obj = i915_gem_find_inactive_object(dev, min_size);
2143 if (obj) {
2144 struct drm_i915_gem_object *obj_priv;
2145
673a394b
EA
2146#if WATCH_LRU
2147 DRM_INFO("%s: evicting %p\n", __func__, obj);
2148#endif
07f73f69
CW
2149 obj_priv = obj->driver_private;
2150 BUG_ON(obj_priv->pin_count != 0);
673a394b
EA
2151 BUG_ON(obj_priv->active);
2152
2153 /* Wait on the rendering and unbind the buffer. */
07f73f69 2154 return i915_gem_object_unbind(obj);
673a394b
EA
2155 }
2156
2157 /* If we didn't get anything, but the ring is still processing
07f73f69
CW
2158 * things, wait for the next to finish and hopefully leave us
2159 * a buffer to evict.
673a394b
EA
2160 */
2161 if (!list_empty(&dev_priv->mm.request_list)) {
2162 struct drm_i915_gem_request *request;
2163
2164 request = list_first_entry(&dev_priv->mm.request_list,
2165 struct drm_i915_gem_request,
2166 list);
2167
2168 ret = i915_wait_request(dev, request->seqno);
2169 if (ret)
07f73f69 2170 return ret;
673a394b 2171
07f73f69 2172 continue;
673a394b
EA
2173 }
2174
2175 /* If we didn't have anything on the request list but there
2176 * are buffers awaiting a flush, emit one and try again.
2177 * When we wait on it, those buffers waiting for that flush
2178 * will get moved to inactive.
2179 */
2180 if (!list_empty(&dev_priv->mm.flushing_list)) {
07f73f69 2181 struct drm_i915_gem_object *obj_priv;
673a394b 2182
9a1e2582
CW
2183 /* Find an object that we can immediately reuse */
2184 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
2185 obj = obj_priv->obj;
2186 if (obj->size >= min_size)
2187 break;
673a394b 2188
9a1e2582
CW
2189 obj = NULL;
2190 }
673a394b 2191
9a1e2582
CW
2192 if (obj != NULL) {
2193 uint32_t seqno;
673a394b 2194
9a1e2582
CW
2195 i915_gem_flush(dev,
2196 obj->write_domain,
2197 obj->write_domain);
2198 seqno = i915_add_request(dev, NULL, obj->write_domain);
2199 if (seqno == 0)
2200 return -ENOMEM;
ac94a962 2201
9a1e2582
CW
2202 ret = i915_wait_request(dev, seqno);
2203 if (ret)
2204 return ret;
2205
2206 continue;
2207 }
673a394b
EA
2208 }
2209
07f73f69
CW
2210 /* If we didn't do any of the above, there's no single buffer
2211 * large enough to swap out for the new one, so just evict
2212 * everything and start again. (This should be rare.)
673a394b 2213 */
9731129c 2214 if (!list_empty (&dev_priv->mm.inactive_list))
ab5ee576 2215 return i915_gem_evict_from_inactive_list(dev);
9731129c 2216 else
07f73f69 2217 return i915_gem_evict_everything(dev);
ac94a962 2218 }
ac94a962
KP
2219}
2220
6911a9b8 2221int
4bdadb97
CW
2222i915_gem_object_get_pages(struct drm_gem_object *obj,
2223 gfp_t gfpmask)
673a394b
EA
2224{
2225 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2226 int page_count, i;
2227 struct address_space *mapping;
2228 struct inode *inode;
2229 struct page *page;
2230 int ret;
2231
856fa198 2232 if (obj_priv->pages_refcount++ != 0)
673a394b
EA
2233 return 0;
2234
2235 /* Get the list of pages out of our struct file. They'll be pinned
2236 * at this point until we release them.
2237 */
2238 page_count = obj->size / PAGE_SIZE;
856fa198 2239 BUG_ON(obj_priv->pages != NULL);
8e7d2b2c 2240 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
856fa198 2241 if (obj_priv->pages == NULL) {
856fa198 2242 obj_priv->pages_refcount--;
673a394b
EA
2243 return -ENOMEM;
2244 }
2245
2246 inode = obj->filp->f_path.dentry->d_inode;
2247 mapping = inode->i_mapping;
2248 for (i = 0; i < page_count; i++) {
4bdadb97
CW
2249 page = read_cache_page_gfp(mapping, i,
2250 mapping_gfp_mask (mapping) |
2251 __GFP_COLD |
2252 gfpmask);
673a394b
EA
2253 if (IS_ERR(page)) {
2254 ret = PTR_ERR(page);
856fa198 2255 i915_gem_object_put_pages(obj);
673a394b
EA
2256 return ret;
2257 }
856fa198 2258 obj_priv->pages[i] = page;
673a394b 2259 }
280b713b
EA
2260
2261 if (obj_priv->tiling_mode != I915_TILING_NONE)
2262 i915_gem_object_do_bit_17_swizzle(obj);
2263
673a394b
EA
2264 return 0;
2265}
2266
4e901fdc
EA
2267static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2268{
2269 struct drm_gem_object *obj = reg->obj;
2270 struct drm_device *dev = obj->dev;
2271 drm_i915_private_t *dev_priv = dev->dev_private;
2272 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2273 int regnum = obj_priv->fence_reg;
2274 uint64_t val;
2275
2276 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2277 0xfffff000) << 32;
2278 val |= obj_priv->gtt_offset & 0xfffff000;
2279 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2280 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2281
2282 if (obj_priv->tiling_mode == I915_TILING_Y)
2283 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2284 val |= I965_FENCE_REG_VALID;
2285
2286 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2287}
2288
de151cf6
JB
2289static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2290{
2291 struct drm_gem_object *obj = reg->obj;
2292 struct drm_device *dev = obj->dev;
2293 drm_i915_private_t *dev_priv = dev->dev_private;
2294 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2295 int regnum = obj_priv->fence_reg;
2296 uint64_t val;
2297
2298 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2299 0xfffff000) << 32;
2300 val |= obj_priv->gtt_offset & 0xfffff000;
2301 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2302 if (obj_priv->tiling_mode == I915_TILING_Y)
2303 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2304 val |= I965_FENCE_REG_VALID;
2305
2306 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2307}
2308
2309static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2310{
2311 struct drm_gem_object *obj = reg->obj;
2312 struct drm_device *dev = obj->dev;
2313 drm_i915_private_t *dev_priv = dev->dev_private;
2314 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2315 int regnum = obj_priv->fence_reg;
0f973f27 2316 int tile_width;
dc529a4f 2317 uint32_t fence_reg, val;
de151cf6
JB
2318 uint32_t pitch_val;
2319
2320 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2321 (obj_priv->gtt_offset & (obj->size - 1))) {
f06da264 2322 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
0f973f27 2323 __func__, obj_priv->gtt_offset, obj->size);
de151cf6
JB
2324 return;
2325 }
2326
0f973f27
JB
2327 if (obj_priv->tiling_mode == I915_TILING_Y &&
2328 HAS_128_BYTE_Y_TILING(dev))
2329 tile_width = 128;
de151cf6 2330 else
0f973f27
JB
2331 tile_width = 512;
2332
2333 /* Note: pitch better be a power of two tile widths */
2334 pitch_val = obj_priv->stride / tile_width;
2335 pitch_val = ffs(pitch_val) - 1;
de151cf6
JB
2336
2337 val = obj_priv->gtt_offset;
2338 if (obj_priv->tiling_mode == I915_TILING_Y)
2339 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2340 val |= I915_FENCE_SIZE_BITS(obj->size);
2341 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2342 val |= I830_FENCE_REG_VALID;
2343
dc529a4f
EA
2344 if (regnum < 8)
2345 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2346 else
2347 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2348 I915_WRITE(fence_reg, val);
de151cf6
JB
2349}
2350
2351static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2352{
2353 struct drm_gem_object *obj = reg->obj;
2354 struct drm_device *dev = obj->dev;
2355 drm_i915_private_t *dev_priv = dev->dev_private;
2356 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2357 int regnum = obj_priv->fence_reg;
2358 uint32_t val;
2359 uint32_t pitch_val;
8d7773a3 2360 uint32_t fence_size_bits;
de151cf6 2361
8d7773a3 2362 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
de151cf6 2363 (obj_priv->gtt_offset & (obj->size - 1))) {
8d7773a3 2364 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
0f973f27 2365 __func__, obj_priv->gtt_offset);
de151cf6
JB
2366 return;
2367 }
2368
e76a16de
EA
2369 pitch_val = obj_priv->stride / 128;
2370 pitch_val = ffs(pitch_val) - 1;
2371 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2372
de151cf6
JB
2373 val = obj_priv->gtt_offset;
2374 if (obj_priv->tiling_mode == I915_TILING_Y)
2375 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
8d7773a3
DV
2376 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2377 WARN_ON(fence_size_bits & ~0x00000f00);
2378 val |= fence_size_bits;
de151cf6
JB
2379 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2380 val |= I830_FENCE_REG_VALID;
2381
2382 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
de151cf6
JB
2383}
2384
ae3db24a
DV
2385static int i915_find_fence_reg(struct drm_device *dev)
2386{
2387 struct drm_i915_fence_reg *reg = NULL;
2388 struct drm_i915_gem_object *obj_priv = NULL;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 struct drm_gem_object *obj = NULL;
2391 int i, avail, ret;
2392
2393 /* First try to find a free reg */
2394 avail = 0;
2395 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2396 reg = &dev_priv->fence_regs[i];
2397 if (!reg->obj)
2398 return i;
2399
2400 obj_priv = reg->obj->driver_private;
2401 if (!obj_priv->pin_count)
2402 avail++;
2403 }
2404
2405 if (avail == 0)
2406 return -ENOSPC;
2407
2408 /* None available, try to steal one or wait for a user to finish */
2409 i = I915_FENCE_REG_NONE;
2410 list_for_each_entry(obj_priv, &dev_priv->mm.fence_list,
2411 fence_list) {
2412 obj = obj_priv->obj;
2413
2414 if (obj_priv->pin_count)
2415 continue;
2416
2417 /* found one! */
2418 i = obj_priv->fence_reg;
2419 break;
2420 }
2421
2422 BUG_ON(i == I915_FENCE_REG_NONE);
2423
2424 /* We only have a reference on obj from the active list. put_fence_reg
2425 * might drop that one, causing a use-after-free in it. So hold a
2426 * private reference to obj like the other callers of put_fence_reg
2427 * (set_tiling ioctl) do. */
2428 drm_gem_object_reference(obj);
2429 ret = i915_gem_object_put_fence_reg(obj);
2430 drm_gem_object_unreference(obj);
2431 if (ret != 0)
2432 return ret;
2433
2434 return i;
2435}
2436
de151cf6
JB
2437/**
2438 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2439 * @obj: object to map through a fence reg
2440 *
2441 * When mapping objects through the GTT, userspace wants to be able to write
2442 * to them without having to worry about swizzling if the object is tiled.
2443 *
2444 * This function walks the fence regs looking for a free one for @obj,
2445 * stealing one if it can't find any.
2446 *
2447 * It then sets up the reg based on the object's properties: address, pitch
2448 * and tiling format.
2449 */
8c4b8c3f
CW
2450int
2451i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
de151cf6
JB
2452{
2453 struct drm_device *dev = obj->dev;
79e53945 2454 struct drm_i915_private *dev_priv = dev->dev_private;
de151cf6
JB
2455 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2456 struct drm_i915_fence_reg *reg = NULL;
ae3db24a 2457 int ret;
de151cf6 2458
a09ba7fa
EA
2459 /* Just update our place in the LRU if our fence is getting used. */
2460 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
2461 list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
2462 return 0;
2463 }
2464
de151cf6
JB
2465 switch (obj_priv->tiling_mode) {
2466 case I915_TILING_NONE:
2467 WARN(1, "allocating a fence for non-tiled object?\n");
2468 break;
2469 case I915_TILING_X:
0f973f27
JB
2470 if (!obj_priv->stride)
2471 return -EINVAL;
2472 WARN((obj_priv->stride & (512 - 1)),
2473 "object 0x%08x is X tiled but has non-512B pitch\n",
2474 obj_priv->gtt_offset);
de151cf6
JB
2475 break;
2476 case I915_TILING_Y:
0f973f27
JB
2477 if (!obj_priv->stride)
2478 return -EINVAL;
2479 WARN((obj_priv->stride & (128 - 1)),
2480 "object 0x%08x is Y tiled but has non-128B pitch\n",
2481 obj_priv->gtt_offset);
de151cf6
JB
2482 break;
2483 }
2484
ae3db24a
DV
2485 ret = i915_find_fence_reg(dev);
2486 if (ret < 0)
2487 return ret;
de151cf6 2488
ae3db24a
DV
2489 obj_priv->fence_reg = ret;
2490 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
a09ba7fa
EA
2491 list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
2492
de151cf6
JB
2493 reg->obj = obj;
2494
4e901fdc
EA
2495 if (IS_GEN6(dev))
2496 sandybridge_write_fence_reg(reg);
2497 else if (IS_I965G(dev))
de151cf6
JB
2498 i965_write_fence_reg(reg);
2499 else if (IS_I9XX(dev))
2500 i915_write_fence_reg(reg);
2501 else
2502 i830_write_fence_reg(reg);
d9ddcb96 2503
ae3db24a
DV
2504 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2505 obj_priv->tiling_mode);
1c5d22f7 2506
d9ddcb96 2507 return 0;
de151cf6
JB
2508}
2509
2510/**
2511 * i915_gem_clear_fence_reg - clear out fence register info
2512 * @obj: object to clear
2513 *
2514 * Zeroes out the fence register itself and clears out the associated
2515 * data structures in dev_priv and obj_priv.
2516 */
2517static void
2518i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2519{
2520 struct drm_device *dev = obj->dev;
79e53945 2521 drm_i915_private_t *dev_priv = dev->dev_private;
de151cf6
JB
2522 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2523
4e901fdc
EA
2524 if (IS_GEN6(dev)) {
2525 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2526 (obj_priv->fence_reg * 8), 0);
2527 } else if (IS_I965G(dev)) {
de151cf6 2528 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
4e901fdc 2529 } else {
dc529a4f
EA
2530 uint32_t fence_reg;
2531
2532 if (obj_priv->fence_reg < 8)
2533 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2534 else
2535 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
2536 8) * 4;
2537
2538 I915_WRITE(fence_reg, 0);
2539 }
de151cf6
JB
2540
2541 dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
2542 obj_priv->fence_reg = I915_FENCE_REG_NONE;
a09ba7fa 2543 list_del_init(&obj_priv->fence_list);
de151cf6
JB
2544}
2545
52dc7d32
CW
2546/**
2547 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2548 * to the buffer to finish, and then resets the fence register.
2549 * @obj: tiled object holding a fence register.
2550 *
2551 * Zeroes out the fence register itself and clears out the associated
2552 * data structures in dev_priv and obj_priv.
2553 */
2554int
2555i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
2556{
2557 struct drm_device *dev = obj->dev;
2558 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2559
2560 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2561 return 0;
2562
10ae9bd2
DV
2563 /* If we've changed tiling, GTT-mappings of the object
2564 * need to re-fault to ensure that the correct fence register
2565 * setup is in place.
2566 */
2567 i915_gem_release_mmap(obj);
2568
52dc7d32
CW
2569 /* On the i915, GPU access to tiled buffers is via a fence,
2570 * therefore we must wait for any outstanding access to complete
2571 * before clearing the fence.
2572 */
2573 if (!IS_I965G(dev)) {
2574 int ret;
2575
2576 i915_gem_object_flush_gpu_write_domain(obj);
52dc7d32
CW
2577 ret = i915_gem_object_wait_rendering(obj);
2578 if (ret != 0)
2579 return ret;
2580 }
2581
4a726612 2582 i915_gem_object_flush_gtt_write_domain(obj);
52dc7d32
CW
2583 i915_gem_clear_fence_reg (obj);
2584
2585 return 0;
2586}
2587
673a394b
EA
2588/**
2589 * Finds free space in the GTT aperture and binds the object there.
2590 */
2591static int
2592i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2593{
2594 struct drm_device *dev = obj->dev;
2595 drm_i915_private_t *dev_priv = dev->dev_private;
2596 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2597 struct drm_mm_node *free_space;
4bdadb97 2598 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
07f73f69 2599 int ret;
673a394b 2600
bb6baf76 2601 if (obj_priv->madv != I915_MADV_WILLNEED) {
3ef94daa
CW
2602 DRM_ERROR("Attempting to bind a purgeable object\n");
2603 return -EINVAL;
2604 }
2605
673a394b 2606 if (alignment == 0)
0f973f27 2607 alignment = i915_gem_get_gtt_alignment(obj);
8d7773a3 2608 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
673a394b
EA
2609 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2610 return -EINVAL;
2611 }
2612
2613 search_free:
2614 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2615 obj->size, alignment, 0);
2616 if (free_space != NULL) {
2617 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2618 alignment);
2619 if (obj_priv->gtt_space != NULL) {
2620 obj_priv->gtt_space->private = obj;
2621 obj_priv->gtt_offset = obj_priv->gtt_space->start;
2622 }
2623 }
2624 if (obj_priv->gtt_space == NULL) {
2625 /* If the gtt is empty and we're still having trouble
2626 * fitting our object in, we're out of memory.
2627 */
2628#if WATCH_LRU
2629 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2630#endif
07f73f69 2631 ret = i915_gem_evict_something(dev, obj->size);
9731129c 2632 if (ret)
673a394b 2633 return ret;
9731129c 2634
673a394b
EA
2635 goto search_free;
2636 }
2637
2638#if WATCH_BUF
cfd43c02 2639 DRM_INFO("Binding object of size %zd at 0x%08x\n",
673a394b
EA
2640 obj->size, obj_priv->gtt_offset);
2641#endif
4bdadb97 2642 ret = i915_gem_object_get_pages(obj, gfpmask);
673a394b
EA
2643 if (ret) {
2644 drm_mm_put_block(obj_priv->gtt_space);
2645 obj_priv->gtt_space = NULL;
07f73f69
CW
2646
2647 if (ret == -ENOMEM) {
2648 /* first try to clear up some space from the GTT */
2649 ret = i915_gem_evict_something(dev, obj->size);
2650 if (ret) {
07f73f69 2651 /* now try to shrink everyone else */
4bdadb97
CW
2652 if (gfpmask) {
2653 gfpmask = 0;
2654 goto search_free;
07f73f69
CW
2655 }
2656
2657 return ret;
2658 }
2659
2660 goto search_free;
2661 }
2662
673a394b
EA
2663 return ret;
2664 }
2665
673a394b
EA
2666 /* Create an AGP memory structure pointing at our pages, and bind it
2667 * into the GTT.
2668 */
2669 obj_priv->agp_mem = drm_agp_bind_pages(dev,
856fa198 2670 obj_priv->pages,
07f73f69 2671 obj->size >> PAGE_SHIFT,
ba1eb1d8
KP
2672 obj_priv->gtt_offset,
2673 obj_priv->agp_type);
673a394b 2674 if (obj_priv->agp_mem == NULL) {
856fa198 2675 i915_gem_object_put_pages(obj);
673a394b
EA
2676 drm_mm_put_block(obj_priv->gtt_space);
2677 obj_priv->gtt_space = NULL;
07f73f69
CW
2678
2679 ret = i915_gem_evict_something(dev, obj->size);
9731129c 2680 if (ret)
07f73f69 2681 return ret;
07f73f69
CW
2682
2683 goto search_free;
673a394b
EA
2684 }
2685 atomic_inc(&dev->gtt_count);
2686 atomic_add(obj->size, &dev->gtt_memory);
2687
2688 /* Assert that the object is not currently in any GPU domain. As it
2689 * wasn't in the GTT, there shouldn't be any way it could have been in
2690 * a GPU cache
2691 */
21d509e3
CW
2692 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2693 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
673a394b 2694
1c5d22f7
CW
2695 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2696
673a394b
EA
2697 return 0;
2698}
2699
2700void
2701i915_gem_clflush_object(struct drm_gem_object *obj)
2702{
2703 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2704
2705 /* If we don't have a page list set up, then we're not pinned
2706 * to GPU, and we can ignore the cache flush because it'll happen
2707 * again at bind time.
2708 */
856fa198 2709 if (obj_priv->pages == NULL)
673a394b
EA
2710 return;
2711
1c5d22f7 2712 trace_i915_gem_object_clflush(obj);
cfa16a0d 2713
856fa198 2714 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
673a394b
EA
2715}
2716
e47c68e9
EA
2717/** Flushes any GPU write domain for the object if it's dirty. */
2718static void
2719i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
2720{
2721 struct drm_device *dev = obj->dev;
2722 uint32_t seqno;
1c5d22f7 2723 uint32_t old_write_domain;
e47c68e9
EA
2724
2725 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2726 return;
2727
2728 /* Queue the GPU write cache flushing we need. */
1c5d22f7 2729 old_write_domain = obj->write_domain;
e47c68e9 2730 i915_gem_flush(dev, 0, obj->write_domain);
b962442e 2731 seqno = i915_add_request(dev, NULL, obj->write_domain);
99fcb766 2732 BUG_ON(obj->write_domain);
e47c68e9 2733 i915_gem_object_move_to_active(obj, seqno);
1c5d22f7
CW
2734
2735 trace_i915_gem_object_change_domain(obj,
2736 obj->read_domains,
2737 old_write_domain);
e47c68e9
EA
2738}
2739
2740/** Flushes the GTT write domain for the object if it's dirty. */
2741static void
2742i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2743{
1c5d22f7
CW
2744 uint32_t old_write_domain;
2745
e47c68e9
EA
2746 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2747 return;
2748
2749 /* No actual flushing is required for the GTT write domain. Writes
2750 * to it immediately go to main memory as far as we know, so there's
2751 * no chipset flush. It also doesn't land in render cache.
2752 */
1c5d22f7 2753 old_write_domain = obj->write_domain;
e47c68e9 2754 obj->write_domain = 0;
1c5d22f7
CW
2755
2756 trace_i915_gem_object_change_domain(obj,
2757 obj->read_domains,
2758 old_write_domain);
e47c68e9
EA
2759}
2760
2761/** Flushes the CPU write domain for the object if it's dirty. */
2762static void
2763i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2764{
2765 struct drm_device *dev = obj->dev;
1c5d22f7 2766 uint32_t old_write_domain;
e47c68e9
EA
2767
2768 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2769 return;
2770
2771 i915_gem_clflush_object(obj);
2772 drm_agp_chipset_flush(dev);
1c5d22f7 2773 old_write_domain = obj->write_domain;
e47c68e9 2774 obj->write_domain = 0;
1c5d22f7
CW
2775
2776 trace_i915_gem_object_change_domain(obj,
2777 obj->read_domains,
2778 old_write_domain);
e47c68e9
EA
2779}
2780
6b95a207
KH
2781void
2782i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
2783{
2784 switch (obj->write_domain) {
2785 case I915_GEM_DOMAIN_GTT:
2786 i915_gem_object_flush_gtt_write_domain(obj);
2787 break;
2788 case I915_GEM_DOMAIN_CPU:
2789 i915_gem_object_flush_cpu_write_domain(obj);
2790 break;
2791 default:
2792 i915_gem_object_flush_gpu_write_domain(obj);
2793 break;
2794 }
2795}
2796
2ef7eeaa
EA
2797/**
2798 * Moves a single object to the GTT read, and possibly write domain.
2799 *
2800 * This function returns when the move is complete, including waiting on
2801 * flushes to occur.
2802 */
79e53945 2803int
2ef7eeaa
EA
2804i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2805{
2ef7eeaa 2806 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1c5d22f7 2807 uint32_t old_write_domain, old_read_domains;
e47c68e9 2808 int ret;
2ef7eeaa 2809
02354392
EA
2810 /* Not valid to be called on unbound objects. */
2811 if (obj_priv->gtt_space == NULL)
2812 return -EINVAL;
2813
e47c68e9
EA
2814 i915_gem_object_flush_gpu_write_domain(obj);
2815 /* Wait on any GPU rendering and flushing to occur. */
2816 ret = i915_gem_object_wait_rendering(obj);
2817 if (ret != 0)
2818 return ret;
2819
1c5d22f7
CW
2820 old_write_domain = obj->write_domain;
2821 old_read_domains = obj->read_domains;
2822
e47c68e9
EA
2823 /* If we're writing through the GTT domain, then CPU and GPU caches
2824 * will need to be invalidated at next use.
2ef7eeaa 2825 */
e47c68e9
EA
2826 if (write)
2827 obj->read_domains &= I915_GEM_DOMAIN_GTT;
2ef7eeaa 2828
e47c68e9 2829 i915_gem_object_flush_cpu_write_domain(obj);
2ef7eeaa 2830
e47c68e9
EA
2831 /* It should now be out of any other write domains, and we can update
2832 * the domain values for our changes.
2833 */
2834 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2835 obj->read_domains |= I915_GEM_DOMAIN_GTT;
2836 if (write) {
2837 obj->write_domain = I915_GEM_DOMAIN_GTT;
2838 obj_priv->dirty = 1;
2ef7eeaa
EA
2839 }
2840
1c5d22f7
CW
2841 trace_i915_gem_object_change_domain(obj,
2842 old_read_domains,
2843 old_write_domain);
2844
e47c68e9
EA
2845 return 0;
2846}
2847
b9241ea3
ZW
2848/*
2849 * Prepare buffer for display plane. Use uninterruptible for possible flush
2850 * wait, as in modesetting process we're not supposed to be interrupted.
2851 */
2852int
2853i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
2854{
2855 struct drm_device *dev = obj->dev;
2856 struct drm_i915_gem_object *obj_priv = obj->driver_private;
2857 uint32_t old_write_domain, old_read_domains;
2858 int ret;
2859
2860 /* Not valid to be called on unbound objects. */
2861 if (obj_priv->gtt_space == NULL)
2862 return -EINVAL;
2863
2864 i915_gem_object_flush_gpu_write_domain(obj);
2865
2866 /* Wait on any GPU rendering and flushing to occur. */
2867 if (obj_priv->active) {
2868#if WATCH_BUF
2869 DRM_INFO("%s: object %p wait for seqno %08x\n",
2870 __func__, obj, obj_priv->last_rendering_seqno);
2871#endif
2872 ret = i915_do_wait_request(dev, obj_priv->last_rendering_seqno, 0);
2873 if (ret != 0)
2874 return ret;
2875 }
2876
2877 old_write_domain = obj->write_domain;
2878 old_read_domains = obj->read_domains;
2879
2880 obj->read_domains &= I915_GEM_DOMAIN_GTT;
2881
2882 i915_gem_object_flush_cpu_write_domain(obj);
2883
2884 /* It should now be out of any other write domains, and we can update
2885 * the domain values for our changes.
2886 */
2887 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2888 obj->read_domains |= I915_GEM_DOMAIN_GTT;
2889 obj->write_domain = I915_GEM_DOMAIN_GTT;
2890 obj_priv->dirty = 1;
2891
2892 trace_i915_gem_object_change_domain(obj,
2893 old_read_domains,
2894 old_write_domain);
2895
2896 return 0;
2897}
2898
e47c68e9
EA
2899/**
2900 * Moves a single object to the CPU read, and possibly write domain.
2901 *
2902 * This function returns when the move is complete, including waiting on
2903 * flushes to occur.
2904 */
2905static int
2906i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2907{
1c5d22f7 2908 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
2909 int ret;
2910
2911 i915_gem_object_flush_gpu_write_domain(obj);
2ef7eeaa 2912 /* Wait on any GPU rendering and flushing to occur. */
e47c68e9
EA
2913 ret = i915_gem_object_wait_rendering(obj);
2914 if (ret != 0)
2915 return ret;
2ef7eeaa 2916
e47c68e9 2917 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 2918
e47c68e9
EA
2919 /* If we have a partially-valid cache of the object in the CPU,
2920 * finish invalidating it and free the per-page flags.
2ef7eeaa 2921 */
e47c68e9 2922 i915_gem_object_set_to_full_cpu_read_domain(obj);
2ef7eeaa 2923
1c5d22f7
CW
2924 old_write_domain = obj->write_domain;
2925 old_read_domains = obj->read_domains;
2926
e47c68e9
EA
2927 /* Flush the CPU cache if it's still invalid. */
2928 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2ef7eeaa 2929 i915_gem_clflush_object(obj);
2ef7eeaa 2930
e47c68e9 2931 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
2932 }
2933
2934 /* It should now be out of any other write domains, and we can update
2935 * the domain values for our changes.
2936 */
e47c68e9
EA
2937 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2938
2939 /* If we're writing through the CPU, then the GPU read domains will
2940 * need to be invalidated at next use.
2941 */
2942 if (write) {
2943 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2944 obj->write_domain = I915_GEM_DOMAIN_CPU;
2945 }
2ef7eeaa 2946
1c5d22f7
CW
2947 trace_i915_gem_object_change_domain(obj,
2948 old_read_domains,
2949 old_write_domain);
2950
2ef7eeaa
EA
2951 return 0;
2952}
2953
673a394b
EA
2954/*
2955 * Set the next domain for the specified object. This
2956 * may not actually perform the necessary flushing/invaliding though,
2957 * as that may want to be batched with other set_domain operations
2958 *
2959 * This is (we hope) the only really tricky part of gem. The goal
2960 * is fairly simple -- track which caches hold bits of the object
2961 * and make sure they remain coherent. A few concrete examples may
2962 * help to explain how it works. For shorthand, we use the notation
2963 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2964 * a pair of read and write domain masks.
2965 *
2966 * Case 1: the batch buffer
2967 *
2968 * 1. Allocated
2969 * 2. Written by CPU
2970 * 3. Mapped to GTT
2971 * 4. Read by GPU
2972 * 5. Unmapped from GTT
2973 * 6. Freed
2974 *
2975 * Let's take these a step at a time
2976 *
2977 * 1. Allocated
2978 * Pages allocated from the kernel may still have
2979 * cache contents, so we set them to (CPU, CPU) always.
2980 * 2. Written by CPU (using pwrite)
2981 * The pwrite function calls set_domain (CPU, CPU) and
2982 * this function does nothing (as nothing changes)
2983 * 3. Mapped by GTT
2984 * This function asserts that the object is not
2985 * currently in any GPU-based read or write domains
2986 * 4. Read by GPU
2987 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2988 * As write_domain is zero, this function adds in the
2989 * current read domains (CPU+COMMAND, 0).
2990 * flush_domains is set to CPU.
2991 * invalidate_domains is set to COMMAND
2992 * clflush is run to get data out of the CPU caches
2993 * then i915_dev_set_domain calls i915_gem_flush to
2994 * emit an MI_FLUSH and drm_agp_chipset_flush
2995 * 5. Unmapped from GTT
2996 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2997 * flush_domains and invalidate_domains end up both zero
2998 * so no flushing/invalidating happens
2999 * 6. Freed
3000 * yay, done
3001 *
3002 * Case 2: The shared render buffer
3003 *
3004 * 1. Allocated
3005 * 2. Mapped to GTT
3006 * 3. Read/written by GPU
3007 * 4. set_domain to (CPU,CPU)
3008 * 5. Read/written by CPU
3009 * 6. Read/written by GPU
3010 *
3011 * 1. Allocated
3012 * Same as last example, (CPU, CPU)
3013 * 2. Mapped to GTT
3014 * Nothing changes (assertions find that it is not in the GPU)
3015 * 3. Read/written by GPU
3016 * execbuffer calls set_domain (RENDER, RENDER)
3017 * flush_domains gets CPU
3018 * invalidate_domains gets GPU
3019 * clflush (obj)
3020 * MI_FLUSH and drm_agp_chipset_flush
3021 * 4. set_domain (CPU, CPU)
3022 * flush_domains gets GPU
3023 * invalidate_domains gets CPU
3024 * wait_rendering (obj) to make sure all drawing is complete.
3025 * This will include an MI_FLUSH to get the data from GPU
3026 * to memory
3027 * clflush (obj) to invalidate the CPU cache
3028 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3029 * 5. Read/written by CPU
3030 * cache lines are loaded and dirtied
3031 * 6. Read written by GPU
3032 * Same as last GPU access
3033 *
3034 * Case 3: The constant buffer
3035 *
3036 * 1. Allocated
3037 * 2. Written by CPU
3038 * 3. Read by GPU
3039 * 4. Updated (written) by CPU again
3040 * 5. Read by GPU
3041 *
3042 * 1. Allocated
3043 * (CPU, CPU)
3044 * 2. Written by CPU
3045 * (CPU, CPU)
3046 * 3. Read by GPU
3047 * (CPU+RENDER, 0)
3048 * flush_domains = CPU
3049 * invalidate_domains = RENDER
3050 * clflush (obj)
3051 * MI_FLUSH
3052 * drm_agp_chipset_flush
3053 * 4. Updated (written) by CPU again
3054 * (CPU, CPU)
3055 * flush_domains = 0 (no previous write domain)
3056 * invalidate_domains = 0 (no new read domains)
3057 * 5. Read by GPU
3058 * (CPU+RENDER, 0)
3059 * flush_domains = CPU
3060 * invalidate_domains = RENDER
3061 * clflush (obj)
3062 * MI_FLUSH
3063 * drm_agp_chipset_flush
3064 */
c0d90829 3065static void
8b0e378a 3066i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
673a394b
EA
3067{
3068 struct drm_device *dev = obj->dev;
3069 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3070 uint32_t invalidate_domains = 0;
3071 uint32_t flush_domains = 0;
1c5d22f7 3072 uint32_t old_read_domains;
e47c68e9 3073
8b0e378a
EA
3074 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3075 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
673a394b 3076
652c393a
JB
3077 intel_mark_busy(dev, obj);
3078
673a394b
EA
3079#if WATCH_BUF
3080 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
3081 __func__, obj,
8b0e378a
EA
3082 obj->read_domains, obj->pending_read_domains,
3083 obj->write_domain, obj->pending_write_domain);
673a394b
EA
3084#endif
3085 /*
3086 * If the object isn't moving to a new write domain,
3087 * let the object stay in multiple read domains
3088 */
8b0e378a
EA
3089 if (obj->pending_write_domain == 0)
3090 obj->pending_read_domains |= obj->read_domains;
673a394b
EA
3091 else
3092 obj_priv->dirty = 1;
3093
3094 /*
3095 * Flush the current write domain if
3096 * the new read domains don't match. Invalidate
3097 * any read domains which differ from the old
3098 * write domain
3099 */
8b0e378a
EA
3100 if (obj->write_domain &&
3101 obj->write_domain != obj->pending_read_domains) {
673a394b 3102 flush_domains |= obj->write_domain;
8b0e378a
EA
3103 invalidate_domains |=
3104 obj->pending_read_domains & ~obj->write_domain;
673a394b
EA
3105 }
3106 /*
3107 * Invalidate any read caches which may have
3108 * stale data. That is, any new read domains.
3109 */
8b0e378a 3110 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
673a394b
EA
3111 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3112#if WATCH_BUF
3113 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3114 __func__, flush_domains, invalidate_domains);
3115#endif
673a394b
EA
3116 i915_gem_clflush_object(obj);
3117 }
3118
1c5d22f7
CW
3119 old_read_domains = obj->read_domains;
3120
efbeed96
EA
3121 /* The actual obj->write_domain will be updated with
3122 * pending_write_domain after we emit the accumulated flush for all
3123 * of our domain changes in execbuffers (which clears objects'
3124 * write_domains). So if we have a current write domain that we
3125 * aren't changing, set pending_write_domain to that.
3126 */
3127 if (flush_domains == 0 && obj->pending_write_domain == 0)
3128 obj->pending_write_domain = obj->write_domain;
8b0e378a 3129 obj->read_domains = obj->pending_read_domains;
673a394b
EA
3130
3131 dev->invalidate_domains |= invalidate_domains;
3132 dev->flush_domains |= flush_domains;
3133#if WATCH_BUF
3134 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3135 __func__,
3136 obj->read_domains, obj->write_domain,
3137 dev->invalidate_domains, dev->flush_domains);
3138#endif
1c5d22f7
CW
3139
3140 trace_i915_gem_object_change_domain(obj,
3141 old_read_domains,
3142 obj->write_domain);
673a394b
EA
3143}
3144
3145/**
e47c68e9 3146 * Moves the object from a partially CPU read to a full one.
673a394b 3147 *
e47c68e9
EA
3148 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3149 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
673a394b 3150 */
e47c68e9
EA
3151static void
3152i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
673a394b
EA
3153{
3154 struct drm_i915_gem_object *obj_priv = obj->driver_private;
673a394b 3155
e47c68e9
EA
3156 if (!obj_priv->page_cpu_valid)
3157 return;
3158
3159 /* If we're partially in the CPU read domain, finish moving it in.
3160 */
3161 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3162 int i;
3163
3164 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3165 if (obj_priv->page_cpu_valid[i])
3166 continue;
856fa198 3167 drm_clflush_pages(obj_priv->pages + i, 1);
e47c68e9 3168 }
e47c68e9
EA
3169 }
3170
3171 /* Free the page_cpu_valid mappings which are now stale, whether
3172 * or not we've got I915_GEM_DOMAIN_CPU.
3173 */
9a298b2a 3174 kfree(obj_priv->page_cpu_valid);
e47c68e9
EA
3175 obj_priv->page_cpu_valid = NULL;
3176}
3177
3178/**
3179 * Set the CPU read domain on a range of the object.
3180 *
3181 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3182 * not entirely valid. The page_cpu_valid member of the object flags which
3183 * pages have been flushed, and will be respected by
3184 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3185 * of the whole object.
3186 *
3187 * This function returns when the move is complete, including waiting on
3188 * flushes to occur.
3189 */
3190static int
3191i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3192 uint64_t offset, uint64_t size)
3193{
3194 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1c5d22f7 3195 uint32_t old_read_domains;
e47c68e9 3196 int i, ret;
673a394b 3197
e47c68e9
EA
3198 if (offset == 0 && size == obj->size)
3199 return i915_gem_object_set_to_cpu_domain(obj, 0);
673a394b 3200
e47c68e9
EA
3201 i915_gem_object_flush_gpu_write_domain(obj);
3202 /* Wait on any GPU rendering and flushing to occur. */
6a47baa6 3203 ret = i915_gem_object_wait_rendering(obj);
e47c68e9 3204 if (ret != 0)
6a47baa6 3205 return ret;
e47c68e9
EA
3206 i915_gem_object_flush_gtt_write_domain(obj);
3207
3208 /* If we're already fully in the CPU read domain, we're done. */
3209 if (obj_priv->page_cpu_valid == NULL &&
3210 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
3211 return 0;
673a394b 3212
e47c68e9
EA
3213 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3214 * newly adding I915_GEM_DOMAIN_CPU
3215 */
673a394b 3216 if (obj_priv->page_cpu_valid == NULL) {
9a298b2a
EA
3217 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3218 GFP_KERNEL);
e47c68e9
EA
3219 if (obj_priv->page_cpu_valid == NULL)
3220 return -ENOMEM;
3221 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3222 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
673a394b
EA
3223
3224 /* Flush the cache on any pages that are still invalid from the CPU's
3225 * perspective.
3226 */
e47c68e9
EA
3227 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3228 i++) {
673a394b
EA
3229 if (obj_priv->page_cpu_valid[i])
3230 continue;
3231
856fa198 3232 drm_clflush_pages(obj_priv->pages + i, 1);
673a394b
EA
3233
3234 obj_priv->page_cpu_valid[i] = 1;
3235 }
3236
e47c68e9
EA
3237 /* It should now be out of any other write domains, and we can update
3238 * the domain values for our changes.
3239 */
3240 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3241
1c5d22f7 3242 old_read_domains = obj->read_domains;
e47c68e9
EA
3243 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3244
1c5d22f7
CW
3245 trace_i915_gem_object_change_domain(obj,
3246 old_read_domains,
3247 obj->write_domain);
3248
673a394b
EA
3249 return 0;
3250}
3251
673a394b
EA
3252/**
3253 * Pin an object to the GTT and evaluate the relocations landing in it.
3254 */
3255static int
3256i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3257 struct drm_file *file_priv,
76446cac 3258 struct drm_i915_gem_exec_object2 *entry,
40a5f0de 3259 struct drm_i915_gem_relocation_entry *relocs)
673a394b
EA
3260{
3261 struct drm_device *dev = obj->dev;
0839ccb8 3262 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3263 struct drm_i915_gem_object *obj_priv = obj->driver_private;
3264 int i, ret;
0839ccb8 3265 void __iomem *reloc_page;
76446cac
JB
3266 bool need_fence;
3267
3268 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3269 obj_priv->tiling_mode != I915_TILING_NONE;
3270
3271 /* Check fence reg constraints and rebind if necessary */
f590d279
OA
3272 if (need_fence && !i915_gem_object_fence_offset_ok(obj,
3273 obj_priv->tiling_mode))
76446cac 3274 i915_gem_object_unbind(obj);
673a394b
EA
3275
3276 /* Choose the GTT offset for our buffer and put it there. */
3277 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3278 if (ret)
3279 return ret;
3280
76446cac
JB
3281 /*
3282 * Pre-965 chips need a fence register set up in order to
3283 * properly handle blits to/from tiled surfaces.
3284 */
3285 if (need_fence) {
3286 ret = i915_gem_object_get_fence_reg(obj);
3287 if (ret != 0) {
3288 if (ret != -EBUSY && ret != -ERESTARTSYS)
3289 DRM_ERROR("Failure to install fence: %d\n",
3290 ret);
3291 i915_gem_object_unpin(obj);
3292 return ret;
3293 }
3294 }
3295
673a394b
EA
3296 entry->offset = obj_priv->gtt_offset;
3297
673a394b
EA
3298 /* Apply the relocations, using the GTT aperture to avoid cache
3299 * flushing requirements.
3300 */
3301 for (i = 0; i < entry->relocation_count; i++) {
40a5f0de 3302 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
673a394b
EA
3303 struct drm_gem_object *target_obj;
3304 struct drm_i915_gem_object *target_obj_priv;
3043c60c
EA
3305 uint32_t reloc_val, reloc_offset;
3306 uint32_t __iomem *reloc_entry;
673a394b 3307
673a394b 3308 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
40a5f0de 3309 reloc->target_handle);
673a394b
EA
3310 if (target_obj == NULL) {
3311 i915_gem_object_unpin(obj);
3312 return -EBADF;
3313 }
3314 target_obj_priv = target_obj->driver_private;
3315
8542a0bb
CW
3316#if WATCH_RELOC
3317 DRM_INFO("%s: obj %p offset %08x target %d "
3318 "read %08x write %08x gtt %08x "
3319 "presumed %08x delta %08x\n",
3320 __func__,
3321 obj,
3322 (int) reloc->offset,
3323 (int) reloc->target_handle,
3324 (int) reloc->read_domains,
3325 (int) reloc->write_domain,
3326 (int) target_obj_priv->gtt_offset,
3327 (int) reloc->presumed_offset,
3328 reloc->delta);
3329#endif
3330
673a394b
EA
3331 /* The target buffer should have appeared before us in the
3332 * exec_object list, so it should have a GTT space bound by now.
3333 */
3334 if (target_obj_priv->gtt_space == NULL) {
3335 DRM_ERROR("No GTT space found for object %d\n",
40a5f0de 3336 reloc->target_handle);
673a394b
EA
3337 drm_gem_object_unreference(target_obj);
3338 i915_gem_object_unpin(obj);
3339 return -EINVAL;
3340 }
3341
8542a0bb 3342 /* Validate that the target is in a valid r/w GPU domain */
40a5f0de
EA
3343 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3344 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
e47c68e9
EA
3345 DRM_ERROR("reloc with read/write CPU domains: "
3346 "obj %p target %d offset %d "
3347 "read %08x write %08x",
40a5f0de
EA
3348 obj, reloc->target_handle,
3349 (int) reloc->offset,
3350 reloc->read_domains,
3351 reloc->write_domain);
491152b8
CW
3352 drm_gem_object_unreference(target_obj);
3353 i915_gem_object_unpin(obj);
e47c68e9
EA
3354 return -EINVAL;
3355 }
40a5f0de
EA
3356 if (reloc->write_domain && target_obj->pending_write_domain &&
3357 reloc->write_domain != target_obj->pending_write_domain) {
673a394b
EA
3358 DRM_ERROR("Write domain conflict: "
3359 "obj %p target %d offset %d "
3360 "new %08x old %08x\n",
40a5f0de
EA
3361 obj, reloc->target_handle,
3362 (int) reloc->offset,
3363 reloc->write_domain,
673a394b
EA
3364 target_obj->pending_write_domain);
3365 drm_gem_object_unreference(target_obj);
3366 i915_gem_object_unpin(obj);
3367 return -EINVAL;
3368 }
3369
40a5f0de
EA
3370 target_obj->pending_read_domains |= reloc->read_domains;
3371 target_obj->pending_write_domain |= reloc->write_domain;
673a394b
EA
3372
3373 /* If the relocation already has the right value in it, no
3374 * more work needs to be done.
3375 */
40a5f0de 3376 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
673a394b
EA
3377 drm_gem_object_unreference(target_obj);
3378 continue;
3379 }
3380
8542a0bb
CW
3381 /* Check that the relocation address is valid... */
3382 if (reloc->offset > obj->size - 4) {
3383 DRM_ERROR("Relocation beyond object bounds: "
3384 "obj %p target %d offset %d size %d.\n",
3385 obj, reloc->target_handle,
3386 (int) reloc->offset, (int) obj->size);
3387 drm_gem_object_unreference(target_obj);
3388 i915_gem_object_unpin(obj);
3389 return -EINVAL;
3390 }
3391 if (reloc->offset & 3) {
3392 DRM_ERROR("Relocation not 4-byte aligned: "
3393 "obj %p target %d offset %d.\n",
3394 obj, reloc->target_handle,
3395 (int) reloc->offset);
3396 drm_gem_object_unreference(target_obj);
3397 i915_gem_object_unpin(obj);
3398 return -EINVAL;
3399 }
3400
3401 /* and points to somewhere within the target object. */
3402 if (reloc->delta >= target_obj->size) {
3403 DRM_ERROR("Relocation beyond target object bounds: "
3404 "obj %p target %d delta %d size %d.\n",
3405 obj, reloc->target_handle,
3406 (int) reloc->delta, (int) target_obj->size);
3407 drm_gem_object_unreference(target_obj);
3408 i915_gem_object_unpin(obj);
3409 return -EINVAL;
3410 }
3411
2ef7eeaa
EA
3412 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3413 if (ret != 0) {
3414 drm_gem_object_unreference(target_obj);
3415 i915_gem_object_unpin(obj);
3416 return -EINVAL;
673a394b
EA
3417 }
3418
3419 /* Map the page containing the relocation we're going to
3420 * perform.
3421 */
40a5f0de 3422 reloc_offset = obj_priv->gtt_offset + reloc->offset;
0839ccb8
KP
3423 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3424 (reloc_offset &
3425 ~(PAGE_SIZE - 1)));
3043c60c 3426 reloc_entry = (uint32_t __iomem *)(reloc_page +
0839ccb8 3427 (reloc_offset & (PAGE_SIZE - 1)));
40a5f0de 3428 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
673a394b
EA
3429
3430#if WATCH_BUF
3431 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
40a5f0de 3432 obj, (unsigned int) reloc->offset,
673a394b
EA
3433 readl(reloc_entry), reloc_val);
3434#endif
3435 writel(reloc_val, reloc_entry);
0839ccb8 3436 io_mapping_unmap_atomic(reloc_page);
673a394b 3437
40a5f0de
EA
3438 /* The updated presumed offset for this entry will be
3439 * copied back out to the user.
673a394b 3440 */
40a5f0de 3441 reloc->presumed_offset = target_obj_priv->gtt_offset;
673a394b
EA
3442
3443 drm_gem_object_unreference(target_obj);
3444 }
3445
673a394b
EA
3446#if WATCH_BUF
3447 if (0)
3448 i915_gem_dump_object(obj, 128, __func__, ~0);
3449#endif
3450 return 0;
3451}
3452
3453/** Dispatch a batchbuffer to the ring
3454 */
3455static int
3456i915_dispatch_gem_execbuffer(struct drm_device *dev,
76446cac 3457 struct drm_i915_gem_execbuffer2 *exec,
201361a5 3458 struct drm_clip_rect *cliprects,
673a394b
EA
3459 uint64_t exec_offset)
3460{
3461 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3462 int nbox = exec->num_cliprects;
3463 int i = 0, count;
83d60795 3464 uint32_t exec_start, exec_len;
673a394b
EA
3465 RING_LOCALS;
3466
3467 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3468 exec_len = (uint32_t) exec->batch_len;
3469
8f0dc5bf 3470 trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
1c5d22f7 3471
673a394b
EA
3472 count = nbox ? nbox : 1;
3473
3474 for (i = 0; i < count; i++) {
3475 if (i < nbox) {
201361a5 3476 int ret = i915_emit_box(dev, cliprects, i,
673a394b
EA
3477 exec->DR1, exec->DR4);
3478 if (ret)
3479 return ret;
3480 }
3481
3482 if (IS_I830(dev) || IS_845G(dev)) {
3483 BEGIN_LP_RING(4);
3484 OUT_RING(MI_BATCH_BUFFER);
3485 OUT_RING(exec_start | MI_BATCH_NON_SECURE);
3486 OUT_RING(exec_start + exec_len - 4);
3487 OUT_RING(0);
3488 ADVANCE_LP_RING();
3489 } else {
3490 BEGIN_LP_RING(2);
3491 if (IS_I965G(dev)) {
3492 OUT_RING(MI_BATCH_BUFFER_START |
3493 (2 << 6) |
3494 MI_BATCH_NON_SECURE_I965);
3495 OUT_RING(exec_start);
3496 } else {
3497 OUT_RING(MI_BATCH_BUFFER_START |
3498 (2 << 6));
3499 OUT_RING(exec_start | MI_BATCH_NON_SECURE);
3500 }
3501 ADVANCE_LP_RING();
3502 }
3503 }
3504
3505 /* XXX breadcrumb */
3506 return 0;
3507}
3508
3509/* Throttle our rendering by waiting until the ring has completed our requests
3510 * emitted over 20 msec ago.
3511 *
b962442e
EA
3512 * Note that if we were to use the current jiffies each time around the loop,
3513 * we wouldn't escape the function with any frames outstanding if the time to
3514 * render a frame was over 20ms.
3515 *
673a394b
EA
3516 * This should get us reasonable parallelism between CPU and GPU but also
3517 * relatively low latency when blocking on a particular request to finish.
3518 */
3519static int
3520i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3521{
3522 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3523 int ret = 0;
b962442e 3524 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
673a394b
EA
3525
3526 mutex_lock(&dev->struct_mutex);
b962442e
EA
3527 while (!list_empty(&i915_file_priv->mm.request_list)) {
3528 struct drm_i915_gem_request *request;
3529
3530 request = list_first_entry(&i915_file_priv->mm.request_list,
3531 struct drm_i915_gem_request,
3532 client_list);
3533
3534 if (time_after_eq(request->emitted_jiffies, recent_enough))
3535 break;
3536
3537 ret = i915_wait_request(dev, request->seqno);
3538 if (ret != 0)
3539 break;
3540 }
673a394b 3541 mutex_unlock(&dev->struct_mutex);
b962442e 3542
673a394b
EA
3543 return ret;
3544}
3545
40a5f0de 3546static int
76446cac 3547i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3548 uint32_t buffer_count,
3549 struct drm_i915_gem_relocation_entry **relocs)
3550{
3551 uint32_t reloc_count = 0, reloc_index = 0, i;
3552 int ret;
3553
3554 *relocs = NULL;
3555 for (i = 0; i < buffer_count; i++) {
3556 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3557 return -EINVAL;
3558 reloc_count += exec_list[i].relocation_count;
3559 }
3560
8e7d2b2c 3561 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
76446cac
JB
3562 if (*relocs == NULL) {
3563 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
40a5f0de 3564 return -ENOMEM;
76446cac 3565 }
40a5f0de
EA
3566
3567 for (i = 0; i < buffer_count; i++) {
3568 struct drm_i915_gem_relocation_entry __user *user_relocs;
3569
3570 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3571
3572 ret = copy_from_user(&(*relocs)[reloc_index],
3573 user_relocs,
3574 exec_list[i].relocation_count *
3575 sizeof(**relocs));
3576 if (ret != 0) {
8e7d2b2c 3577 drm_free_large(*relocs);
40a5f0de 3578 *relocs = NULL;
2bc43b5c 3579 return -EFAULT;
40a5f0de
EA
3580 }
3581
3582 reloc_index += exec_list[i].relocation_count;
3583 }
3584
2bc43b5c 3585 return 0;
40a5f0de
EA
3586}
3587
3588static int
76446cac 3589i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3590 uint32_t buffer_count,
3591 struct drm_i915_gem_relocation_entry *relocs)
3592{
3593 uint32_t reloc_count = 0, i;
2bc43b5c 3594 int ret = 0;
40a5f0de 3595
93533c29
CW
3596 if (relocs == NULL)
3597 return 0;
3598
40a5f0de
EA
3599 for (i = 0; i < buffer_count; i++) {
3600 struct drm_i915_gem_relocation_entry __user *user_relocs;
2bc43b5c 3601 int unwritten;
40a5f0de
EA
3602
3603 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3604
2bc43b5c
FM
3605 unwritten = copy_to_user(user_relocs,
3606 &relocs[reloc_count],
3607 exec_list[i].relocation_count *
3608 sizeof(*relocs));
3609
3610 if (unwritten) {
3611 ret = -EFAULT;
3612 goto err;
40a5f0de
EA
3613 }
3614
3615 reloc_count += exec_list[i].relocation_count;
3616 }
3617
2bc43b5c 3618err:
8e7d2b2c 3619 drm_free_large(relocs);
40a5f0de
EA
3620
3621 return ret;
3622}
3623
83d60795 3624static int
76446cac 3625i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
83d60795
CW
3626 uint64_t exec_offset)
3627{
3628 uint32_t exec_start, exec_len;
3629
3630 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3631 exec_len = (uint32_t) exec->batch_len;
3632
3633 if ((exec_start | exec_len) & 0x7)
3634 return -EINVAL;
3635
3636 if (!exec_start)
3637 return -EINVAL;
3638
3639 return 0;
3640}
3641
6b95a207
KH
3642static int
3643i915_gem_wait_for_pending_flip(struct drm_device *dev,
3644 struct drm_gem_object **object_list,
3645 int count)
3646{
3647 drm_i915_private_t *dev_priv = dev->dev_private;
3648 struct drm_i915_gem_object *obj_priv;
3649 DEFINE_WAIT(wait);
3650 int i, ret = 0;
3651
3652 for (;;) {
3653 prepare_to_wait(&dev_priv->pending_flip_queue,
3654 &wait, TASK_INTERRUPTIBLE);
3655 for (i = 0; i < count; i++) {
3656 obj_priv = object_list[i]->driver_private;
3657 if (atomic_read(&obj_priv->pending_flip) > 0)
3658 break;
3659 }
3660 if (i == count)
3661 break;
3662
3663 if (!signal_pending(current)) {
3664 mutex_unlock(&dev->struct_mutex);
3665 schedule();
3666 mutex_lock(&dev->struct_mutex);
3667 continue;
3668 }
3669 ret = -ERESTARTSYS;
3670 break;
3671 }
3672 finish_wait(&dev_priv->pending_flip_queue, &wait);
3673
3674 return ret;
3675}
3676
673a394b 3677int
76446cac
JB
3678i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3679 struct drm_file *file_priv,
3680 struct drm_i915_gem_execbuffer2 *args,
3681 struct drm_i915_gem_exec_object2 *exec_list)
673a394b
EA
3682{
3683 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3684 struct drm_gem_object **object_list = NULL;
3685 struct drm_gem_object *batch_obj;
b70d11da 3686 struct drm_i915_gem_object *obj_priv;
201361a5 3687 struct drm_clip_rect *cliprects = NULL;
93533c29 3688 struct drm_i915_gem_relocation_entry *relocs = NULL;
76446cac 3689 int ret = 0, ret2, i, pinned = 0;
673a394b 3690 uint64_t exec_offset;
40a5f0de 3691 uint32_t seqno, flush_domains, reloc_index;
6b95a207 3692 int pin_tries, flips;
673a394b
EA
3693
3694#if WATCH_EXEC
3695 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3696 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3697#endif
3698
4f481ed2
EA
3699 if (args->buffer_count < 1) {
3700 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3701 return -EINVAL;
3702 }
c8e0f93a 3703 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
76446cac
JB
3704 if (object_list == NULL) {
3705 DRM_ERROR("Failed to allocate object list for %d buffers\n",
673a394b
EA
3706 args->buffer_count);
3707 ret = -ENOMEM;
3708 goto pre_mutex_err;
3709 }
673a394b 3710
201361a5 3711 if (args->num_cliprects != 0) {
9a298b2a
EA
3712 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3713 GFP_KERNEL);
a40e8d31
OA
3714 if (cliprects == NULL) {
3715 ret = -ENOMEM;
201361a5 3716 goto pre_mutex_err;
a40e8d31 3717 }
201361a5
EA
3718
3719 ret = copy_from_user(cliprects,
3720 (struct drm_clip_rect __user *)
3721 (uintptr_t) args->cliprects_ptr,
3722 sizeof(*cliprects) * args->num_cliprects);
3723 if (ret != 0) {
3724 DRM_ERROR("copy %d cliprects failed: %d\n",
3725 args->num_cliprects, ret);
3726 goto pre_mutex_err;
3727 }
3728 }
3729
40a5f0de
EA
3730 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3731 &relocs);
3732 if (ret != 0)
3733 goto pre_mutex_err;
3734
673a394b
EA
3735 mutex_lock(&dev->struct_mutex);
3736
3737 i915_verify_inactive(dev, __FILE__, __LINE__);
3738
ba1234d1 3739 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 3740 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3741 ret = -EIO;
3742 goto pre_mutex_err;
673a394b
EA
3743 }
3744
3745 if (dev_priv->mm.suspended) {
673a394b 3746 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3747 ret = -EBUSY;
3748 goto pre_mutex_err;
673a394b
EA
3749 }
3750
ac94a962 3751 /* Look up object handles */
6b95a207 3752 flips = 0;
673a394b
EA
3753 for (i = 0; i < args->buffer_count; i++) {
3754 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3755 exec_list[i].handle);
3756 if (object_list[i] == NULL) {
3757 DRM_ERROR("Invalid object handle %d at index %d\n",
3758 exec_list[i].handle, i);
0ce907f8
CW
3759 /* prevent error path from reading uninitialized data */
3760 args->buffer_count = i + 1;
673a394b
EA
3761 ret = -EBADF;
3762 goto err;
3763 }
b70d11da
KH
3764
3765 obj_priv = object_list[i]->driver_private;
3766 if (obj_priv->in_execbuffer) {
3767 DRM_ERROR("Object %p appears more than once in object list\n",
3768 object_list[i]);
0ce907f8
CW
3769 /* prevent error path from reading uninitialized data */
3770 args->buffer_count = i + 1;
b70d11da
KH
3771 ret = -EBADF;
3772 goto err;
3773 }
3774 obj_priv->in_execbuffer = true;
6b95a207
KH
3775 flips += atomic_read(&obj_priv->pending_flip);
3776 }
3777
3778 if (flips > 0) {
3779 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3780 args->buffer_count);
3781 if (ret)
3782 goto err;
ac94a962 3783 }
673a394b 3784
ac94a962
KP
3785 /* Pin and relocate */
3786 for (pin_tries = 0; ; pin_tries++) {
3787 ret = 0;
40a5f0de
EA
3788 reloc_index = 0;
3789
ac94a962
KP
3790 for (i = 0; i < args->buffer_count; i++) {
3791 object_list[i]->pending_read_domains = 0;
3792 object_list[i]->pending_write_domain = 0;
3793 ret = i915_gem_object_pin_and_relocate(object_list[i],
3794 file_priv,
40a5f0de
EA
3795 &exec_list[i],
3796 &relocs[reloc_index]);
ac94a962
KP
3797 if (ret)
3798 break;
3799 pinned = i + 1;
40a5f0de 3800 reloc_index += exec_list[i].relocation_count;
ac94a962
KP
3801 }
3802 /* success */
3803 if (ret == 0)
3804 break;
3805
3806 /* error other than GTT full, or we've already tried again */
2939e1f5 3807 if (ret != -ENOSPC || pin_tries >= 1) {
07f73f69
CW
3808 if (ret != -ERESTARTSYS) {
3809 unsigned long long total_size = 0;
3810 for (i = 0; i < args->buffer_count; i++)
3811 total_size += object_list[i]->size;
3812 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
3813 pinned+1, args->buffer_count,
3814 total_size, ret);
3815 DRM_ERROR("%d objects [%d pinned], "
3816 "%d object bytes [%d pinned], "
3817 "%d/%d gtt bytes\n",
3818 atomic_read(&dev->object_count),
3819 atomic_read(&dev->pin_count),
3820 atomic_read(&dev->object_memory),
3821 atomic_read(&dev->pin_memory),
3822 atomic_read(&dev->gtt_memory),
3823 dev->gtt_total);
3824 }
673a394b
EA
3825 goto err;
3826 }
ac94a962
KP
3827
3828 /* unpin all of our buffers */
3829 for (i = 0; i < pinned; i++)
3830 i915_gem_object_unpin(object_list[i]);
b1177636 3831 pinned = 0;
ac94a962
KP
3832
3833 /* evict everyone we can from the aperture */
3834 ret = i915_gem_evict_everything(dev);
07f73f69 3835 if (ret && ret != -ENOSPC)
ac94a962 3836 goto err;
673a394b
EA
3837 }
3838
3839 /* Set the pending read domains for the batch buffer to COMMAND */
3840 batch_obj = object_list[args->buffer_count-1];
5f26a2c7
CW
3841 if (batch_obj->pending_write_domain) {
3842 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3843 ret = -EINVAL;
3844 goto err;
3845 }
3846 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
673a394b 3847
83d60795
CW
3848 /* Sanity check the batch buffer, prior to moving objects */
3849 exec_offset = exec_list[args->buffer_count - 1].offset;
3850 ret = i915_gem_check_execbuffer (args, exec_offset);
3851 if (ret != 0) {
3852 DRM_ERROR("execbuf with invalid offset/length\n");
3853 goto err;
3854 }
3855
673a394b
EA
3856 i915_verify_inactive(dev, __FILE__, __LINE__);
3857
646f0f6e
KP
3858 /* Zero the global flush/invalidate flags. These
3859 * will be modified as new domains are computed
3860 * for each object
3861 */
3862 dev->invalidate_domains = 0;
3863 dev->flush_domains = 0;
3864
673a394b
EA
3865 for (i = 0; i < args->buffer_count; i++) {
3866 struct drm_gem_object *obj = object_list[i];
673a394b 3867
646f0f6e 3868 /* Compute new gpu domains and update invalidate/flush */
8b0e378a 3869 i915_gem_object_set_to_gpu_domain(obj);
673a394b
EA
3870 }
3871
3872 i915_verify_inactive(dev, __FILE__, __LINE__);
3873
646f0f6e
KP
3874 if (dev->invalidate_domains | dev->flush_domains) {
3875#if WATCH_EXEC
3876 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3877 __func__,
3878 dev->invalidate_domains,
3879 dev->flush_domains);
3880#endif
3881 i915_gem_flush(dev,
3882 dev->invalidate_domains,
3883 dev->flush_domains);
99fcb766 3884 if (dev->flush_domains & I915_GEM_GPU_DOMAINS)
b962442e
EA
3885 (void)i915_add_request(dev, file_priv,
3886 dev->flush_domains);
646f0f6e 3887 }
673a394b 3888
efbeed96
EA
3889 for (i = 0; i < args->buffer_count; i++) {
3890 struct drm_gem_object *obj = object_list[i];
99fcb766 3891 struct drm_i915_gem_object *obj_priv = obj->driver_private;
1c5d22f7 3892 uint32_t old_write_domain = obj->write_domain;
efbeed96
EA
3893
3894 obj->write_domain = obj->pending_write_domain;
99fcb766
DV
3895 if (obj->write_domain)
3896 list_move_tail(&obj_priv->gpu_write_list,
3897 &dev_priv->mm.gpu_write_list);
3898 else
3899 list_del_init(&obj_priv->gpu_write_list);
3900
1c5d22f7
CW
3901 trace_i915_gem_object_change_domain(obj,
3902 obj->read_domains,
3903 old_write_domain);
efbeed96
EA
3904 }
3905
673a394b
EA
3906 i915_verify_inactive(dev, __FILE__, __LINE__);
3907
3908#if WATCH_COHERENCY
3909 for (i = 0; i < args->buffer_count; i++) {
3910 i915_gem_object_check_coherency(object_list[i],
3911 exec_list[i].handle);
3912 }
3913#endif
3914
673a394b 3915#if WATCH_EXEC
6911a9b8 3916 i915_gem_dump_object(batch_obj,
673a394b
EA
3917 args->batch_len,
3918 __func__,
3919 ~0);
3920#endif
3921
673a394b 3922 /* Exec the batchbuffer */
201361a5 3923 ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
673a394b
EA
3924 if (ret) {
3925 DRM_ERROR("dispatch failed %d\n", ret);
3926 goto err;
3927 }
3928
3929 /*
3930 * Ensure that the commands in the batch buffer are
3931 * finished before the interrupt fires
3932 */
3933 flush_domains = i915_retire_commands(dev);
3934
3935 i915_verify_inactive(dev, __FILE__, __LINE__);
3936
3937 /*
3938 * Get a seqno representing the execution of the current buffer,
3939 * which we can wait on. We would like to mitigate these interrupts,
3940 * likely by only creating seqnos occasionally (so that we have
3941 * *some* interrupts representing completion of buffers that we can
3942 * wait on when trying to clear up gtt space).
3943 */
b962442e 3944 seqno = i915_add_request(dev, file_priv, flush_domains);
673a394b 3945 BUG_ON(seqno == 0);
673a394b
EA
3946 for (i = 0; i < args->buffer_count; i++) {
3947 struct drm_gem_object *obj = object_list[i];
673a394b 3948
ce44b0ea 3949 i915_gem_object_move_to_active(obj, seqno);
673a394b
EA
3950#if WATCH_LRU
3951 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3952#endif
3953 }
3954#if WATCH_LRU
3955 i915_dump_lru(dev, __func__);
3956#endif
3957
3958 i915_verify_inactive(dev, __FILE__, __LINE__);
3959
673a394b 3960err:
aad87dff
JL
3961 for (i = 0; i < pinned; i++)
3962 i915_gem_object_unpin(object_list[i]);
3963
b70d11da
KH
3964 for (i = 0; i < args->buffer_count; i++) {
3965 if (object_list[i]) {
3966 obj_priv = object_list[i]->driver_private;
3967 obj_priv->in_execbuffer = false;
3968 }
aad87dff 3969 drm_gem_object_unreference(object_list[i]);
b70d11da 3970 }
673a394b 3971
673a394b
EA
3972 mutex_unlock(&dev->struct_mutex);
3973
93533c29 3974pre_mutex_err:
40a5f0de
EA
3975 /* Copy the updated relocations out regardless of current error
3976 * state. Failure to update the relocs would mean that the next
3977 * time userland calls execbuf, it would do so with presumed offset
3978 * state that didn't match the actual object state.
3979 */
3980 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3981 relocs);
3982 if (ret2 != 0) {
3983 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3984
3985 if (ret == 0)
3986 ret = ret2;
3987 }
3988
8e7d2b2c 3989 drm_free_large(object_list);
9a298b2a 3990 kfree(cliprects);
673a394b
EA
3991
3992 return ret;
3993}
3994
76446cac
JB
3995/*
3996 * Legacy execbuffer just creates an exec2 list from the original exec object
3997 * list array and passes it to the real function.
3998 */
3999int
4000i915_gem_execbuffer(struct drm_device *dev, void *data,
4001 struct drm_file *file_priv)
4002{
4003 struct drm_i915_gem_execbuffer *args = data;
4004 struct drm_i915_gem_execbuffer2 exec2;
4005 struct drm_i915_gem_exec_object *exec_list = NULL;
4006 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4007 int ret, i;
4008
4009#if WATCH_EXEC
4010 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4011 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4012#endif
4013
4014 if (args->buffer_count < 1) {
4015 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4016 return -EINVAL;
4017 }
4018
4019 /* Copy in the exec list from userland */
4020 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4021 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4022 if (exec_list == NULL || exec2_list == NULL) {
4023 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4024 args->buffer_count);
4025 drm_free_large(exec_list);
4026 drm_free_large(exec2_list);
4027 return -ENOMEM;
4028 }
4029 ret = copy_from_user(exec_list,
4030 (struct drm_i915_relocation_entry __user *)
4031 (uintptr_t) args->buffers_ptr,
4032 sizeof(*exec_list) * args->buffer_count);
4033 if (ret != 0) {
4034 DRM_ERROR("copy %d exec entries failed %d\n",
4035 args->buffer_count, ret);
4036 drm_free_large(exec_list);
4037 drm_free_large(exec2_list);
4038 return -EFAULT;
4039 }
4040
4041 for (i = 0; i < args->buffer_count; i++) {
4042 exec2_list[i].handle = exec_list[i].handle;
4043 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4044 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4045 exec2_list[i].alignment = exec_list[i].alignment;
4046 exec2_list[i].offset = exec_list[i].offset;
4047 if (!IS_I965G(dev))
4048 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4049 else
4050 exec2_list[i].flags = 0;
4051 }
4052
4053 exec2.buffers_ptr = args->buffers_ptr;
4054 exec2.buffer_count = args->buffer_count;
4055 exec2.batch_start_offset = args->batch_start_offset;
4056 exec2.batch_len = args->batch_len;
4057 exec2.DR1 = args->DR1;
4058 exec2.DR4 = args->DR4;
4059 exec2.num_cliprects = args->num_cliprects;
4060 exec2.cliprects_ptr = args->cliprects_ptr;
4061 exec2.flags = 0;
4062
4063 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4064 if (!ret) {
4065 /* Copy the new buffer offsets back to the user's exec list. */
4066 for (i = 0; i < args->buffer_count; i++)
4067 exec_list[i].offset = exec2_list[i].offset;
4068 /* ... and back out to userspace */
4069 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4070 (uintptr_t) args->buffers_ptr,
4071 exec_list,
4072 sizeof(*exec_list) * args->buffer_count);
4073 if (ret) {
4074 ret = -EFAULT;
4075 DRM_ERROR("failed to copy %d exec entries "
4076 "back to user (%d)\n",
4077 args->buffer_count, ret);
4078 }
76446cac
JB
4079 }
4080
4081 drm_free_large(exec_list);
4082 drm_free_large(exec2_list);
4083 return ret;
4084}
4085
4086int
4087i915_gem_execbuffer2(struct drm_device *dev, void *data,
4088 struct drm_file *file_priv)
4089{
4090 struct drm_i915_gem_execbuffer2 *args = data;
4091 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4092 int ret;
4093
4094#if WATCH_EXEC
4095 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4096 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4097#endif
4098
4099 if (args->buffer_count < 1) {
4100 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4101 return -EINVAL;
4102 }
4103
4104 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4105 if (exec2_list == NULL) {
4106 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4107 args->buffer_count);
4108 return -ENOMEM;
4109 }
4110 ret = copy_from_user(exec2_list,
4111 (struct drm_i915_relocation_entry __user *)
4112 (uintptr_t) args->buffers_ptr,
4113 sizeof(*exec2_list) * args->buffer_count);
4114 if (ret != 0) {
4115 DRM_ERROR("copy %d exec entries failed %d\n",
4116 args->buffer_count, ret);
4117 drm_free_large(exec2_list);
4118 return -EFAULT;
4119 }
4120
4121 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4122 if (!ret) {
4123 /* Copy the new buffer offsets back to the user's exec list. */
4124 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4125 (uintptr_t) args->buffers_ptr,
4126 exec2_list,
4127 sizeof(*exec2_list) * args->buffer_count);
4128 if (ret) {
4129 ret = -EFAULT;
4130 DRM_ERROR("failed to copy %d exec entries "
4131 "back to user (%d)\n",
4132 args->buffer_count, ret);
4133 }
4134 }
4135
4136 drm_free_large(exec2_list);
4137 return ret;
4138}
4139
673a394b
EA
4140int
4141i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4142{
4143 struct drm_device *dev = obj->dev;
4144 struct drm_i915_gem_object *obj_priv = obj->driver_private;
4145 int ret;
4146
4147 i915_verify_inactive(dev, __FILE__, __LINE__);
4148 if (obj_priv->gtt_space == NULL) {
4149 ret = i915_gem_object_bind_to_gtt(obj, alignment);
9731129c 4150 if (ret)
673a394b 4151 return ret;
22c344e9 4152 }
76446cac 4153
673a394b
EA
4154 obj_priv->pin_count++;
4155
4156 /* If the object is not active and not pending a flush,
4157 * remove it from the inactive list
4158 */
4159 if (obj_priv->pin_count == 1) {
4160 atomic_inc(&dev->pin_count);
4161 atomic_add(obj->size, &dev->pin_memory);
4162 if (!obj_priv->active &&
21d509e3 4163 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
673a394b
EA
4164 !list_empty(&obj_priv->list))
4165 list_del_init(&obj_priv->list);
4166 }
4167 i915_verify_inactive(dev, __FILE__, __LINE__);
4168
4169 return 0;
4170}
4171
4172void
4173i915_gem_object_unpin(struct drm_gem_object *obj)
4174{
4175 struct drm_device *dev = obj->dev;
4176 drm_i915_private_t *dev_priv = dev->dev_private;
4177 struct drm_i915_gem_object *obj_priv = obj->driver_private;
4178
4179 i915_verify_inactive(dev, __FILE__, __LINE__);
4180 obj_priv->pin_count--;
4181 BUG_ON(obj_priv->pin_count < 0);
4182 BUG_ON(obj_priv->gtt_space == NULL);
4183
4184 /* If the object is no longer pinned, and is
4185 * neither active nor being flushed, then stick it on
4186 * the inactive list
4187 */
4188 if (obj_priv->pin_count == 0) {
4189 if (!obj_priv->active &&
21d509e3 4190 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4191 list_move_tail(&obj_priv->list,
4192 &dev_priv->mm.inactive_list);
4193 atomic_dec(&dev->pin_count);
4194 atomic_sub(obj->size, &dev->pin_memory);
4195 }
4196 i915_verify_inactive(dev, __FILE__, __LINE__);
4197}
4198
4199int
4200i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4201 struct drm_file *file_priv)
4202{
4203 struct drm_i915_gem_pin *args = data;
4204 struct drm_gem_object *obj;
4205 struct drm_i915_gem_object *obj_priv;
4206 int ret;
4207
4208 mutex_lock(&dev->struct_mutex);
4209
4210 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4211 if (obj == NULL) {
4212 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4213 args->handle);
4214 mutex_unlock(&dev->struct_mutex);
4215 return -EBADF;
4216 }
4217 obj_priv = obj->driver_private;
4218
bb6baf76
CW
4219 if (obj_priv->madv != I915_MADV_WILLNEED) {
4220 DRM_ERROR("Attempting to pin a purgeable buffer\n");
3ef94daa
CW
4221 drm_gem_object_unreference(obj);
4222 mutex_unlock(&dev->struct_mutex);
4223 return -EINVAL;
4224 }
4225
79e53945
JB
4226 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4227 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4228 args->handle);
96dec61d 4229 drm_gem_object_unreference(obj);
673a394b 4230 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4231 return -EINVAL;
4232 }
4233
4234 obj_priv->user_pin_count++;
4235 obj_priv->pin_filp = file_priv;
4236 if (obj_priv->user_pin_count == 1) {
4237 ret = i915_gem_object_pin(obj, args->alignment);
4238 if (ret != 0) {
4239 drm_gem_object_unreference(obj);
4240 mutex_unlock(&dev->struct_mutex);
4241 return ret;
4242 }
673a394b
EA
4243 }
4244
4245 /* XXX - flush the CPU caches for pinned objects
4246 * as the X server doesn't manage domains yet
4247 */
e47c68e9 4248 i915_gem_object_flush_cpu_write_domain(obj);
673a394b
EA
4249 args->offset = obj_priv->gtt_offset;
4250 drm_gem_object_unreference(obj);
4251 mutex_unlock(&dev->struct_mutex);
4252
4253 return 0;
4254}
4255
4256int
4257i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4258 struct drm_file *file_priv)
4259{
4260 struct drm_i915_gem_pin *args = data;
4261 struct drm_gem_object *obj;
79e53945 4262 struct drm_i915_gem_object *obj_priv;
673a394b
EA
4263
4264 mutex_lock(&dev->struct_mutex);
4265
4266 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4267 if (obj == NULL) {
4268 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4269 args->handle);
4270 mutex_unlock(&dev->struct_mutex);
4271 return -EBADF;
4272 }
4273
79e53945
JB
4274 obj_priv = obj->driver_private;
4275 if (obj_priv->pin_filp != file_priv) {
4276 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4277 args->handle);
4278 drm_gem_object_unreference(obj);
4279 mutex_unlock(&dev->struct_mutex);
4280 return -EINVAL;
4281 }
4282 obj_priv->user_pin_count--;
4283 if (obj_priv->user_pin_count == 0) {
4284 obj_priv->pin_filp = NULL;
4285 i915_gem_object_unpin(obj);
4286 }
673a394b
EA
4287
4288 drm_gem_object_unreference(obj);
4289 mutex_unlock(&dev->struct_mutex);
4290 return 0;
4291}
4292
4293int
4294i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4295 struct drm_file *file_priv)
4296{
4297 struct drm_i915_gem_busy *args = data;
4298 struct drm_gem_object *obj;
4299 struct drm_i915_gem_object *obj_priv;
4300
673a394b
EA
4301 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4302 if (obj == NULL) {
4303 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4304 args->handle);
673a394b
EA
4305 return -EBADF;
4306 }
4307
b1ce786c 4308 mutex_lock(&dev->struct_mutex);
f21289b3
EA
4309 /* Update the active list for the hardware's current position.
4310 * Otherwise this only updates on a delayed timer or when irqs are
4311 * actually unmasked, and our working set ends up being larger than
4312 * required.
4313 */
4314 i915_gem_retire_requests(dev);
4315
673a394b 4316 obj_priv = obj->driver_private;
c4de0a5d
EA
4317 /* Don't count being on the flushing list against the object being
4318 * done. Otherwise, a buffer left on the flushing list but not getting
4319 * flushed (because nobody's flushing that domain) won't ever return
4320 * unbusy and get reused by libdrm's bo cache. The other expected
4321 * consumer of this interface, OpenGL's occlusion queries, also specs
4322 * that the objects get unbusy "eventually" without any interference.
4323 */
4324 args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
673a394b
EA
4325
4326 drm_gem_object_unreference(obj);
4327 mutex_unlock(&dev->struct_mutex);
4328 return 0;
4329}
4330
4331int
4332i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4333 struct drm_file *file_priv)
4334{
4335 return i915_gem_ring_throttle(dev, file_priv);
4336}
4337
3ef94daa
CW
4338int
4339i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4340 struct drm_file *file_priv)
4341{
4342 struct drm_i915_gem_madvise *args = data;
4343 struct drm_gem_object *obj;
4344 struct drm_i915_gem_object *obj_priv;
4345
4346 switch (args->madv) {
4347 case I915_MADV_DONTNEED:
4348 case I915_MADV_WILLNEED:
4349 break;
4350 default:
4351 return -EINVAL;
4352 }
4353
4354 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4355 if (obj == NULL) {
4356 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4357 args->handle);
4358 return -EBADF;
4359 }
4360
4361 mutex_lock(&dev->struct_mutex);
4362 obj_priv = obj->driver_private;
4363
4364 if (obj_priv->pin_count) {
4365 drm_gem_object_unreference(obj);
4366 mutex_unlock(&dev->struct_mutex);
4367
4368 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4369 return -EINVAL;
4370 }
4371
bb6baf76
CW
4372 if (obj_priv->madv != __I915_MADV_PURGED)
4373 obj_priv->madv = args->madv;
3ef94daa 4374
2d7ef395
CW
4375 /* if the object is no longer bound, discard its backing storage */
4376 if (i915_gem_object_is_purgeable(obj_priv) &&
4377 obj_priv->gtt_space == NULL)
4378 i915_gem_object_truncate(obj);
4379
bb6baf76
CW
4380 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4381
3ef94daa
CW
4382 drm_gem_object_unreference(obj);
4383 mutex_unlock(&dev->struct_mutex);
4384
4385 return 0;
4386}
4387
673a394b
EA
4388int i915_gem_init_object(struct drm_gem_object *obj)
4389{
4390 struct drm_i915_gem_object *obj_priv;
4391
9a298b2a 4392 obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
673a394b
EA
4393 if (obj_priv == NULL)
4394 return -ENOMEM;
4395
4396 /*
4397 * We've just allocated pages from the kernel,
4398 * so they've just been written by the CPU with
4399 * zeros. They'll need to be clflushed before we
4400 * use them with the GPU.
4401 */
4402 obj->write_domain = I915_GEM_DOMAIN_CPU;
4403 obj->read_domains = I915_GEM_DOMAIN_CPU;
4404
ba1eb1d8
KP
4405 obj_priv->agp_type = AGP_USER_MEMORY;
4406
673a394b
EA
4407 obj->driver_private = obj_priv;
4408 obj_priv->obj = obj;
de151cf6 4409 obj_priv->fence_reg = I915_FENCE_REG_NONE;
673a394b 4410 INIT_LIST_HEAD(&obj_priv->list);
99fcb766 4411 INIT_LIST_HEAD(&obj_priv->gpu_write_list);
a09ba7fa 4412 INIT_LIST_HEAD(&obj_priv->fence_list);
3ef94daa 4413 obj_priv->madv = I915_MADV_WILLNEED;
de151cf6 4414
1c5d22f7 4415 trace_i915_gem_object_create(obj);
de151cf6 4416
673a394b
EA
4417 return 0;
4418}
4419
4420void i915_gem_free_object(struct drm_gem_object *obj)
4421{
de151cf6 4422 struct drm_device *dev = obj->dev;
673a394b
EA
4423 struct drm_i915_gem_object *obj_priv = obj->driver_private;
4424
1c5d22f7
CW
4425 trace_i915_gem_object_destroy(obj);
4426
673a394b
EA
4427 while (obj_priv->pin_count > 0)
4428 i915_gem_object_unpin(obj);
4429
71acb5eb
DA
4430 if (obj_priv->phys_obj)
4431 i915_gem_detach_phys_object(dev, obj);
4432
673a394b
EA
4433 i915_gem_object_unbind(obj);
4434
7e616158
CW
4435 if (obj_priv->mmap_offset)
4436 i915_gem_free_mmap_offset(obj);
de151cf6 4437
9a298b2a 4438 kfree(obj_priv->page_cpu_valid);
280b713b 4439 kfree(obj_priv->bit_17);
9a298b2a 4440 kfree(obj->driver_private);
673a394b
EA
4441}
4442
ab5ee576 4443/** Unbinds all inactive objects. */
673a394b 4444static int
ab5ee576 4445i915_gem_evict_from_inactive_list(struct drm_device *dev)
673a394b 4446{
ab5ee576 4447 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 4448
ab5ee576
CW
4449 while (!list_empty(&dev_priv->mm.inactive_list)) {
4450 struct drm_gem_object *obj;
4451 int ret;
673a394b 4452
ab5ee576
CW
4453 obj = list_first_entry(&dev_priv->mm.inactive_list,
4454 struct drm_i915_gem_object,
4455 list)->obj;
673a394b
EA
4456
4457 ret = i915_gem_object_unbind(obj);
4458 if (ret != 0) {
ab5ee576 4459 DRM_ERROR("Error unbinding object: %d\n", ret);
673a394b
EA
4460 return ret;
4461 }
4462 }
4463
673a394b
EA
4464 return 0;
4465}
4466
29105ccc
CW
4467static int
4468i915_gpu_idle(struct drm_device *dev)
673a394b
EA
4469{
4470 drm_i915_private_t *dev_priv = dev->dev_private;
29105ccc
CW
4471 bool lists_empty;
4472 uint32_t seqno;
673a394b 4473
29105ccc
CW
4474 spin_lock(&dev_priv->mm.active_list_lock);
4475 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
4476 list_empty(&dev_priv->mm.active_list);
4477 spin_unlock(&dev_priv->mm.active_list_lock);
6dbe2772 4478
29105ccc 4479 if (lists_empty)
673a394b 4480 return 0;
673a394b 4481
29105ccc 4482 /* Flush everything onto the inactive list. */
21d509e3
CW
4483 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
4484 seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
29105ccc 4485 if (seqno == 0)
673a394b 4486 return -ENOMEM;
1c5d22f7 4487
29105ccc
CW
4488 return i915_wait_request(dev, seqno);
4489}
28dfe52a 4490
29105ccc
CW
4491int
4492i915_gem_idle(struct drm_device *dev)
4493{
4494 drm_i915_private_t *dev_priv = dev->dev_private;
4495 int ret;
28dfe52a 4496
29105ccc 4497 mutex_lock(&dev->struct_mutex);
1c5d22f7 4498
29105ccc
CW
4499 if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
4500 mutex_unlock(&dev->struct_mutex);
4501 return 0;
28dfe52a
EA
4502 }
4503
29105ccc 4504 ret = i915_gpu_idle(dev);
6dbe2772
KP
4505 if (ret) {
4506 mutex_unlock(&dev->struct_mutex);
673a394b 4507 return ret;
6dbe2772 4508 }
673a394b 4509
29105ccc
CW
4510 /* Under UMS, be paranoid and evict. */
4511 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
4512 ret = i915_gem_evict_from_inactive_list(dev);
4513 if (ret) {
4514 mutex_unlock(&dev->struct_mutex);
4515 return ret;
4516 }
4517 }
4518
4519 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4520 * We need to replace this with a semaphore, or something.
4521 * And not confound mm.suspended!
4522 */
4523 dev_priv->mm.suspended = 1;
4524 del_timer(&dev_priv->hangcheck_timer);
4525
4526 i915_kernel_lost_context(dev);
6dbe2772 4527 i915_gem_cleanup_ringbuffer(dev);
29105ccc 4528
6dbe2772
KP
4529 mutex_unlock(&dev->struct_mutex);
4530
29105ccc
CW
4531 /* Cancel the retire work handler, which should be idle now. */
4532 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4533
673a394b
EA
4534 return 0;
4535}
4536
4537static int
4538i915_gem_init_hws(struct drm_device *dev)
4539{
4540 drm_i915_private_t *dev_priv = dev->dev_private;
4541 struct drm_gem_object *obj;
4542 struct drm_i915_gem_object *obj_priv;
4543 int ret;
4544
4545 /* If we need a physical address for the status page, it's already
4546 * initialized at driver load time.
4547 */
4548 if (!I915_NEED_GFX_HWS(dev))
4549 return 0;
4550
4551 obj = drm_gem_object_alloc(dev, 4096);
4552 if (obj == NULL) {
4553 DRM_ERROR("Failed to allocate status page\n");
4554 return -ENOMEM;
4555 }
4556 obj_priv = obj->driver_private;
ba1eb1d8 4557 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
673a394b
EA
4558
4559 ret = i915_gem_object_pin(obj, 4096);
4560 if (ret != 0) {
4561 drm_gem_object_unreference(obj);
4562 return ret;
4563 }
4564
4565 dev_priv->status_gfx_addr = obj_priv->gtt_offset;
673a394b 4566
856fa198 4567 dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
ba1eb1d8 4568 if (dev_priv->hw_status_page == NULL) {
673a394b
EA
4569 DRM_ERROR("Failed to map status page.\n");
4570 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
3eb2ee77 4571 i915_gem_object_unpin(obj);
673a394b
EA
4572 drm_gem_object_unreference(obj);
4573 return -EINVAL;
4574 }
4575 dev_priv->hws_obj = obj;
673a394b 4576 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
f6e450a6
EA
4577 if (IS_GEN6(dev)) {
4578 I915_WRITE(HWS_PGA_GEN6, dev_priv->status_gfx_addr);
4579 I915_READ(HWS_PGA_GEN6); /* posting read */
4580 } else {
4581 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
4582 I915_READ(HWS_PGA); /* posting read */
4583 }
44d98a61 4584 DRM_DEBUG_DRIVER("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
673a394b
EA
4585
4586 return 0;
4587}
4588
85a7bb98
CW
4589static void
4590i915_gem_cleanup_hws(struct drm_device *dev)
4591{
4592 drm_i915_private_t *dev_priv = dev->dev_private;
bab2d1f6
CW
4593 struct drm_gem_object *obj;
4594 struct drm_i915_gem_object *obj_priv;
85a7bb98
CW
4595
4596 if (dev_priv->hws_obj == NULL)
4597 return;
4598
bab2d1f6
CW
4599 obj = dev_priv->hws_obj;
4600 obj_priv = obj->driver_private;
4601
856fa198 4602 kunmap(obj_priv->pages[0]);
85a7bb98
CW
4603 i915_gem_object_unpin(obj);
4604 drm_gem_object_unreference(obj);
4605 dev_priv->hws_obj = NULL;
bab2d1f6 4606
85a7bb98
CW
4607 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
4608 dev_priv->hw_status_page = NULL;
4609
4610 /* Write high address into HWS_PGA when disabling. */
4611 I915_WRITE(HWS_PGA, 0x1ffff000);
4612}
4613
79e53945 4614int
673a394b
EA
4615i915_gem_init_ringbuffer(struct drm_device *dev)
4616{
4617 drm_i915_private_t *dev_priv = dev->dev_private;
4618 struct drm_gem_object *obj;
4619 struct drm_i915_gem_object *obj_priv;
79e53945 4620 drm_i915_ring_buffer_t *ring = &dev_priv->ring;
673a394b 4621 int ret;
50aa253d 4622 u32 head;
673a394b
EA
4623
4624 ret = i915_gem_init_hws(dev);
4625 if (ret != 0)
4626 return ret;
4627
4628 obj = drm_gem_object_alloc(dev, 128 * 1024);
4629 if (obj == NULL) {
4630 DRM_ERROR("Failed to allocate ringbuffer\n");
85a7bb98 4631 i915_gem_cleanup_hws(dev);
673a394b
EA
4632 return -ENOMEM;
4633 }
4634 obj_priv = obj->driver_private;
4635
4636 ret = i915_gem_object_pin(obj, 4096);
4637 if (ret != 0) {
4638 drm_gem_object_unreference(obj);
85a7bb98 4639 i915_gem_cleanup_hws(dev);
673a394b
EA
4640 return ret;
4641 }
4642
4643 /* Set up the kernel mapping for the ring. */
79e53945 4644 ring->Size = obj->size;
673a394b 4645
79e53945
JB
4646 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
4647 ring->map.size = obj->size;
4648 ring->map.type = 0;
4649 ring->map.flags = 0;
4650 ring->map.mtrr = 0;
673a394b 4651
79e53945
JB
4652 drm_core_ioremap_wc(&ring->map, dev);
4653 if (ring->map.handle == NULL) {
673a394b
EA
4654 DRM_ERROR("Failed to map ringbuffer.\n");
4655 memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
47ed185a 4656 i915_gem_object_unpin(obj);
673a394b 4657 drm_gem_object_unreference(obj);
85a7bb98 4658 i915_gem_cleanup_hws(dev);
673a394b
EA
4659 return -EINVAL;
4660 }
79e53945
JB
4661 ring->ring_obj = obj;
4662 ring->virtual_start = ring->map.handle;
673a394b
EA
4663
4664 /* Stop the ring if it's running. */
4665 I915_WRITE(PRB0_CTL, 0);
673a394b 4666 I915_WRITE(PRB0_TAIL, 0);
50aa253d 4667 I915_WRITE(PRB0_HEAD, 0);
673a394b
EA
4668
4669 /* Initialize the ring. */
4670 I915_WRITE(PRB0_START, obj_priv->gtt_offset);
50aa253d
KP
4671 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4672
4673 /* G45 ring initialization fails to reset head to zero */
4674 if (head != 0) {
4675 DRM_ERROR("Ring head not reset to zero "
4676 "ctl %08x head %08x tail %08x start %08x\n",
4677 I915_READ(PRB0_CTL),
4678 I915_READ(PRB0_HEAD),
4679 I915_READ(PRB0_TAIL),
4680 I915_READ(PRB0_START));
4681 I915_WRITE(PRB0_HEAD, 0);
4682
4683 DRM_ERROR("Ring head forced to zero "
4684 "ctl %08x head %08x tail %08x start %08x\n",
4685 I915_READ(PRB0_CTL),
4686 I915_READ(PRB0_HEAD),
4687 I915_READ(PRB0_TAIL),
4688 I915_READ(PRB0_START));
4689 }
4690
673a394b
EA
4691 I915_WRITE(PRB0_CTL,
4692 ((obj->size - 4096) & RING_NR_PAGES) |
4693 RING_NO_REPORT |
4694 RING_VALID);
4695
50aa253d
KP
4696 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4697
4698 /* If the head is still not zero, the ring is dead */
4699 if (head != 0) {
4700 DRM_ERROR("Ring initialization failed "
4701 "ctl %08x head %08x tail %08x start %08x\n",
4702 I915_READ(PRB0_CTL),
4703 I915_READ(PRB0_HEAD),
4704 I915_READ(PRB0_TAIL),
4705 I915_READ(PRB0_START));
4706 return -EIO;
4707 }
4708
673a394b 4709 /* Update our cache of the ring state */
79e53945
JB
4710 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4711 i915_kernel_lost_context(dev);
4712 else {
4713 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
4714 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
4715 ring->space = ring->head - (ring->tail + 8);
4716 if (ring->space < 0)
4717 ring->space += ring->Size;
4718 }
673a394b
EA
4719
4720 return 0;
4721}
4722
79e53945 4723void
673a394b
EA
4724i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4725{
4726 drm_i915_private_t *dev_priv = dev->dev_private;
4727
4728 if (dev_priv->ring.ring_obj == NULL)
4729 return;
4730
4731 drm_core_ioremapfree(&dev_priv->ring.map, dev);
4732
4733 i915_gem_object_unpin(dev_priv->ring.ring_obj);
4734 drm_gem_object_unreference(dev_priv->ring.ring_obj);
4735 dev_priv->ring.ring_obj = NULL;
4736 memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
4737
85a7bb98 4738 i915_gem_cleanup_hws(dev);
673a394b
EA
4739}
4740
4741int
4742i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4743 struct drm_file *file_priv)
4744{
4745 drm_i915_private_t *dev_priv = dev->dev_private;
4746 int ret;
4747
79e53945
JB
4748 if (drm_core_check_feature(dev, DRIVER_MODESET))
4749 return 0;
4750
ba1234d1 4751 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 4752 DRM_ERROR("Reenabling wedged hardware, good luck\n");
ba1234d1 4753 atomic_set(&dev_priv->mm.wedged, 0);
673a394b
EA
4754 }
4755
673a394b 4756 mutex_lock(&dev->struct_mutex);
9bb2d6f9
EA
4757 dev_priv->mm.suspended = 0;
4758
4759 ret = i915_gem_init_ringbuffer(dev);
d816f6ac
WF
4760 if (ret != 0) {
4761 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4762 return ret;
d816f6ac 4763 }
9bb2d6f9 4764
5e118f41 4765 spin_lock(&dev_priv->mm.active_list_lock);
673a394b 4766 BUG_ON(!list_empty(&dev_priv->mm.active_list));
5e118f41
CW
4767 spin_unlock(&dev_priv->mm.active_list_lock);
4768
673a394b
EA
4769 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4770 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
4771 BUG_ON(!list_empty(&dev_priv->mm.request_list));
673a394b 4772 mutex_unlock(&dev->struct_mutex);
dbb19d30
KH
4773
4774 drm_irq_install(dev);
4775
673a394b
EA
4776 return 0;
4777}
4778
4779int
4780i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4781 struct drm_file *file_priv)
4782{
79e53945
JB
4783 if (drm_core_check_feature(dev, DRIVER_MODESET))
4784 return 0;
4785
dbb19d30 4786 drm_irq_uninstall(dev);
e6890f6f 4787 return i915_gem_idle(dev);
673a394b
EA
4788}
4789
4790void
4791i915_gem_lastclose(struct drm_device *dev)
4792{
4793 int ret;
673a394b 4794
e806b495
EA
4795 if (drm_core_check_feature(dev, DRIVER_MODESET))
4796 return;
4797
6dbe2772
KP
4798 ret = i915_gem_idle(dev);
4799 if (ret)
4800 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4801}
4802
4803void
4804i915_gem_load(struct drm_device *dev)
4805{
b5aa8a0f 4806 int i;
673a394b
EA
4807 drm_i915_private_t *dev_priv = dev->dev_private;
4808
5e118f41 4809 spin_lock_init(&dev_priv->mm.active_list_lock);
673a394b
EA
4810 INIT_LIST_HEAD(&dev_priv->mm.active_list);
4811 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
99fcb766 4812 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
673a394b
EA
4813 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
4814 INIT_LIST_HEAD(&dev_priv->mm.request_list);
a09ba7fa 4815 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
673a394b
EA
4816 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4817 i915_gem_retire_work_handler);
4818 dev_priv->mm.next_gem_seqno = 1;
4819
31169714
CW
4820 spin_lock(&shrink_list_lock);
4821 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4822 spin_unlock(&shrink_list_lock);
4823
de151cf6 4824 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4825 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4826 dev_priv->fence_reg_start = 3;
de151cf6 4827
0f973f27 4828 if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4829 dev_priv->num_fence_regs = 16;
4830 else
4831 dev_priv->num_fence_regs = 8;
4832
b5aa8a0f
GH
4833 /* Initialize fence registers to zero */
4834 if (IS_I965G(dev)) {
4835 for (i = 0; i < 16; i++)
4836 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4837 } else {
4838 for (i = 0; i < 8; i++)
4839 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4840 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4841 for (i = 0; i < 8; i++)
4842 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4843 }
673a394b 4844 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4845 init_waitqueue_head(&dev_priv->pending_flip_queue);
673a394b 4846}
71acb5eb
DA
4847
4848/*
4849 * Create a physically contiguous memory object for this object
4850 * e.g. for cursor + overlay regs
4851 */
4852int i915_gem_init_phys_object(struct drm_device *dev,
4853 int id, int size)
4854{
4855 drm_i915_private_t *dev_priv = dev->dev_private;
4856 struct drm_i915_gem_phys_object *phys_obj;
4857 int ret;
4858
4859 if (dev_priv->mm.phys_objs[id - 1] || !size)
4860 return 0;
4861
9a298b2a 4862 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
71acb5eb
DA
4863 if (!phys_obj)
4864 return -ENOMEM;
4865
4866 phys_obj->id = id;
4867
e6be8d9d 4868 phys_obj->handle = drm_pci_alloc(dev, size, 0);
71acb5eb
DA
4869 if (!phys_obj->handle) {
4870 ret = -ENOMEM;
4871 goto kfree_obj;
4872 }
4873#ifdef CONFIG_X86
4874 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4875#endif
4876
4877 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4878
4879 return 0;
4880kfree_obj:
9a298b2a 4881 kfree(phys_obj);
71acb5eb
DA
4882 return ret;
4883}
4884
4885void i915_gem_free_phys_object(struct drm_device *dev, int id)
4886{
4887 drm_i915_private_t *dev_priv = dev->dev_private;
4888 struct drm_i915_gem_phys_object *phys_obj;
4889
4890 if (!dev_priv->mm.phys_objs[id - 1])
4891 return;
4892
4893 phys_obj = dev_priv->mm.phys_objs[id - 1];
4894 if (phys_obj->cur_obj) {
4895 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4896 }
4897
4898#ifdef CONFIG_X86
4899 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4900#endif
4901 drm_pci_free(dev, phys_obj->handle);
4902 kfree(phys_obj);
4903 dev_priv->mm.phys_objs[id - 1] = NULL;
4904}
4905
4906void i915_gem_free_all_phys_object(struct drm_device *dev)
4907{
4908 int i;
4909
260883c8 4910 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4911 i915_gem_free_phys_object(dev, i);
4912}
4913
4914void i915_gem_detach_phys_object(struct drm_device *dev,
4915 struct drm_gem_object *obj)
4916{
4917 struct drm_i915_gem_object *obj_priv;
4918 int i;
4919 int ret;
4920 int page_count;
4921
4922 obj_priv = obj->driver_private;
4923 if (!obj_priv->phys_obj)
4924 return;
4925
4bdadb97 4926 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4927 if (ret)
4928 goto out;
4929
4930 page_count = obj->size / PAGE_SIZE;
4931
4932 for (i = 0; i < page_count; i++) {
856fa198 4933 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4934 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4935
4936 memcpy(dst, src, PAGE_SIZE);
4937 kunmap_atomic(dst, KM_USER0);
4938 }
856fa198 4939 drm_clflush_pages(obj_priv->pages, page_count);
71acb5eb 4940 drm_agp_chipset_flush(dev);
d78b47b9
CW
4941
4942 i915_gem_object_put_pages(obj);
71acb5eb
DA
4943out:
4944 obj_priv->phys_obj->cur_obj = NULL;
4945 obj_priv->phys_obj = NULL;
4946}
4947
4948int
4949i915_gem_attach_phys_object(struct drm_device *dev,
4950 struct drm_gem_object *obj, int id)
4951{
4952 drm_i915_private_t *dev_priv = dev->dev_private;
4953 struct drm_i915_gem_object *obj_priv;
4954 int ret = 0;
4955 int page_count;
4956 int i;
4957
4958 if (id > I915_MAX_PHYS_OBJECT)
4959 return -EINVAL;
4960
4961 obj_priv = obj->driver_private;
4962
4963 if (obj_priv->phys_obj) {
4964 if (obj_priv->phys_obj->id == id)
4965 return 0;
4966 i915_gem_detach_phys_object(dev, obj);
4967 }
4968
4969
4970 /* create a new object */
4971 if (!dev_priv->mm.phys_objs[id - 1]) {
4972 ret = i915_gem_init_phys_object(dev, id,
4973 obj->size);
4974 if (ret) {
aeb565df 4975 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
71acb5eb
DA
4976 goto out;
4977 }
4978 }
4979
4980 /* bind to the object */
4981 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4982 obj_priv->phys_obj->cur_obj = obj;
4983
4bdadb97 4984 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4985 if (ret) {
4986 DRM_ERROR("failed to get page list\n");
4987 goto out;
4988 }
4989
4990 page_count = obj->size / PAGE_SIZE;
4991
4992 for (i = 0; i < page_count; i++) {
856fa198 4993 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4994 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4995
4996 memcpy(dst, src, PAGE_SIZE);
4997 kunmap_atomic(src, KM_USER0);
4998 }
4999
d78b47b9
CW
5000 i915_gem_object_put_pages(obj);
5001
71acb5eb
DA
5002 return 0;
5003out:
5004 return ret;
5005}
5006
5007static int
5008i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
5009 struct drm_i915_gem_pwrite *args,
5010 struct drm_file *file_priv)
5011{
5012 struct drm_i915_gem_object *obj_priv = obj->driver_private;
5013 void *obj_addr;
5014 int ret;
5015 char __user *user_data;
5016
5017 user_data = (char __user *) (uintptr_t) args->data_ptr;
5018 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
5019
44d98a61 5020 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
71acb5eb
DA
5021 ret = copy_from_user(obj_addr, user_data, args->size);
5022 if (ret)
5023 return -EFAULT;
5024
5025 drm_agp_chipset_flush(dev);
5026 return 0;
5027}
b962442e
EA
5028
5029void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
5030{
5031 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
5032
5033 /* Clean up our request list when the client is going away, so that
5034 * later retire_requests won't dereference our soon-to-be-gone
5035 * file_priv.
5036 */
5037 mutex_lock(&dev->struct_mutex);
5038 while (!list_empty(&i915_file_priv->mm.request_list))
5039 list_del_init(i915_file_priv->mm.request_list.next);
5040 mutex_unlock(&dev->struct_mutex);
5041}
31169714 5042
31169714
CW
5043static int
5044i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
5045{
5046 drm_i915_private_t *dev_priv, *next_dev;
5047 struct drm_i915_gem_object *obj_priv, *next_obj;
5048 int cnt = 0;
5049 int would_deadlock = 1;
5050
5051 /* "fast-path" to count number of available objects */
5052 if (nr_to_scan == 0) {
5053 spin_lock(&shrink_list_lock);
5054 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5055 struct drm_device *dev = dev_priv->dev;
5056
5057 if (mutex_trylock(&dev->struct_mutex)) {
5058 list_for_each_entry(obj_priv,
5059 &dev_priv->mm.inactive_list,
5060 list)
5061 cnt++;
5062 mutex_unlock(&dev->struct_mutex);
5063 }
5064 }
5065 spin_unlock(&shrink_list_lock);
5066
5067 return (cnt / 100) * sysctl_vfs_cache_pressure;
5068 }
5069
5070 spin_lock(&shrink_list_lock);
5071
5072 /* first scan for clean buffers */
5073 list_for_each_entry_safe(dev_priv, next_dev,
5074 &shrink_list, mm.shrink_list) {
5075 struct drm_device *dev = dev_priv->dev;
5076
5077 if (! mutex_trylock(&dev->struct_mutex))
5078 continue;
5079
5080 spin_unlock(&shrink_list_lock);
5081
5082 i915_gem_retire_requests(dev);
5083
5084 list_for_each_entry_safe(obj_priv, next_obj,
5085 &dev_priv->mm.inactive_list,
5086 list) {
5087 if (i915_gem_object_is_purgeable(obj_priv)) {
963b4836 5088 i915_gem_object_unbind(obj_priv->obj);
31169714
CW
5089 if (--nr_to_scan <= 0)
5090 break;
5091 }
5092 }
5093
5094 spin_lock(&shrink_list_lock);
5095 mutex_unlock(&dev->struct_mutex);
5096
963b4836
CW
5097 would_deadlock = 0;
5098
31169714
CW
5099 if (nr_to_scan <= 0)
5100 break;
5101 }
5102
5103 /* second pass, evict/count anything still on the inactive list */
5104 list_for_each_entry_safe(dev_priv, next_dev,
5105 &shrink_list, mm.shrink_list) {
5106 struct drm_device *dev = dev_priv->dev;
5107
5108 if (! mutex_trylock(&dev->struct_mutex))
5109 continue;
5110
5111 spin_unlock(&shrink_list_lock);
5112
5113 list_for_each_entry_safe(obj_priv, next_obj,
5114 &dev_priv->mm.inactive_list,
5115 list) {
5116 if (nr_to_scan > 0) {
963b4836 5117 i915_gem_object_unbind(obj_priv->obj);
31169714
CW
5118 nr_to_scan--;
5119 } else
5120 cnt++;
5121 }
5122
5123 spin_lock(&shrink_list_lock);
5124 mutex_unlock(&dev->struct_mutex);
5125
5126 would_deadlock = 0;
5127 }
5128
5129 spin_unlock(&shrink_list_lock);
5130
5131 if (would_deadlock)
5132 return -1;
5133 else if (cnt > 0)
5134 return (cnt / 100) * sysctl_vfs_cache_pressure;
5135 else
5136 return 0;
5137}
5138
5139static struct shrinker shrinker = {
5140 .shrink = i915_gem_shrink,
5141 .seeks = DEFAULT_SEEKS,
5142};
5143
5144__init void
5145i915_gem_shrinker_init(void)
5146{
5147 register_shrinker(&shrinker);
5148}
5149
5150__exit void
5151i915_gem_shrinker_exit(void)
5152{
5153 unregister_shrinker(&shrinker);
5154}