]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'fix/hda' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound-2.6
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
585fb111 37
1da177e4
LT
38/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
673a394b 45#define DRIVER_DATE "20080730"
1da177e4 46
317c35d1
JB
47enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
80824003
JB
52enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
52440211
KP
57#define I915_NUM_PIPE 2
58
62fdfeaf
EA
59#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
1da177e4
LT
61/* Interface history:
62 *
63 * 1.1: Original.
0d6aa60b
DA
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
de227f5f 66 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 67 * 1.5: Add vblank pipe configuration
2228ed67
MD
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
1da177e4
LT
70 */
71#define DRIVER_MAJOR 1
2228ed67 72#define DRIVER_MINOR 6
1da177e4
LT
73#define DRIVER_PATCHLEVEL 0
74
673a394b
EA
75#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
7c1c2871
DA
116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
de151cf6
JB
120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
007cc8ac 124 struct list_head lru_list;
de151cf6 125};
7c1c2871 126
9b9d172d 127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
b1083333 132 u8 ddc_pin;
9b9d172d 133};
134
63eeaf38
JB
135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
9df30794 148 u64 bbaddr;
63eeaf38 149 struct timeval time;
9df30794
CW
150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
63eeaf38
JB
169};
170
e70236a8
JB
171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 173 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
179 int planeb_clock, int sr_hdisplay, int pixel_size);
180 /* clock updates for mode set */
181 /* cursor updates */
182 /* render clock increase/decrease */
183 /* display clock increase/decrease */
184 /* pll clock increase/decrease */
185 /* clock gating init */
186};
187
02e792fb
DV
188struct intel_overlay;
189
cfdf1fa2
KH
190struct intel_device_info {
191 u8 is_mobile : 1;
192 u8 is_i8xx : 1;
5ce8ba7c 193 u8 is_i85x : 1;
cfdf1fa2
KH
194 u8 is_i915g : 1;
195 u8 is_i9xx : 1;
196 u8 is_i945gm : 1;
197 u8 is_i965g : 1;
198 u8 is_i965gm : 1;
199 u8 is_g33 : 1;
200 u8 need_gfx_hws : 1;
201 u8 is_g4x : 1;
202 u8 is_pineview : 1;
203 u8 is_ironlake : 1;
59f2d0fc 204 u8 is_gen6 : 1;
cfdf1fa2
KH
205 u8 has_fbc : 1;
206 u8 has_rc6 : 1;
207 u8 has_pipe_cxsr : 1;
208 u8 has_hotplug : 1;
b295d1b6 209 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
210};
211
b5e50c3f
JB
212enum no_fbc_reason {
213 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
214 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
215 FBC_MODE_TOO_LARGE, /* mode too large for compression */
216 FBC_BAD_PLANE, /* fbc not supported on plane */
217 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 218 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
219};
220
3bad0781
ZW
221enum intel_pch {
222 PCH_IBX, /* Ibexpeak PCH */
223 PCH_CPT, /* Cougarpoint PCH */
224};
225
b690e96c
JB
226#define QUIRK_PIPEA_FORCE (1<<0)
227
8be48d92 228struct intel_fbdev;
38651674 229
1da177e4 230typedef struct drm_i915_private {
673a394b
EA
231 struct drm_device *dev;
232
cfdf1fa2
KH
233 const struct intel_device_info *info;
234
ac5c4e76
DA
235 int has_gem;
236
3043c60c 237 void __iomem *regs;
1da177e4 238
ec2a4c3f 239 struct pci_dev *bridge_dev;
8187a2b7 240 struct intel_ring_buffer render_ring;
d1b851fc 241 struct intel_ring_buffer bsd_ring;
1da177e4 242
9c8da5eb 243 drm_dma_handle_t *status_page_dmah;
e552eb70 244 void *seqno_page;
1da177e4 245 dma_addr_t dma_status_page;
0a3e67a4 246 uint32_t counter;
e552eb70 247 unsigned int seqno_gfx_addr;
dc7a9319 248 drm_local_map_t hws_map;
e552eb70 249 struct drm_gem_object *seqno_obj;
97f5ab66 250 struct drm_gem_object *pwrctx;
1da177e4 251
d7658989
JB
252 struct resource mch_res;
253
a6b54f3f 254 unsigned int cpp;
1da177e4
LT
255 int back_offset;
256 int front_offset;
257 int current_page;
258 int page_flipping;
1da177e4
LT
259
260 wait_queue_head_t irq_queue;
261 atomic_t irq_received;
ed4cb414
EA
262 /** Protects user_irq_refcount and irq_mask_reg */
263 spinlock_t user_irq_lock;
9d34e5db 264 u32 trace_irq_seqno;
ed4cb414
EA
265 /** Cached value of IMR to avoid reads in updating the bitfield */
266 u32 irq_mask_reg;
7c463586 267 u32 pipestat[2];
f2b115e6 268 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
269 irq_mask_reg is still used for display irq. */
270 u32 gt_irq_mask_reg;
271 u32 gt_irq_enable_reg;
272 u32 de_irq_enable_reg;
c650156a
ZW
273 u32 pch_irq_mask_reg;
274 u32 pch_irq_enable_reg;
1da177e4 275
5ca58282
JB
276 u32 hotplug_supported_mask;
277 struct work_struct hotplug_work;
278
1da177e4
LT
279 int tex_lru_log_granularity;
280 int allow_batchbuffer;
281 struct mem_block *agp_heap;
0d6aa60b 282 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 283 int vblank_pipe;
a3524f1b 284 int num_pipe;
a6b54f3f 285
f65d9421
BG
286 /* For hangcheck timer */
287#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
288 struct timer_list hangcheck_timer;
289 int hangcheck_count;
290 uint32_t last_acthd;
291
79e53945
JB
292 struct drm_mm vram;
293
80824003
JB
294 unsigned long cfb_size;
295 unsigned long cfb_pitch;
296 int cfb_fence;
297 int cfb_plane;
298
79e53945
JB
299 int irq_enabled;
300
8ee1c3db
MG
301 struct intel_opregion opregion;
302
02e792fb
DV
303 /* overlay */
304 struct intel_overlay *overlay;
305
79e53945
JB
306 /* LVDS info */
307 int backlight_duty_cycle; /* restore backlight to this value */
308 bool panel_wants_dither;
309 struct drm_display_mode *panel_fixed_mode;
88631706
ML
310 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
311 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
312
313 /* Feature bits from the VBIOS */
95281e35
HE
314 unsigned int int_tv_support:1;
315 unsigned int lvds_dither:1;
316 unsigned int lvds_vbt:1;
317 unsigned int int_crt_support:1;
43565a06 318 unsigned int lvds_use_ssc:1;
32f9d658 319 unsigned int edp_support:1;
43565a06 320 int lvds_ssc_freq;
500a8cc4 321 int edp_bpp;
79e53945 322
c1c7af60
JB
323 struct notifier_block lid_notifier;
324
29874f44 325 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
326 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
327 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
328 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
329
95534263 330 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 331
63eeaf38
JB
332 spinlock_t error_lock;
333 struct drm_i915_error_state *first_error;
8a905236 334 struct work_struct error_work;
9c9fe1f8 335 struct workqueue_struct *wq;
63eeaf38 336
e70236a8
JB
337 /* Display functions */
338 struct drm_i915_display_funcs display;
339
3bad0781
ZW
340 /* PCH chipset type */
341 enum intel_pch pch_type;
342
b690e96c
JB
343 unsigned long quirks;
344
ba8bbcf6 345 /* Register state */
c9354c85 346 bool modeset_on_lid;
ba8bbcf6
JB
347 u8 saveLBB;
348 u32 saveDSPACNTR;
349 u32 saveDSPBCNTR;
e948e994 350 u32 saveDSPARB;
461cba2d 351 u32 saveHWS;
ba8bbcf6
JB
352 u32 savePIPEACONF;
353 u32 savePIPEBCONF;
354 u32 savePIPEASRC;
355 u32 savePIPEBSRC;
356 u32 saveFPA0;
357 u32 saveFPA1;
358 u32 saveDPLL_A;
359 u32 saveDPLL_A_MD;
360 u32 saveHTOTAL_A;
361 u32 saveHBLANK_A;
362 u32 saveHSYNC_A;
363 u32 saveVTOTAL_A;
364 u32 saveVBLANK_A;
365 u32 saveVSYNC_A;
366 u32 saveBCLRPAT_A;
5586c8bc 367 u32 saveTRANSACONF;
42048781
ZW
368 u32 saveTRANS_HTOTAL_A;
369 u32 saveTRANS_HBLANK_A;
370 u32 saveTRANS_HSYNC_A;
371 u32 saveTRANS_VTOTAL_A;
372 u32 saveTRANS_VBLANK_A;
373 u32 saveTRANS_VSYNC_A;
0da3ea12 374 u32 savePIPEASTAT;
ba8bbcf6
JB
375 u32 saveDSPASTRIDE;
376 u32 saveDSPASIZE;
377 u32 saveDSPAPOS;
585fb111 378 u32 saveDSPAADDR;
ba8bbcf6
JB
379 u32 saveDSPASURF;
380 u32 saveDSPATILEOFF;
381 u32 savePFIT_PGM_RATIOS;
0eb96d6e 382 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
383 u32 saveBLC_PWM_CTL;
384 u32 saveBLC_PWM_CTL2;
42048781
ZW
385 u32 saveBLC_CPU_PWM_CTL;
386 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
387 u32 saveFPB0;
388 u32 saveFPB1;
389 u32 saveDPLL_B;
390 u32 saveDPLL_B_MD;
391 u32 saveHTOTAL_B;
392 u32 saveHBLANK_B;
393 u32 saveHSYNC_B;
394 u32 saveVTOTAL_B;
395 u32 saveVBLANK_B;
396 u32 saveVSYNC_B;
397 u32 saveBCLRPAT_B;
5586c8bc 398 u32 saveTRANSBCONF;
42048781
ZW
399 u32 saveTRANS_HTOTAL_B;
400 u32 saveTRANS_HBLANK_B;
401 u32 saveTRANS_HSYNC_B;
402 u32 saveTRANS_VTOTAL_B;
403 u32 saveTRANS_VBLANK_B;
404 u32 saveTRANS_VSYNC_B;
0da3ea12 405 u32 savePIPEBSTAT;
ba8bbcf6
JB
406 u32 saveDSPBSTRIDE;
407 u32 saveDSPBSIZE;
408 u32 saveDSPBPOS;
585fb111 409 u32 saveDSPBADDR;
ba8bbcf6
JB
410 u32 saveDSPBSURF;
411 u32 saveDSPBTILEOFF;
585fb111
JB
412 u32 saveVGA0;
413 u32 saveVGA1;
414 u32 saveVGA_PD;
ba8bbcf6
JB
415 u32 saveVGACNTRL;
416 u32 saveADPA;
417 u32 saveLVDS;
585fb111
JB
418 u32 savePP_ON_DELAYS;
419 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
420 u32 saveDVOA;
421 u32 saveDVOB;
422 u32 saveDVOC;
423 u32 savePP_ON;
424 u32 savePP_OFF;
425 u32 savePP_CONTROL;
585fb111 426 u32 savePP_DIVISOR;
ba8bbcf6
JB
427 u32 savePFIT_CONTROL;
428 u32 save_palette_a[256];
429 u32 save_palette_b[256];
06027f91 430 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
431 u32 saveFBC_CFB_BASE;
432 u32 saveFBC_LL_BASE;
433 u32 saveFBC_CONTROL;
434 u32 saveFBC_CONTROL2;
0da3ea12
JB
435 u32 saveIER;
436 u32 saveIIR;
437 u32 saveIMR;
42048781
ZW
438 u32 saveDEIER;
439 u32 saveDEIMR;
440 u32 saveGTIER;
441 u32 saveGTIMR;
442 u32 saveFDI_RXA_IMR;
443 u32 saveFDI_RXB_IMR;
1f84e550 444 u32 saveCACHE_MODE_0;
1f84e550 445 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
446 u32 saveSWF0[16];
447 u32 saveSWF1[16];
448 u32 saveSWF2[3];
449 u8 saveMSR;
450 u8 saveSR[8];
123f794f 451 u8 saveGR[25];
ba8bbcf6 452 u8 saveAR_INDEX;
a59e122a 453 u8 saveAR[21];
ba8bbcf6 454 u8 saveDACMASK;
a59e122a 455 u8 saveCR[37];
79f11c19 456 uint64_t saveFENCE[16];
1fd1c624
EA
457 u32 saveCURACNTR;
458 u32 saveCURAPOS;
459 u32 saveCURABASE;
460 u32 saveCURBCNTR;
461 u32 saveCURBPOS;
462 u32 saveCURBBASE;
463 u32 saveCURSIZE;
a4fc5ed6
KP
464 u32 saveDP_B;
465 u32 saveDP_C;
466 u32 saveDP_D;
467 u32 savePIPEA_GMCH_DATA_M;
468 u32 savePIPEB_GMCH_DATA_M;
469 u32 savePIPEA_GMCH_DATA_N;
470 u32 savePIPEB_GMCH_DATA_N;
471 u32 savePIPEA_DP_LINK_M;
472 u32 savePIPEB_DP_LINK_M;
473 u32 savePIPEA_DP_LINK_N;
474 u32 savePIPEB_DP_LINK_N;
42048781
ZW
475 u32 saveFDI_RXA_CTL;
476 u32 saveFDI_TXA_CTL;
477 u32 saveFDI_RXB_CTL;
478 u32 saveFDI_TXB_CTL;
479 u32 savePFA_CTL_1;
480 u32 savePFB_CTL_1;
481 u32 savePFA_WIN_SZ;
482 u32 savePFB_WIN_SZ;
483 u32 savePFA_WIN_POS;
484 u32 savePFB_WIN_POS;
5586c8bc
ZW
485 u32 savePCH_DREF_CONTROL;
486 u32 saveDISP_ARB_CTL;
487 u32 savePIPEA_DATA_M1;
488 u32 savePIPEA_DATA_N1;
489 u32 savePIPEA_LINK_M1;
490 u32 savePIPEA_LINK_N1;
491 u32 savePIPEB_DATA_M1;
492 u32 savePIPEB_DATA_N1;
493 u32 savePIPEB_LINK_M1;
494 u32 savePIPEB_LINK_N1;
b5b72e89 495 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
496
497 struct {
498 struct drm_mm gtt_space;
499
0839ccb8 500 struct io_mapping *gtt_mapping;
ab657db1 501 int gtt_mtrr;
0839ccb8 502
31169714
CW
503 /**
504 * Membership on list of all loaded devices, used to evict
505 * inactive buffers under memory pressure.
506 *
507 * Modifications should only be done whilst holding the
508 * shrink_list_lock spinlock.
509 */
510 struct list_head shrink_list;
511
5e118f41 512 spinlock_t active_list_lock;
673a394b
EA
513
514 /**
515 * List of objects which are not in the ringbuffer but which
516 * still have a write_domain which needs to be flushed before
517 * unbinding.
518 *
ce44b0ea
EA
519 * last_rendering_seqno is 0 while an object is in this list.
520 *
673a394b
EA
521 * A reference is held on the buffer while on this list.
522 */
523 struct list_head flushing_list;
524
99fcb766
DV
525 /**
526 * List of objects currently pending a GPU write flush.
527 *
528 * All elements on this list will belong to either the
529 * active_list or flushing_list, last_rendering_seqno can
530 * be used to differentiate between the two elements.
531 */
532 struct list_head gpu_write_list;
533
673a394b
EA
534 /**
535 * LRU list of objects which are not in the ringbuffer and
536 * are ready to unbind, but are still in the GTT.
537 *
ce44b0ea
EA
538 * last_rendering_seqno is 0 while an object is in this list.
539 *
673a394b
EA
540 * A reference is not held on the buffer while on this list,
541 * as merely being GTT-bound shouldn't prevent its being
542 * freed, and we'll pull it off the list in the free path.
543 */
544 struct list_head inactive_list;
545
a09ba7fa
EA
546 /** LRU list of objects with fence regs on them. */
547 struct list_head fence_list;
548
673a394b
EA
549 /**
550 * We leave the user IRQ off as much as possible,
551 * but this means that requests will finish and never
552 * be retired once the system goes idle. Set a timer to
553 * fire periodically while the ring is running. When it
554 * fires, go retire requests.
555 */
556 struct delayed_work retire_work;
557
558 uint32_t next_gem_seqno;
559
560 /**
561 * Waiting sequence number, if any
562 */
563 uint32_t waiting_gem_seqno;
564
565 /**
566 * Last seq seen at irq time
567 */
568 uint32_t irq_gem_seqno;
569
570 /**
571 * Flag if the X Server, and thus DRM, is not currently in
572 * control of the device.
573 *
574 * This is set between LeaveVT and EnterVT. It needs to be
575 * replaced with a semaphore. It also needs to be
576 * transitioned away from for kernel modesetting.
577 */
578 int suspended;
579
580 /**
581 * Flag if the hardware appears to be wedged.
582 *
583 * This is set when attempts to idle the device timeout.
584 * It prevents command submission from occuring and makes
585 * every pending request fail
586 */
ba1234d1 587 atomic_t wedged;
673a394b
EA
588
589 /** Bit 6 swizzling required for X tiling */
590 uint32_t bit_6_swizzle_x;
591 /** Bit 6 swizzling required for Y tiling */
592 uint32_t bit_6_swizzle_y;
71acb5eb
DA
593
594 /* storage for physical objects */
595 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 596 } mm;
9b9d172d 597 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
598 /* indicate whether the LVDS_BORDER should be enabled or not */
599 unsigned int lvds_border_bits;
652c393a 600
6b95a207
KH
601 struct drm_crtc *plane_to_crtc_mapping[2];
602 struct drm_crtc *pipe_to_crtc_mapping[2];
603 wait_queue_head_t pending_flip_queue;
1afe3e9d 604 bool flip_pending_is_done;
6b95a207 605
652c393a
JB
606 /* Reclocking support */
607 bool render_reclock_avail;
608 bool lvds_downclock_avail;
bfac4d67
ZY
609 /* indicate whether the LVDS EDID is OK */
610 bool lvds_edid_good;
18f9ed12
ZY
611 /* indicates the reduced downclock for LVDS*/
612 int lvds_downclock;
652c393a
JB
613 struct work_struct idle_work;
614 struct timer_list idle_timer;
615 bool busy;
616 u16 orig_clock;
6363ee6f
ZY
617 int child_dev_num;
618 struct child_device_config *child_dev;
a2565377 619 struct drm_connector *int_lvds_connector;
f97108d1 620
c4804411 621 bool mchbar_need_disable;
f97108d1
JB
622
623 u8 cur_delay;
624 u8 min_delay;
625 u8 max_delay;
7648fa99
JB
626 u8 fmax;
627 u8 fstart;
628
629 u64 last_count1;
630 unsigned long last_time1;
631 u64 last_count2;
632 struct timespec last_time2;
633 unsigned long gfx_power;
634 int c_m;
635 int r_t;
636 u8 corr;
637 spinlock_t *mchdev_lock;
b5e50c3f
JB
638
639 enum no_fbc_reason no_fbc_reason;
38651674 640
20bf377e
JB
641 struct drm_mm_node *compressed_fb;
642 struct drm_mm_node *compressed_llb;
34dc4d44 643
8be48d92
DA
644 /* list of fbdev register on this device */
645 struct intel_fbdev *fbdev;
1da177e4
LT
646} drm_i915_private_t;
647
673a394b
EA
648/** driver private structure attached to each drm_gem_object */
649struct drm_i915_gem_object {
c397b908 650 struct drm_gem_object base;
673a394b
EA
651
652 /** Current space allocated to this object in the GTT, if any. */
653 struct drm_mm_node *gtt_space;
654
655 /** This object's place on the active/flushing/inactive lists */
656 struct list_head list;
99fcb766
DV
657 /** This object's place on GPU write list */
658 struct list_head gpu_write_list;
673a394b
EA
659
660 /**
661 * This is set if the object is on the active or flushing lists
662 * (has pending rendering), and is not set if it's on inactive (ready
663 * to be unbound).
664 */
778c3544 665 unsigned int active : 1;
673a394b
EA
666
667 /**
668 * This is set if the object has been written to since last bound
669 * to the GTT
670 */
778c3544
DV
671 unsigned int dirty : 1;
672
673 /**
674 * Fence register bits (if any) for this object. Will be set
675 * as needed when mapped into the GTT.
676 * Protected by dev->struct_mutex.
677 *
678 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
679 */
680 int fence_reg : 5;
681
682 /**
683 * Used for checking the object doesn't appear more than once
684 * in an execbuffer object list.
685 */
686 unsigned int in_execbuffer : 1;
687
688 /**
689 * Advice: are the backing pages purgeable?
690 */
691 unsigned int madv : 2;
692
693 /**
694 * Refcount for the pages array. With the current locking scheme, there
695 * are at most two concurrent users: Binding a bo to the gtt and
696 * pwrite/pread using physical addresses. So two bits for a maximum
697 * of two users are enough.
698 */
699 unsigned int pages_refcount : 2;
700#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
701
702 /**
703 * Current tiling mode for the object.
704 */
705 unsigned int tiling_mode : 2;
706
707 /** How many users have pinned this object in GTT space. The following
708 * users can each hold at most one reference: pwrite/pread, pin_ioctl
709 * (via user_pin_count), execbuffer (objects are not allowed multiple
710 * times for the same batchbuffer), and the framebuffer code. When
711 * switching/pageflipping, the framebuffer code has at most two buffers
712 * pinned per crtc.
713 *
714 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
715 * bits with absolutely no headroom. So use 4 bits. */
716 int pin_count : 4;
717#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b
EA
718
719 /** AGP memory structure for our GTT binding. */
720 DRM_AGP_MEM *agp_mem;
721
856fa198 722 struct page **pages;
673a394b
EA
723
724 /**
725 * Current offset of the object in GTT space.
726 *
727 * This is the same as gtt_space->start
728 */
729 uint32_t gtt_offset;
e67b8ce1 730
852835f3
ZN
731 /* Which ring is refering to is this object */
732 struct intel_ring_buffer *ring;
733
de151cf6
JB
734 /**
735 * Fake offset for use by mmap(2)
736 */
737 uint64_t mmap_offset;
738
673a394b
EA
739 /** Breadcrumb of last rendering to the buffer. */
740 uint32_t last_rendering_seqno;
741
778c3544 742 /** Current tiling stride for the object, if it's tiled. */
de151cf6 743 uint32_t stride;
673a394b 744
280b713b
EA
745 /** Record of address bit 17 of each page at last unbind. */
746 long *bit_17;
747
ba1eb1d8
KP
748 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
749 uint32_t agp_type;
750
673a394b 751 /**
e47c68e9
EA
752 * If present, while GEM_DOMAIN_CPU is in the read domain this array
753 * flags which individual pages are valid.
673a394b
EA
754 */
755 uint8_t *page_cpu_valid;
79e53945
JB
756
757 /** User space pin count and filp owning the pin */
758 uint32_t user_pin_count;
759 struct drm_file *pin_filp;
71acb5eb
DA
760
761 /** for phy allocated objects */
762 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 763
6b95a207
KH
764 /**
765 * Number of crtcs where this object is currently the fb, but
766 * will be page flipped away on the next vblank. When it
767 * reaches 0, dev_priv->pending_flip_queue will be woken up.
768 */
769 atomic_t pending_flip;
673a394b
EA
770};
771
62b8b215 772#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 773
673a394b
EA
774/**
775 * Request queue structure.
776 *
777 * The request queue allows us to note sequence numbers that have been emitted
778 * and may be associated with active buffers to be retired.
779 *
780 * By keeping this list, we can avoid having to do questionable
781 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
782 * an emission time with seqnos for tracking how far ahead of the GPU we are.
783 */
784struct drm_i915_gem_request {
852835f3
ZN
785 /** On Which ring this request was generated */
786 struct intel_ring_buffer *ring;
787
673a394b
EA
788 /** GEM sequence number associated with this request. */
789 uint32_t seqno;
790
791 /** Time at which this request was emitted, in jiffies. */
792 unsigned long emitted_jiffies;
793
b962442e 794 /** global list entry for this request */
673a394b 795 struct list_head list;
b962442e
EA
796
797 /** file_priv list entry for this request */
798 struct list_head client_list;
673a394b
EA
799};
800
801struct drm_i915_file_private {
802 struct {
b962442e 803 struct list_head request_list;
673a394b
EA
804 } mm;
805};
806
79e53945
JB
807enum intel_chip_family {
808 CHIP_I8XX = 0x01,
809 CHIP_I9XX = 0x02,
810 CHIP_I915 = 0x04,
811 CHIP_I965 = 0x08,
812};
813
c153f45f 814extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 815extern int i915_max_ioctl;
79e53945 816extern unsigned int i915_fbpercrtc;
652c393a 817extern unsigned int i915_powersave;
33814341 818extern unsigned int i915_lvds_downclock;
b3a83639 819
6a9ee8af
DA
820extern int i915_suspend(struct drm_device *dev, pm_message_t state);
821extern int i915_resume(struct drm_device *dev);
1341d655
BG
822extern void i915_save_display(struct drm_device *dev);
823extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
824extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
825extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
826
1da177e4 827 /* i915_dma.c */
84b1fd10 828extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 829extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 830extern int i915_driver_unload(struct drm_device *);
673a394b 831extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 832extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
833extern void i915_driver_preclose(struct drm_device *dev,
834 struct drm_file *file_priv);
673a394b
EA
835extern void i915_driver_postclose(struct drm_device *dev,
836 struct drm_file *file_priv);
84b1fd10 837extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
838extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
839 unsigned long arg);
673a394b 840extern int i915_emit_box(struct drm_device *dev,
201361a5 841 struct drm_clip_rect *boxes,
673a394b 842 int i, int DR1, int DR4);
11ed50ec 843extern int i965_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
844extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
845extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
846extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
847extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
848
af6061af 849
1da177e4 850/* i915_irq.c */
f65d9421 851void i915_hangcheck_elapsed(unsigned long data);
9df30794 852void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
853extern int i915_irq_emit(struct drm_device *dev, void *data,
854 struct drm_file *file_priv);
855extern int i915_irq_wait(struct drm_device *dev, void *data,
856 struct drm_file *file_priv);
9d34e5db 857void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 858extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
859
860extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 861extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 862extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 863extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
864extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
865 struct drm_file *file_priv);
866extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
0a3e67a4
JB
868extern int i915_enable_vblank(struct drm_device *dev, int crtc);
869extern void i915_disable_vblank(struct drm_device *dev, int crtc);
870extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 871extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
872extern int i915_vblank_swap(struct drm_device *dev, void *data,
873 struct drm_file *file_priv);
8ee1c3db 874extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 875extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
876extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
877 u32 mask);
878extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
879 u32 mask);
1da177e4 880
7c463586
KP
881void
882i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
883
884void
885i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
886
01c66889
ZY
887void intel_enable_asle (struct drm_device *dev);
888
7c463586 889
1da177e4 890/* i915_mem.c */
c153f45f
EA
891extern int i915_mem_alloc(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893extern int i915_mem_free(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
895extern int i915_mem_init_heap(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
897extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
1da177e4 899extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 900extern void i915_mem_release(struct drm_device * dev,
6c340eac 901 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
902/* i915_gem.c */
903int i915_gem_init_ioctl(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
905int i915_gem_create_ioctl(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
907int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
911int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
de151cf6
JB
913int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
673a394b
EA
915int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
916 struct drm_file *file_priv);
917int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
918 struct drm_file *file_priv);
919int i915_gem_execbuffer(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
76446cac
JB
921int i915_gem_execbuffer2(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
673a394b
EA
923int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
925int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
927int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv);
929int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file_priv);
3ef94daa
CW
931int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
673a394b
EA
933int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
935int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
937int i915_gem_set_tiling(struct drm_device *dev, void *data,
938 struct drm_file *file_priv);
939int i915_gem_get_tiling(struct drm_device *dev, void *data,
940 struct drm_file *file_priv);
5a125c3c
EA
941int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
942 struct drm_file *file_priv);
673a394b 943void i915_gem_load(struct drm_device *dev);
673a394b 944int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
945struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
946 size_t size);
673a394b
EA
947void i915_gem_free_object(struct drm_gem_object *obj);
948int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
949void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 950int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 951void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b 952void i915_gem_lastclose(struct drm_device *dev);
852835f3
ZN
953uint32_t i915_get_gem_seqno(struct drm_device *dev,
954 struct intel_ring_buffer *ring);
22be1724 955bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 956int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 957int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
852835f3
ZN
958void i915_gem_retire_requests(struct drm_device *dev,
959 struct intel_ring_buffer *ring);
673a394b
EA
960void i915_gem_retire_work_handler(struct work_struct *work);
961void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
962int i915_gem_object_set_domain(struct drm_gem_object *obj,
963 uint32_t read_domains,
964 uint32_t write_domain);
965int i915_gem_init_ringbuffer(struct drm_device *dev);
966void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
967int i915_gem_do_init(struct drm_device *dev, unsigned long start,
968 unsigned long end);
5669fcac 969int i915_gem_idle(struct drm_device *dev);
852835f3
ZN
970uint32_t i915_add_request(struct drm_device *dev,
971 struct drm_file *file_priv,
972 uint32_t flush_domains,
973 struct intel_ring_buffer *ring);
974int i915_do_wait_request(struct drm_device *dev,
975 uint32_t seqno, int interruptible,
976 struct intel_ring_buffer *ring);
de151cf6 977int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
978int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
979 int write);
b9241ea3 980int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
981int i915_gem_attach_phys_object(struct drm_device *dev,
982 struct drm_gem_object *obj, int id);
983void i915_gem_detach_phys_object(struct drm_device *dev,
984 struct drm_gem_object *obj);
985void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 986int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 987void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 988void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 989void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 990
31169714
CW
991void i915_gem_shrinker_init(void);
992void i915_gem_shrinker_exit(void);
993
673a394b
EA
994/* i915_gem_tiling.c */
995void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
996void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
997void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
998bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
999 int tiling_mode);
f590d279
OA
1000bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1001 int tiling_mode);
673a394b
EA
1002
1003/* i915_gem_debug.c */
1004void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1005 const char *where, uint32_t mark);
1006#if WATCH_INACTIVE
1007void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1008#else
1009#define i915_verify_inactive(dev, file, line)
1010#endif
1011void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1012void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1013 const char *where, uint32_t mark);
1014void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 1015
2017263e 1016/* i915_debugfs.c */
27c202ad
BG
1017int i915_debugfs_init(struct drm_minor *minor);
1018void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1019
317c35d1
JB
1020/* i915_suspend.c */
1021extern int i915_save_state(struct drm_device *dev);
1022extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1023
1024/* i915_suspend.c */
1025extern int i915_save_state(struct drm_device *dev);
1026extern int i915_restore_state(struct drm_device *dev);
317c35d1 1027
65e082c9 1028#ifdef CONFIG_ACPI
8ee1c3db 1029/* i915_opregion.c */
74a365b3 1030extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 1031extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 1032extern void opregion_asle_intr(struct drm_device *dev);
01c66889 1033extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 1034extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 1035#else
03ae61dd 1036static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 1037static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 1038static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 1039static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1040static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1041#endif
8ee1c3db 1042
79e53945
JB
1043/* modesetting */
1044extern void intel_modeset_init(struct drm_device *dev);
1045extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1046extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1047extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1048extern void g4x_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1049extern void intel_disable_fbc(struct drm_device *dev);
1050extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1051extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1052extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1053extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1054extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1055
546b0974
EA
1056/**
1057 * Lock test for when it's just for synchronization of ring access.
1058 *
1059 * In that case, we don't need to do it when GEM is initialized as nobody else
1060 * has access to the ring.
1061 */
1062#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1063 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1064 == NULL) \
546b0974
EA
1065 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1066} while (0)
1067
3043c60c
EA
1068#define I915_READ(reg) readl(dev_priv->regs + (reg))
1069#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1070#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1071#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1072#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1073#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1074#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1075#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1076#define POSTING_READ(reg) (void)I915_READ(reg)
7648fa99 1077#define POSTING_READ16(reg) (void)I915_READ16(reg)
1da177e4
LT
1078
1079#define I915_VERBOSE 0
1080
8187a2b7
ZN
1081#define BEGIN_LP_RING(n) do { \
1082 drm_i915_private_t *dev_priv = dev->dev_private; \
1083 if (I915_VERBOSE) \
1084 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
be26a10b 1085 intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
1da177e4
LT
1086} while (0)
1087
8187a2b7
ZN
1088
1089#define OUT_RING(x) do { \
1090 drm_i915_private_t *dev_priv = dev->dev_private; \
1091 if (I915_VERBOSE) \
1092 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1093 intel_ring_emit(dev, &dev_priv->render_ring, x); \
1da177e4
LT
1094} while (0)
1095
1096#define ADVANCE_LP_RING() do { \
8187a2b7 1097 drm_i915_private_t *dev_priv = dev->dev_private; \
0ef82af7 1098 if (I915_VERBOSE) \
8187a2b7
ZN
1099 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1100 dev_priv->render_ring.tail); \
1101 intel_ring_advance(dev, &dev_priv->render_ring); \
1da177e4
LT
1102} while(0)
1103
ba8bbcf6 1104/**
585fb111
JB
1105 * Reads a dword out of the status page, which is written to from the command
1106 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1107 * MI_STORE_DATA_IMM.
ba8bbcf6 1108 *
585fb111 1109 * The following dwords have a reserved meaning:
0cdad7e8
KP
1110 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1111 * 0x04: ring 0 head pointer
1112 * 0x05: ring 1 head pointer (915-class)
1113 * 0x06: ring 2 head pointer (915-class)
1114 * 0x10-0x1b: Context status DWords (GM45)
1115 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1116 *
0cdad7e8 1117 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1118 */
8187a2b7
ZN
1119#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1120 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1121#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1122#define I915_GEM_HWS_INDEX 0x20
0baf823a 1123#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1124
cfdf1fa2
KH
1125#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1126
1127#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1128#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1129#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1130#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1131#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1132#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1133#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1134#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1135#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1136#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1137#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1138#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1139#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1140#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1141#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1142#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1143#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1144#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1145#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1146#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1147#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1148#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1149#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1150
bad720ff
EA
1151#define IS_GEN3(dev) (IS_I915G(dev) || \
1152 IS_I915GM(dev) || \
1153 IS_I945G(dev) || \
1154 IS_I945GM(dev) || \
1155 IS_G33(dev) || \
1156 IS_PINEVIEW(dev))
1157#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1158 (dev)->pci_device == 0x2982 || \
1159 (dev)->pci_device == 0x2992 || \
1160 (dev)->pci_device == 0x29A2 || \
1161 (dev)->pci_device == 0x2A02 || \
1162 (dev)->pci_device == 0x2A12 || \
1163 (dev)->pci_device == 0x2E02 || \
1164 (dev)->pci_device == 0x2E12 || \
1165 (dev)->pci_device == 0x2E22 || \
1166 (dev)->pci_device == 0x2E32 || \
1167 (dev)->pci_device == 0x2A42 || \
1168 (dev)->pci_device == 0x2E42)
1169
d1b851fc 1170#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
cfdf1fa2 1171#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1172
0f973f27
JB
1173/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1174 * rows, which changed the alignment requirements and fence programming.
1175 */
1176#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1177 IS_I915GM(dev)))
f2b115e6
AJ
1178#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1179#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1180#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1181#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1182#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1183 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1184 !IS_GEN6(dev))
cfdf1fa2 1185#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1186/* dsparb controlled by hw only */
f2b115e6 1187#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1188
f2b115e6 1189#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1190#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1191#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1192#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1193
bad720ff
EA
1194#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1195 IS_GEN6(dev))
e552eb70 1196#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1197
3bad0781
ZW
1198#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1199#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1200
ba8bbcf6 1201#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1202
1da177e4 1203#endif