]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
vga_switcheroo: initial implementation (v15)
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
e70236a8
JB
156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
02e792fb
DV
173struct intel_overlay;
174
cfdf1fa2
KH
175struct intel_device_info {
176 u8 is_mobile : 1;
177 u8 is_i8xx : 1;
178 u8 is_i915g : 1;
179 u8 is_i9xx : 1;
180 u8 is_i945gm : 1;
181 u8 is_i965g : 1;
182 u8 is_i965gm : 1;
183 u8 is_g33 : 1;
184 u8 need_gfx_hws : 1;
185 u8 is_g4x : 1;
186 u8 is_pineview : 1;
187 u8 is_ironlake : 1;
188 u8 has_fbc : 1;
189 u8 has_rc6 : 1;
190 u8 has_pipe_cxsr : 1;
191 u8 has_hotplug : 1;
b295d1b6 192 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
193};
194
1da177e4 195typedef struct drm_i915_private {
673a394b
EA
196 struct drm_device *dev;
197
cfdf1fa2
KH
198 const struct intel_device_info *info;
199
ac5c4e76
DA
200 int has_gem;
201
3043c60c 202 void __iomem *regs;
1da177e4 203
ec2a4c3f 204 struct pci_dev *bridge_dev;
1da177e4
LT
205 drm_i915_ring_buffer_t ring;
206
9c8da5eb 207 drm_dma_handle_t *status_page_dmah;
1da177e4 208 void *hw_status_page;
1da177e4 209 dma_addr_t dma_status_page;
0a3e67a4 210 uint32_t counter;
dc7a9319
WZ
211 unsigned int status_gfx_addr;
212 drm_local_map_t hws_map;
673a394b 213 struct drm_gem_object *hws_obj;
97f5ab66 214 struct drm_gem_object *pwrctx;
1da177e4 215
d7658989
JB
216 struct resource mch_res;
217
a6b54f3f 218 unsigned int cpp;
1da177e4
LT
219 int back_offset;
220 int front_offset;
221 int current_page;
222 int page_flipping;
1da177e4
LT
223
224 wait_queue_head_t irq_queue;
225 atomic_t irq_received;
ed4cb414
EA
226 /** Protects user_irq_refcount and irq_mask_reg */
227 spinlock_t user_irq_lock;
228 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
229 int user_irq_refcount;
9d34e5db 230 u32 trace_irq_seqno;
ed4cb414
EA
231 /** Cached value of IMR to avoid reads in updating the bitfield */
232 u32 irq_mask_reg;
7c463586 233 u32 pipestat[2];
f2b115e6 234 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
235 irq_mask_reg is still used for display irq. */
236 u32 gt_irq_mask_reg;
237 u32 gt_irq_enable_reg;
238 u32 de_irq_enable_reg;
c650156a
ZW
239 u32 pch_irq_mask_reg;
240 u32 pch_irq_enable_reg;
1da177e4 241
5ca58282
JB
242 u32 hotplug_supported_mask;
243 struct work_struct hotplug_work;
244
1da177e4
LT
245 int tex_lru_log_granularity;
246 int allow_batchbuffer;
247 struct mem_block *agp_heap;
0d6aa60b 248 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 249 int vblank_pipe;
a6b54f3f 250
f65d9421
BG
251 /* For hangcheck timer */
252#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
253 struct timer_list hangcheck_timer;
254 int hangcheck_count;
255 uint32_t last_acthd;
256
79e53945
JB
257 struct drm_mm vram;
258
80824003
JB
259 unsigned long cfb_size;
260 unsigned long cfb_pitch;
261 int cfb_fence;
262 int cfb_plane;
263
79e53945
JB
264 int irq_enabled;
265
8ee1c3db
MG
266 struct intel_opregion opregion;
267
02e792fb
DV
268 /* overlay */
269 struct intel_overlay *overlay;
270
79e53945
JB
271 /* LVDS info */
272 int backlight_duty_cycle; /* restore backlight to this value */
273 bool panel_wants_dither;
274 struct drm_display_mode *panel_fixed_mode;
88631706
ML
275 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
276 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
277
278 /* Feature bits from the VBIOS */
95281e35
HE
279 unsigned int int_tv_support:1;
280 unsigned int lvds_dither:1;
281 unsigned int lvds_vbt:1;
282 unsigned int int_crt_support:1;
43565a06 283 unsigned int lvds_use_ssc:1;
32f9d658 284 unsigned int edp_support:1;
43565a06 285 int lvds_ssc_freq;
500a8cc4 286 int edp_bpp;
79e53945 287
c1c7af60
JB
288 struct notifier_block lid_notifier;
289
29874f44 290 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
291 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
292 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
293 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
294
7662c8bd
SL
295 unsigned int fsb_freq, mem_freq;
296
63eeaf38
JB
297 spinlock_t error_lock;
298 struct drm_i915_error_state *first_error;
8a905236 299 struct work_struct error_work;
9c9fe1f8 300 struct workqueue_struct *wq;
63eeaf38 301
e70236a8
JB
302 /* Display functions */
303 struct drm_i915_display_funcs display;
304
ba8bbcf6 305 /* Register state */
c9354c85 306 bool modeset_on_lid;
ba8bbcf6
JB
307 u8 saveLBB;
308 u32 saveDSPACNTR;
309 u32 saveDSPBCNTR;
e948e994 310 u32 saveDSPARB;
461cba2d 311 u32 saveHWS;
ba8bbcf6
JB
312 u32 savePIPEACONF;
313 u32 savePIPEBCONF;
314 u32 savePIPEASRC;
315 u32 savePIPEBSRC;
316 u32 saveFPA0;
317 u32 saveFPA1;
318 u32 saveDPLL_A;
319 u32 saveDPLL_A_MD;
320 u32 saveHTOTAL_A;
321 u32 saveHBLANK_A;
322 u32 saveHSYNC_A;
323 u32 saveVTOTAL_A;
324 u32 saveVBLANK_A;
325 u32 saveVSYNC_A;
326 u32 saveBCLRPAT_A;
5586c8bc 327 u32 saveTRANSACONF;
42048781
ZW
328 u32 saveTRANS_HTOTAL_A;
329 u32 saveTRANS_HBLANK_A;
330 u32 saveTRANS_HSYNC_A;
331 u32 saveTRANS_VTOTAL_A;
332 u32 saveTRANS_VBLANK_A;
333 u32 saveTRANS_VSYNC_A;
0da3ea12 334 u32 savePIPEASTAT;
ba8bbcf6
JB
335 u32 saveDSPASTRIDE;
336 u32 saveDSPASIZE;
337 u32 saveDSPAPOS;
585fb111 338 u32 saveDSPAADDR;
ba8bbcf6
JB
339 u32 saveDSPASURF;
340 u32 saveDSPATILEOFF;
341 u32 savePFIT_PGM_RATIOS;
0eb96d6e 342 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
343 u32 saveBLC_PWM_CTL;
344 u32 saveBLC_PWM_CTL2;
42048781
ZW
345 u32 saveBLC_CPU_PWM_CTL;
346 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
347 u32 saveFPB0;
348 u32 saveFPB1;
349 u32 saveDPLL_B;
350 u32 saveDPLL_B_MD;
351 u32 saveHTOTAL_B;
352 u32 saveHBLANK_B;
353 u32 saveHSYNC_B;
354 u32 saveVTOTAL_B;
355 u32 saveVBLANK_B;
356 u32 saveVSYNC_B;
357 u32 saveBCLRPAT_B;
5586c8bc 358 u32 saveTRANSBCONF;
42048781
ZW
359 u32 saveTRANS_HTOTAL_B;
360 u32 saveTRANS_HBLANK_B;
361 u32 saveTRANS_HSYNC_B;
362 u32 saveTRANS_VTOTAL_B;
363 u32 saveTRANS_VBLANK_B;
364 u32 saveTRANS_VSYNC_B;
0da3ea12 365 u32 savePIPEBSTAT;
ba8bbcf6
JB
366 u32 saveDSPBSTRIDE;
367 u32 saveDSPBSIZE;
368 u32 saveDSPBPOS;
585fb111 369 u32 saveDSPBADDR;
ba8bbcf6
JB
370 u32 saveDSPBSURF;
371 u32 saveDSPBTILEOFF;
585fb111
JB
372 u32 saveVGA0;
373 u32 saveVGA1;
374 u32 saveVGA_PD;
ba8bbcf6
JB
375 u32 saveVGACNTRL;
376 u32 saveADPA;
377 u32 saveLVDS;
585fb111
JB
378 u32 savePP_ON_DELAYS;
379 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
380 u32 saveDVOA;
381 u32 saveDVOB;
382 u32 saveDVOC;
383 u32 savePP_ON;
384 u32 savePP_OFF;
385 u32 savePP_CONTROL;
585fb111 386 u32 savePP_DIVISOR;
ba8bbcf6
JB
387 u32 savePFIT_CONTROL;
388 u32 save_palette_a[256];
389 u32 save_palette_b[256];
06027f91 390 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
391 u32 saveFBC_CFB_BASE;
392 u32 saveFBC_LL_BASE;
393 u32 saveFBC_CONTROL;
394 u32 saveFBC_CONTROL2;
0da3ea12
JB
395 u32 saveIER;
396 u32 saveIIR;
397 u32 saveIMR;
42048781
ZW
398 u32 saveDEIER;
399 u32 saveDEIMR;
400 u32 saveGTIER;
401 u32 saveGTIMR;
402 u32 saveFDI_RXA_IMR;
403 u32 saveFDI_RXB_IMR;
1f84e550 404 u32 saveCACHE_MODE_0;
1f84e550 405 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
406 u32 saveSWF0[16];
407 u32 saveSWF1[16];
408 u32 saveSWF2[3];
409 u8 saveMSR;
410 u8 saveSR[8];
123f794f 411 u8 saveGR[25];
ba8bbcf6 412 u8 saveAR_INDEX;
a59e122a 413 u8 saveAR[21];
ba8bbcf6 414 u8 saveDACMASK;
a59e122a 415 u8 saveCR[37];
79f11c19 416 uint64_t saveFENCE[16];
1fd1c624
EA
417 u32 saveCURACNTR;
418 u32 saveCURAPOS;
419 u32 saveCURABASE;
420 u32 saveCURBCNTR;
421 u32 saveCURBPOS;
422 u32 saveCURBBASE;
423 u32 saveCURSIZE;
a4fc5ed6
KP
424 u32 saveDP_B;
425 u32 saveDP_C;
426 u32 saveDP_D;
427 u32 savePIPEA_GMCH_DATA_M;
428 u32 savePIPEB_GMCH_DATA_M;
429 u32 savePIPEA_GMCH_DATA_N;
430 u32 savePIPEB_GMCH_DATA_N;
431 u32 savePIPEA_DP_LINK_M;
432 u32 savePIPEB_DP_LINK_M;
433 u32 savePIPEA_DP_LINK_N;
434 u32 savePIPEB_DP_LINK_N;
42048781
ZW
435 u32 saveFDI_RXA_CTL;
436 u32 saveFDI_TXA_CTL;
437 u32 saveFDI_RXB_CTL;
438 u32 saveFDI_TXB_CTL;
439 u32 savePFA_CTL_1;
440 u32 savePFB_CTL_1;
441 u32 savePFA_WIN_SZ;
442 u32 savePFB_WIN_SZ;
443 u32 savePFA_WIN_POS;
444 u32 savePFB_WIN_POS;
5586c8bc
ZW
445 u32 savePCH_DREF_CONTROL;
446 u32 saveDISP_ARB_CTL;
447 u32 savePIPEA_DATA_M1;
448 u32 savePIPEA_DATA_N1;
449 u32 savePIPEA_LINK_M1;
450 u32 savePIPEA_LINK_N1;
451 u32 savePIPEB_DATA_M1;
452 u32 savePIPEB_DATA_N1;
453 u32 savePIPEB_LINK_M1;
454 u32 savePIPEB_LINK_N1;
673a394b
EA
455
456 struct {
457 struct drm_mm gtt_space;
458
0839ccb8 459 struct io_mapping *gtt_mapping;
ab657db1 460 int gtt_mtrr;
0839ccb8 461
31169714
CW
462 /**
463 * Membership on list of all loaded devices, used to evict
464 * inactive buffers under memory pressure.
465 *
466 * Modifications should only be done whilst holding the
467 * shrink_list_lock spinlock.
468 */
469 struct list_head shrink_list;
470
673a394b
EA
471 /**
472 * List of objects currently involved in rendering from the
473 * ringbuffer.
474 *
ce44b0ea
EA
475 * Includes buffers having the contents of their GPU caches
476 * flushed, not necessarily primitives. last_rendering_seqno
477 * represents when the rendering involved will be completed.
478 *
673a394b
EA
479 * A reference is held on the buffer while on this list.
480 */
5e118f41 481 spinlock_t active_list_lock;
673a394b
EA
482 struct list_head active_list;
483
484 /**
485 * List of objects which are not in the ringbuffer but which
486 * still have a write_domain which needs to be flushed before
487 * unbinding.
488 *
ce44b0ea
EA
489 * last_rendering_seqno is 0 while an object is in this list.
490 *
673a394b
EA
491 * A reference is held on the buffer while on this list.
492 */
493 struct list_head flushing_list;
494
99fcb766
DV
495 /**
496 * List of objects currently pending a GPU write flush.
497 *
498 * All elements on this list will belong to either the
499 * active_list or flushing_list, last_rendering_seqno can
500 * be used to differentiate between the two elements.
501 */
502 struct list_head gpu_write_list;
503
673a394b
EA
504 /**
505 * LRU list of objects which are not in the ringbuffer and
506 * are ready to unbind, but are still in the GTT.
507 *
ce44b0ea
EA
508 * last_rendering_seqno is 0 while an object is in this list.
509 *
673a394b
EA
510 * A reference is not held on the buffer while on this list,
511 * as merely being GTT-bound shouldn't prevent its being
512 * freed, and we'll pull it off the list in the free path.
513 */
514 struct list_head inactive_list;
515
a09ba7fa
EA
516 /** LRU list of objects with fence regs on them. */
517 struct list_head fence_list;
518
673a394b
EA
519 /**
520 * List of breadcrumbs associated with GPU requests currently
521 * outstanding.
522 */
523 struct list_head request_list;
524
525 /**
526 * We leave the user IRQ off as much as possible,
527 * but this means that requests will finish and never
528 * be retired once the system goes idle. Set a timer to
529 * fire periodically while the ring is running. When it
530 * fires, go retire requests.
531 */
532 struct delayed_work retire_work;
533
534 uint32_t next_gem_seqno;
535
536 /**
537 * Waiting sequence number, if any
538 */
539 uint32_t waiting_gem_seqno;
540
541 /**
542 * Last seq seen at irq time
543 */
544 uint32_t irq_gem_seqno;
545
546 /**
547 * Flag if the X Server, and thus DRM, is not currently in
548 * control of the device.
549 *
550 * This is set between LeaveVT and EnterVT. It needs to be
551 * replaced with a semaphore. It also needs to be
552 * transitioned away from for kernel modesetting.
553 */
554 int suspended;
555
556 /**
557 * Flag if the hardware appears to be wedged.
558 *
559 * This is set when attempts to idle the device timeout.
560 * It prevents command submission from occuring and makes
561 * every pending request fail
562 */
ba1234d1 563 atomic_t wedged;
673a394b
EA
564
565 /** Bit 6 swizzling required for X tiling */
566 uint32_t bit_6_swizzle_x;
567 /** Bit 6 swizzling required for Y tiling */
568 uint32_t bit_6_swizzle_y;
71acb5eb
DA
569
570 /* storage for physical objects */
571 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 572 } mm;
9b9d172d 573 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
574 /* indicate whether the LVDS_BORDER should be enabled or not */
575 unsigned int lvds_border_bits;
652c393a 576
6b95a207
KH
577 struct drm_crtc *plane_to_crtc_mapping[2];
578 struct drm_crtc *pipe_to_crtc_mapping[2];
579 wait_queue_head_t pending_flip_queue;
580
652c393a
JB
581 /* Reclocking support */
582 bool render_reclock_avail;
583 bool lvds_downclock_avail;
18f9ed12
ZY
584 /* indicates the reduced downclock for LVDS*/
585 int lvds_downclock;
652c393a
JB
586 struct work_struct idle_work;
587 struct timer_list idle_timer;
588 bool busy;
589 u16 orig_clock;
6363ee6f
ZY
590 int child_dev_num;
591 struct child_device_config *child_dev;
a2565377 592 struct drm_connector *int_lvds_connector;
1da177e4
LT
593} drm_i915_private_t;
594
673a394b
EA
595/** driver private structure attached to each drm_gem_object */
596struct drm_i915_gem_object {
597 struct drm_gem_object *obj;
598
599 /** Current space allocated to this object in the GTT, if any. */
600 struct drm_mm_node *gtt_space;
601
602 /** This object's place on the active/flushing/inactive lists */
603 struct list_head list;
99fcb766
DV
604 /** This object's place on GPU write list */
605 struct list_head gpu_write_list;
673a394b 606
a09ba7fa
EA
607 /** This object's place on the fenced object LRU */
608 struct list_head fence_list;
609
673a394b
EA
610 /**
611 * This is set if the object is on the active or flushing lists
612 * (has pending rendering), and is not set if it's on inactive (ready
613 * to be unbound).
614 */
615 int active;
616
617 /**
618 * This is set if the object has been written to since last bound
619 * to the GTT
620 */
621 int dirty;
622
623 /** AGP memory structure for our GTT binding. */
624 DRM_AGP_MEM *agp_mem;
625
856fa198
EA
626 struct page **pages;
627 int pages_refcount;
673a394b
EA
628
629 /**
630 * Current offset of the object in GTT space.
631 *
632 * This is the same as gtt_space->start
633 */
634 uint32_t gtt_offset;
e67b8ce1 635
de151cf6
JB
636 /**
637 * Fake offset for use by mmap(2)
638 */
639 uint64_t mmap_offset;
640
641 /**
642 * Fence register bits (if any) for this object. Will be set
643 * as needed when mapped into the GTT.
644 * Protected by dev->struct_mutex.
645 */
646 int fence_reg;
673a394b 647
673a394b
EA
648 /** How many users have pinned this object in GTT space */
649 int pin_count;
650
651 /** Breadcrumb of last rendering to the buffer. */
652 uint32_t last_rendering_seqno;
653
654 /** Current tiling mode for the object. */
655 uint32_t tiling_mode;
de151cf6 656 uint32_t stride;
673a394b 657
280b713b
EA
658 /** Record of address bit 17 of each page at last unbind. */
659 long *bit_17;
660
ba1eb1d8
KP
661 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
662 uint32_t agp_type;
663
673a394b 664 /**
e47c68e9
EA
665 * If present, while GEM_DOMAIN_CPU is in the read domain this array
666 * flags which individual pages are valid.
673a394b
EA
667 */
668 uint8_t *page_cpu_valid;
79e53945
JB
669
670 /** User space pin count and filp owning the pin */
671 uint32_t user_pin_count;
672 struct drm_file *pin_filp;
71acb5eb
DA
673
674 /** for phy allocated objects */
675 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
676
677 /**
678 * Used for checking the object doesn't appear more than once
679 * in an execbuffer object list.
680 */
681 int in_execbuffer;
3ef94daa
CW
682
683 /**
684 * Advice: are the backing pages purgeable?
685 */
686 int madv;
6b95a207
KH
687
688 /**
689 * Number of crtcs where this object is currently the fb, but
690 * will be page flipped away on the next vblank. When it
691 * reaches 0, dev_priv->pending_flip_queue will be woken up.
692 */
693 atomic_t pending_flip;
673a394b
EA
694};
695
696/**
697 * Request queue structure.
698 *
699 * The request queue allows us to note sequence numbers that have been emitted
700 * and may be associated with active buffers to be retired.
701 *
702 * By keeping this list, we can avoid having to do questionable
703 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
704 * an emission time with seqnos for tracking how far ahead of the GPU we are.
705 */
706struct drm_i915_gem_request {
707 /** GEM sequence number associated with this request. */
708 uint32_t seqno;
709
710 /** Time at which this request was emitted, in jiffies. */
711 unsigned long emitted_jiffies;
712
b962442e 713 /** global list entry for this request */
673a394b 714 struct list_head list;
b962442e
EA
715
716 /** file_priv list entry for this request */
717 struct list_head client_list;
673a394b
EA
718};
719
720struct drm_i915_file_private {
721 struct {
b962442e 722 struct list_head request_list;
673a394b
EA
723 } mm;
724};
725
79e53945
JB
726enum intel_chip_family {
727 CHIP_I8XX = 0x01,
728 CHIP_I9XX = 0x02,
729 CHIP_I915 = 0x04,
730 CHIP_I965 = 0x08,
731};
732
c153f45f 733extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 734extern int i915_max_ioctl;
79e53945 735extern unsigned int i915_fbpercrtc;
652c393a 736extern unsigned int i915_powersave;
33814341 737extern unsigned int i915_lvds_downclock;
b3a83639 738
6a9ee8af
DA
739extern int i915_suspend(struct drm_device *dev, pm_message_t state);
740extern int i915_resume(struct drm_device *dev);
1341d655
BG
741extern void i915_save_display(struct drm_device *dev);
742extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
743extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
744extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
745
1da177e4 746 /* i915_dma.c */
84b1fd10 747extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 748extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 749extern int i915_driver_unload(struct drm_device *);
673a394b 750extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 751extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
752extern void i915_driver_preclose(struct drm_device *dev,
753 struct drm_file *file_priv);
673a394b
EA
754extern void i915_driver_postclose(struct drm_device *dev,
755 struct drm_file *file_priv);
84b1fd10 756extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
757extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
758 unsigned long arg);
673a394b 759extern int i915_emit_box(struct drm_device *dev,
201361a5 760 struct drm_clip_rect *boxes,
673a394b 761 int i, int DR1, int DR4);
11ed50ec 762extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 763
1da177e4 764/* i915_irq.c */
f65d9421 765void i915_hangcheck_elapsed(unsigned long data);
c153f45f
EA
766extern int i915_irq_emit(struct drm_device *dev, void *data,
767 struct drm_file *file_priv);
768extern int i915_irq_wait(struct drm_device *dev, void *data,
769 struct drm_file *file_priv);
673a394b 770void i915_user_irq_get(struct drm_device *dev);
9d34e5db 771void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
673a394b 772void i915_user_irq_put(struct drm_device *dev);
79e53945 773extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
774
775extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 776extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 777extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 778extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
779extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
780 struct drm_file *file_priv);
781extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
782 struct drm_file *file_priv);
0a3e67a4
JB
783extern int i915_enable_vblank(struct drm_device *dev, int crtc);
784extern void i915_disable_vblank(struct drm_device *dev, int crtc);
785extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 786extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
787extern int i915_vblank_swap(struct drm_device *dev, void *data,
788 struct drm_file *file_priv);
8ee1c3db 789extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 790
7c463586
KP
791void
792i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
793
794void
795i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
796
01c66889
ZY
797void intel_enable_asle (struct drm_device *dev);
798
7c463586 799
1da177e4 800/* i915_mem.c */
c153f45f
EA
801extern int i915_mem_alloc(struct drm_device *dev, void *data,
802 struct drm_file *file_priv);
803extern int i915_mem_free(struct drm_device *dev, void *data,
804 struct drm_file *file_priv);
805extern int i915_mem_init_heap(struct drm_device *dev, void *data,
806 struct drm_file *file_priv);
807extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
808 struct drm_file *file_priv);
1da177e4 809extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 810extern void i915_mem_release(struct drm_device * dev,
6c340eac 811 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
812/* i915_gem.c */
813int i915_gem_init_ioctl(struct drm_device *dev, void *data,
814 struct drm_file *file_priv);
815int i915_gem_create_ioctl(struct drm_device *dev, void *data,
816 struct drm_file *file_priv);
817int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
818 struct drm_file *file_priv);
819int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
820 struct drm_file *file_priv);
821int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
822 struct drm_file *file_priv);
de151cf6
JB
823int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
824 struct drm_file *file_priv);
673a394b
EA
825int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
826 struct drm_file *file_priv);
827int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
828 struct drm_file *file_priv);
829int i915_gem_execbuffer(struct drm_device *dev, void *data,
830 struct drm_file *file_priv);
76446cac
JB
831int i915_gem_execbuffer2(struct drm_device *dev, void *data,
832 struct drm_file *file_priv);
673a394b
EA
833int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
834 struct drm_file *file_priv);
835int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
836 struct drm_file *file_priv);
837int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
838 struct drm_file *file_priv);
839int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
840 struct drm_file *file_priv);
3ef94daa
CW
841int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
842 struct drm_file *file_priv);
673a394b
EA
843int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
845int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
846 struct drm_file *file_priv);
847int i915_gem_set_tiling(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
849int i915_gem_get_tiling(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
5a125c3c
EA
851int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
852 struct drm_file *file_priv);
673a394b 853void i915_gem_load(struct drm_device *dev);
673a394b
EA
854int i915_gem_init_object(struct drm_gem_object *obj);
855void i915_gem_free_object(struct drm_gem_object *obj);
856int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
857void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 858int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 859void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
860void i915_gem_lastclose(struct drm_device *dev);
861uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 862bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 863int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 864int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
865void i915_gem_retire_requests(struct drm_device *dev);
866void i915_gem_retire_work_handler(struct work_struct *work);
867void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
868int i915_gem_object_set_domain(struct drm_gem_object *obj,
869 uint32_t read_domains,
870 uint32_t write_domain);
871int i915_gem_init_ringbuffer(struct drm_device *dev);
872void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
873int i915_gem_do_init(struct drm_device *dev, unsigned long start,
874 unsigned long end);
5669fcac 875int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
876uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
877 uint32_t flush_domains);
878int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 879int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
880int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
881 int write);
b9241ea3 882int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
883int i915_gem_attach_phys_object(struct drm_device *dev,
884 struct drm_gem_object *obj, int id);
885void i915_gem_detach_phys_object(struct drm_device *dev,
886 struct drm_gem_object *obj);
887void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 888int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 889void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 890void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 891void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 892
31169714
CW
893void i915_gem_shrinker_init(void);
894void i915_gem_shrinker_exit(void);
895
673a394b
EA
896/* i915_gem_tiling.c */
897void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
898void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
899void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
900bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
901 int tiling_mode);
902bool i915_obj_fenceable(struct drm_device *dev, struct drm_gem_object *obj);
673a394b
EA
903
904/* i915_gem_debug.c */
905void i915_gem_dump_object(struct drm_gem_object *obj, int len,
906 const char *where, uint32_t mark);
907#if WATCH_INACTIVE
908void i915_verify_inactive(struct drm_device *dev, char *file, int line);
909#else
910#define i915_verify_inactive(dev, file, line)
911#endif
912void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
913void i915_gem_dump_object(struct drm_gem_object *obj, int len,
914 const char *where, uint32_t mark);
915void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 916
2017263e 917/* i915_debugfs.c */
27c202ad
BG
918int i915_debugfs_init(struct drm_minor *minor);
919void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 920
317c35d1
JB
921/* i915_suspend.c */
922extern int i915_save_state(struct drm_device *dev);
923extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
924
925/* i915_suspend.c */
926extern int i915_save_state(struct drm_device *dev);
927extern int i915_restore_state(struct drm_device *dev);
317c35d1 928
65e082c9 929#ifdef CONFIG_ACPI
8ee1c3db 930/* i915_opregion.c */
74a365b3 931extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 932extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 933extern void opregion_asle_intr(struct drm_device *dev);
01c66889 934extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 935extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 936#else
03ae61dd 937static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 938static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 939static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 940static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
941static inline void opregion_enable_asle(struct drm_device *dev) { return; }
942#endif
8ee1c3db 943
79e53945
JB
944/* modesetting */
945extern void intel_modeset_init(struct drm_device *dev);
946extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 947extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 948extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 949extern void g4x_disable_fbc(struct drm_device *dev);
79e53945 950
546b0974
EA
951/**
952 * Lock test for when it's just for synchronization of ring access.
953 *
954 * In that case, we don't need to do it when GEM is initialized as nobody else
955 * has access to the ring.
956 */
957#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
958 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
959 LOCK_TEST_WITH_RETURN(dev, file_priv); \
960} while (0)
961
3043c60c
EA
962#define I915_READ(reg) readl(dev_priv->regs + (reg))
963#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
964#define I915_READ16(reg) readw(dev_priv->regs + (reg))
965#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
966#define I915_READ8(reg) readb(dev_priv->regs + (reg))
967#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 968#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 969#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 970#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
971
972#define I915_VERBOSE 0
973
0ef82af7
CW
974#define RING_LOCALS volatile unsigned int *ring_virt__;
975
976#define BEGIN_LP_RING(n) do { \
977 int bytes__ = 4*(n); \
978 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
979 /* a wrap must occur between instructions so pad beforehand */ \
980 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
981 i915_wrap_ring(dev); \
982 if (unlikely (dev_priv->ring.space < bytes__)) \
983 i915_wait_ring(dev, bytes__, __func__); \
984 ring_virt__ = (unsigned int *) \
985 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
986 dev_priv->ring.tail += bytes__; \
987 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
988 dev_priv->ring.space -= bytes__; \
1da177e4
LT
989} while (0)
990
0ef82af7 991#define OUT_RING(n) do { \
1da177e4 992 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 993 *ring_virt__++ = (n); \
1da177e4
LT
994} while (0)
995
996#define ADVANCE_LP_RING() do { \
0ef82af7
CW
997 if (I915_VERBOSE) \
998 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
999 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
1000} while(0)
1001
ba8bbcf6 1002/**
585fb111
JB
1003 * Reads a dword out of the status page, which is written to from the command
1004 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1005 * MI_STORE_DATA_IMM.
ba8bbcf6 1006 *
585fb111 1007 * The following dwords have a reserved meaning:
0cdad7e8
KP
1008 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1009 * 0x04: ring 0 head pointer
1010 * 0x05: ring 1 head pointer (915-class)
1011 * 0x06: ring 2 head pointer (915-class)
1012 * 0x10-0x1b: Context status DWords (GM45)
1013 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1014 *
0cdad7e8 1015 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1016 */
585fb111 1017#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 1018#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1019#define I915_GEM_HWS_INDEX 0x20
0baf823a 1020#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1021
0ef82af7 1022extern int i915_wrap_ring(struct drm_device * dev);
585fb111 1023extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6 1024
cfdf1fa2
KH
1025#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1026
1027#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1028#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1029#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
1030#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1031#define IS_I8XX(dev) (INTEL_INFO(dev)->is_i8xx)
1032#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1033#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1034#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1035#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1036#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1037#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1038#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1039#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1040#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1041#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1042#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1043#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1044#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1045#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1046#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1047#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1048#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1049
cfdf1fa2 1050#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1051
0f973f27
JB
1052/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1053 * rows, which changed the alignment requirements and fence programming.
1054 */
1055#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1056 IS_I915GM(dev)))
f2b115e6
AJ
1057#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1058#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1059#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1060#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1061#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
f2b115e6 1062 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
cfdf1fa2 1063#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1064/* dsparb controlled by hw only */
f2b115e6 1065#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1066
f2b115e6 1067#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1068#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1069#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1070#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1071
ba8bbcf6 1072#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1073
1da177e4 1074#endif