]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add buffer to inactive list immediately during fault
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
1da177e4 156typedef struct drm_i915_private {
673a394b
EA
157 struct drm_device *dev;
158
ac5c4e76
DA
159 int has_gem;
160
3043c60c 161 void __iomem *regs;
1da177e4 162
ec2a4c3f 163 struct pci_dev *bridge_dev;
1da177e4
LT
164 drm_i915_ring_buffer_t ring;
165
9c8da5eb 166 drm_dma_handle_t *status_page_dmah;
1da177e4 167 void *hw_status_page;
1da177e4 168 dma_addr_t dma_status_page;
0a3e67a4 169 uint32_t counter;
dc7a9319
WZ
170 unsigned int status_gfx_addr;
171 drm_local_map_t hws_map;
673a394b 172 struct drm_gem_object *hws_obj;
1da177e4 173
d7658989
JB
174 struct resource mch_res;
175
a6b54f3f 176 unsigned int cpp;
1da177e4
LT
177 int back_offset;
178 int front_offset;
179 int current_page;
180 int page_flipping;
1da177e4
LT
181
182 wait_queue_head_t irq_queue;
183 atomic_t irq_received;
ed4cb414
EA
184 /** Protects user_irq_refcount and irq_mask_reg */
185 spinlock_t user_irq_lock;
186 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
187 int user_irq_refcount;
188 /** Cached value of IMR to avoid reads in updating the bitfield */
189 u32 irq_mask_reg;
7c463586 190 u32 pipestat[2];
036a4a7d
ZW
191 /** splitted irq regs for graphics and display engine on IGDNG,
192 irq_mask_reg is still used for display irq. */
193 u32 gt_irq_mask_reg;
194 u32 gt_irq_enable_reg;
195 u32 de_irq_enable_reg;
1da177e4 196
5ca58282
JB
197 u32 hotplug_supported_mask;
198 struct work_struct hotplug_work;
199
1da177e4
LT
200 int tex_lru_log_granularity;
201 int allow_batchbuffer;
202 struct mem_block *agp_heap;
0d6aa60b 203 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 204 int vblank_pipe;
a6b54f3f 205
f65d9421
BG
206 /* For hangcheck timer */
207#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
208 struct timer_list hangcheck_timer;
209 int hangcheck_count;
210 uint32_t last_acthd;
211
79e53945
JB
212 bool cursor_needs_physical;
213
214 struct drm_mm vram;
215
80824003
JB
216 unsigned long cfb_size;
217 unsigned long cfb_pitch;
218 int cfb_fence;
219 int cfb_plane;
220
79e53945
JB
221 int irq_enabled;
222
8ee1c3db
MG
223 struct intel_opregion opregion;
224
79e53945
JB
225 /* LVDS info */
226 int backlight_duty_cycle; /* restore backlight to this value */
227 bool panel_wants_dither;
228 struct drm_display_mode *panel_fixed_mode;
88631706
ML
229 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
230 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
231
232 /* Feature bits from the VBIOS */
95281e35
HE
233 unsigned int int_tv_support:1;
234 unsigned int lvds_dither:1;
235 unsigned int lvds_vbt:1;
236 unsigned int int_crt_support:1;
43565a06 237 unsigned int lvds_use_ssc:1;
32f9d658 238 unsigned int edp_support:1;
43565a06 239 int lvds_ssc_freq;
79e53945 240
c1c7af60
JB
241 struct notifier_block lid_notifier;
242
db545019 243 int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
244 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
245 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
246 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
247
7662c8bd
SL
248 unsigned int fsb_freq, mem_freq;
249
63eeaf38
JB
250 spinlock_t error_lock;
251 struct drm_i915_error_state *first_error;
8a905236 252 struct work_struct error_work;
9c9fe1f8 253 struct workqueue_struct *wq;
63eeaf38 254
ba8bbcf6 255 /* Register state */
06891e27 256 bool suspended;
ba8bbcf6
JB
257 u8 saveLBB;
258 u32 saveDSPACNTR;
259 u32 saveDSPBCNTR;
e948e994 260 u32 saveDSPARB;
881ee988 261 u32 saveRENDERSTANDBY;
461cba2d 262 u32 saveHWS;
ba8bbcf6
JB
263 u32 savePIPEACONF;
264 u32 savePIPEBCONF;
265 u32 savePIPEASRC;
266 u32 savePIPEBSRC;
267 u32 saveFPA0;
268 u32 saveFPA1;
269 u32 saveDPLL_A;
270 u32 saveDPLL_A_MD;
271 u32 saveHTOTAL_A;
272 u32 saveHBLANK_A;
273 u32 saveHSYNC_A;
274 u32 saveVTOTAL_A;
275 u32 saveVBLANK_A;
276 u32 saveVSYNC_A;
277 u32 saveBCLRPAT_A;
0da3ea12 278 u32 savePIPEASTAT;
ba8bbcf6
JB
279 u32 saveDSPASTRIDE;
280 u32 saveDSPASIZE;
281 u32 saveDSPAPOS;
585fb111 282 u32 saveDSPAADDR;
ba8bbcf6
JB
283 u32 saveDSPASURF;
284 u32 saveDSPATILEOFF;
285 u32 savePFIT_PGM_RATIOS;
286 u32 saveBLC_PWM_CTL;
287 u32 saveBLC_PWM_CTL2;
288 u32 saveFPB0;
289 u32 saveFPB1;
290 u32 saveDPLL_B;
291 u32 saveDPLL_B_MD;
292 u32 saveHTOTAL_B;
293 u32 saveHBLANK_B;
294 u32 saveHSYNC_B;
295 u32 saveVTOTAL_B;
296 u32 saveVBLANK_B;
297 u32 saveVSYNC_B;
298 u32 saveBCLRPAT_B;
0da3ea12 299 u32 savePIPEBSTAT;
ba8bbcf6
JB
300 u32 saveDSPBSTRIDE;
301 u32 saveDSPBSIZE;
302 u32 saveDSPBPOS;
585fb111 303 u32 saveDSPBADDR;
ba8bbcf6
JB
304 u32 saveDSPBSURF;
305 u32 saveDSPBTILEOFF;
585fb111
JB
306 u32 saveVGA0;
307 u32 saveVGA1;
308 u32 saveVGA_PD;
ba8bbcf6
JB
309 u32 saveVGACNTRL;
310 u32 saveADPA;
311 u32 saveLVDS;
585fb111
JB
312 u32 savePP_ON_DELAYS;
313 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
314 u32 saveDVOA;
315 u32 saveDVOB;
316 u32 saveDVOC;
317 u32 savePP_ON;
318 u32 savePP_OFF;
319 u32 savePP_CONTROL;
585fb111 320 u32 savePP_DIVISOR;
ba8bbcf6
JB
321 u32 savePFIT_CONTROL;
322 u32 save_palette_a[256];
323 u32 save_palette_b[256];
324 u32 saveFBC_CFB_BASE;
325 u32 saveFBC_LL_BASE;
326 u32 saveFBC_CONTROL;
327 u32 saveFBC_CONTROL2;
0da3ea12
JB
328 u32 saveIER;
329 u32 saveIIR;
330 u32 saveIMR;
1f84e550 331 u32 saveCACHE_MODE_0;
e948e994 332 u32 saveD_STATE;
652c393a 333 u32 saveDSPCLK_GATE_D;
1f84e550 334 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
335 u32 saveSWF0[16];
336 u32 saveSWF1[16];
337 u32 saveSWF2[3];
338 u8 saveMSR;
339 u8 saveSR[8];
123f794f 340 u8 saveGR[25];
ba8bbcf6 341 u8 saveAR_INDEX;
a59e122a 342 u8 saveAR[21];
ba8bbcf6 343 u8 saveDACMASK;
a59e122a 344 u8 saveCR[37];
79f11c19 345 uint64_t saveFENCE[16];
1fd1c624
EA
346 u32 saveCURACNTR;
347 u32 saveCURAPOS;
348 u32 saveCURABASE;
349 u32 saveCURBCNTR;
350 u32 saveCURBPOS;
351 u32 saveCURBBASE;
352 u32 saveCURSIZE;
a4fc5ed6
KP
353 u32 saveDP_B;
354 u32 saveDP_C;
355 u32 saveDP_D;
356 u32 savePIPEA_GMCH_DATA_M;
357 u32 savePIPEB_GMCH_DATA_M;
358 u32 savePIPEA_GMCH_DATA_N;
359 u32 savePIPEB_GMCH_DATA_N;
360 u32 savePIPEA_DP_LINK_M;
361 u32 savePIPEB_DP_LINK_M;
362 u32 savePIPEA_DP_LINK_N;
363 u32 savePIPEB_DP_LINK_N;
673a394b
EA
364
365 struct {
366 struct drm_mm gtt_space;
367
0839ccb8 368 struct io_mapping *gtt_mapping;
ab657db1 369 int gtt_mtrr;
0839ccb8 370
673a394b
EA
371 /**
372 * List of objects currently involved in rendering from the
373 * ringbuffer.
374 *
ce44b0ea
EA
375 * Includes buffers having the contents of their GPU caches
376 * flushed, not necessarily primitives. last_rendering_seqno
377 * represents when the rendering involved will be completed.
378 *
673a394b
EA
379 * A reference is held on the buffer while on this list.
380 */
5e118f41 381 spinlock_t active_list_lock;
673a394b
EA
382 struct list_head active_list;
383
384 /**
385 * List of objects which are not in the ringbuffer but which
386 * still have a write_domain which needs to be flushed before
387 * unbinding.
388 *
ce44b0ea
EA
389 * last_rendering_seqno is 0 while an object is in this list.
390 *
673a394b
EA
391 * A reference is held on the buffer while on this list.
392 */
393 struct list_head flushing_list;
394
395 /**
396 * LRU list of objects which are not in the ringbuffer and
397 * are ready to unbind, but are still in the GTT.
398 *
ce44b0ea
EA
399 * last_rendering_seqno is 0 while an object is in this list.
400 *
673a394b
EA
401 * A reference is not held on the buffer while on this list,
402 * as merely being GTT-bound shouldn't prevent its being
403 * freed, and we'll pull it off the list in the free path.
404 */
405 struct list_head inactive_list;
406
a09ba7fa
EA
407 /** LRU list of objects with fence regs on them. */
408 struct list_head fence_list;
409
673a394b
EA
410 /**
411 * List of breadcrumbs associated with GPU requests currently
412 * outstanding.
413 */
414 struct list_head request_list;
415
416 /**
417 * We leave the user IRQ off as much as possible,
418 * but this means that requests will finish and never
419 * be retired once the system goes idle. Set a timer to
420 * fire periodically while the ring is running. When it
421 * fires, go retire requests.
422 */
423 struct delayed_work retire_work;
424
425 uint32_t next_gem_seqno;
426
427 /**
428 * Waiting sequence number, if any
429 */
430 uint32_t waiting_gem_seqno;
431
432 /**
433 * Last seq seen at irq time
434 */
435 uint32_t irq_gem_seqno;
436
437 /**
438 * Flag if the X Server, and thus DRM, is not currently in
439 * control of the device.
440 *
441 * This is set between LeaveVT and EnterVT. It needs to be
442 * replaced with a semaphore. It also needs to be
443 * transitioned away from for kernel modesetting.
444 */
445 int suspended;
446
447 /**
448 * Flag if the hardware appears to be wedged.
449 *
450 * This is set when attempts to idle the device timeout.
451 * It prevents command submission from occuring and makes
452 * every pending request fail
453 */
ba1234d1 454 atomic_t wedged;
673a394b
EA
455
456 /** Bit 6 swizzling required for X tiling */
457 uint32_t bit_6_swizzle_x;
458 /** Bit 6 swizzling required for Y tiling */
459 uint32_t bit_6_swizzle_y;
71acb5eb
DA
460
461 /* storage for physical objects */
462 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 463 } mm;
9b9d172d 464 struct sdvo_device_mapping sdvo_mappings[2];
652c393a
JB
465
466 /* Reclocking support */
467 bool render_reclock_avail;
468 bool lvds_downclock_avail;
469 struct work_struct idle_work;
470 struct timer_list idle_timer;
471 bool busy;
472 u16 orig_clock;
1da177e4
LT
473} drm_i915_private_t;
474
673a394b
EA
475/** driver private structure attached to each drm_gem_object */
476struct drm_i915_gem_object {
477 struct drm_gem_object *obj;
478
479 /** Current space allocated to this object in the GTT, if any. */
480 struct drm_mm_node *gtt_space;
481
482 /** This object's place on the active/flushing/inactive lists */
483 struct list_head list;
484
a09ba7fa
EA
485 /** This object's place on the fenced object LRU */
486 struct list_head fence_list;
487
673a394b
EA
488 /**
489 * This is set if the object is on the active or flushing lists
490 * (has pending rendering), and is not set if it's on inactive (ready
491 * to be unbound).
492 */
493 int active;
494
495 /**
496 * This is set if the object has been written to since last bound
497 * to the GTT
498 */
499 int dirty;
500
501 /** AGP memory structure for our GTT binding. */
502 DRM_AGP_MEM *agp_mem;
503
856fa198
EA
504 struct page **pages;
505 int pages_refcount;
673a394b
EA
506
507 /**
508 * Current offset of the object in GTT space.
509 *
510 * This is the same as gtt_space->start
511 */
512 uint32_t gtt_offset;
de151cf6
JB
513 /**
514 * Required alignment for the object
515 */
516 uint32_t gtt_alignment;
517 /**
518 * Fake offset for use by mmap(2)
519 */
520 uint64_t mmap_offset;
521
522 /**
523 * Fence register bits (if any) for this object. Will be set
524 * as needed when mapped into the GTT.
525 * Protected by dev->struct_mutex.
526 */
527 int fence_reg;
673a394b 528
673a394b
EA
529 /** How many users have pinned this object in GTT space */
530 int pin_count;
531
532 /** Breadcrumb of last rendering to the buffer. */
533 uint32_t last_rendering_seqno;
534
535 /** Current tiling mode for the object. */
536 uint32_t tiling_mode;
de151cf6 537 uint32_t stride;
673a394b 538
280b713b
EA
539 /** Record of address bit 17 of each page at last unbind. */
540 long *bit_17;
541
ba1eb1d8
KP
542 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
543 uint32_t agp_type;
544
673a394b 545 /**
e47c68e9
EA
546 * If present, while GEM_DOMAIN_CPU is in the read domain this array
547 * flags which individual pages are valid.
673a394b
EA
548 */
549 uint8_t *page_cpu_valid;
79e53945
JB
550
551 /** User space pin count and filp owning the pin */
552 uint32_t user_pin_count;
553 struct drm_file *pin_filp;
71acb5eb
DA
554
555 /** for phy allocated objects */
556 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
557
558 /**
559 * Used for checking the object doesn't appear more than once
560 * in an execbuffer object list.
561 */
562 int in_execbuffer;
673a394b
EA
563};
564
565/**
566 * Request queue structure.
567 *
568 * The request queue allows us to note sequence numbers that have been emitted
569 * and may be associated with active buffers to be retired.
570 *
571 * By keeping this list, we can avoid having to do questionable
572 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
573 * an emission time with seqnos for tracking how far ahead of the GPU we are.
574 */
575struct drm_i915_gem_request {
576 /** GEM sequence number associated with this request. */
577 uint32_t seqno;
578
579 /** Time at which this request was emitted, in jiffies. */
580 unsigned long emitted_jiffies;
581
b962442e 582 /** global list entry for this request */
673a394b 583 struct list_head list;
b962442e
EA
584
585 /** file_priv list entry for this request */
586 struct list_head client_list;
673a394b
EA
587};
588
589struct drm_i915_file_private {
590 struct {
b962442e 591 struct list_head request_list;
673a394b
EA
592 } mm;
593};
594
79e53945
JB
595enum intel_chip_family {
596 CHIP_I8XX = 0x01,
597 CHIP_I9XX = 0x02,
598 CHIP_I915 = 0x04,
599 CHIP_I965 = 0x08,
600};
601
c153f45f 602extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 603extern int i915_max_ioctl;
79e53945 604extern unsigned int i915_fbpercrtc;
652c393a 605extern unsigned int i915_powersave;
b3a83639 606
1341d655
BG
607extern void i915_save_display(struct drm_device *dev);
608extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
609extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
610extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
611
1da177e4 612 /* i915_dma.c */
84b1fd10 613extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 614extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 615extern int i915_driver_unload(struct drm_device *);
673a394b 616extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 617extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
618extern void i915_driver_preclose(struct drm_device *dev,
619 struct drm_file *file_priv);
673a394b
EA
620extern void i915_driver_postclose(struct drm_device *dev,
621 struct drm_file *file_priv);
84b1fd10 622extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
623extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
624 unsigned long arg);
673a394b 625extern int i915_emit_box(struct drm_device *dev,
201361a5 626 struct drm_clip_rect *boxes,
673a394b 627 int i, int DR1, int DR4);
11ed50ec 628extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 629
1da177e4 630/* i915_irq.c */
f65d9421 631void i915_hangcheck_elapsed(unsigned long data);
c153f45f
EA
632extern int i915_irq_emit(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
634extern int i915_irq_wait(struct drm_device *dev, void *data,
635 struct drm_file *file_priv);
673a394b
EA
636void i915_user_irq_get(struct drm_device *dev);
637void i915_user_irq_put(struct drm_device *dev);
79e53945 638extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
639
640extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 641extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 642extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 643extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
644extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
645 struct drm_file *file_priv);
646extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
647 struct drm_file *file_priv);
0a3e67a4
JB
648extern int i915_enable_vblank(struct drm_device *dev, int crtc);
649extern void i915_disable_vblank(struct drm_device *dev, int crtc);
650extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 651extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
652extern int i915_vblank_swap(struct drm_device *dev, void *data,
653 struct drm_file *file_priv);
8ee1c3db 654extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 655
7c463586
KP
656void
657i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
658
659void
660i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
661
662
1da177e4 663/* i915_mem.c */
c153f45f
EA
664extern int i915_mem_alloc(struct drm_device *dev, void *data,
665 struct drm_file *file_priv);
666extern int i915_mem_free(struct drm_device *dev, void *data,
667 struct drm_file *file_priv);
668extern int i915_mem_init_heap(struct drm_device *dev, void *data,
669 struct drm_file *file_priv);
670extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
671 struct drm_file *file_priv);
1da177e4 672extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 673extern void i915_mem_release(struct drm_device * dev,
6c340eac 674 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
675/* i915_gem.c */
676int i915_gem_init_ioctl(struct drm_device *dev, void *data,
677 struct drm_file *file_priv);
678int i915_gem_create_ioctl(struct drm_device *dev, void *data,
679 struct drm_file *file_priv);
680int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
681 struct drm_file *file_priv);
682int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
683 struct drm_file *file_priv);
684int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *file_priv);
de151cf6
JB
686int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
687 struct drm_file *file_priv);
673a394b
EA
688int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
689 struct drm_file *file_priv);
690int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
691 struct drm_file *file_priv);
692int i915_gem_execbuffer(struct drm_device *dev, void *data,
693 struct drm_file *file_priv);
694int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
695 struct drm_file *file_priv);
696int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
697 struct drm_file *file_priv);
698int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
699 struct drm_file *file_priv);
700int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
701 struct drm_file *file_priv);
702int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
703 struct drm_file *file_priv);
704int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
705 struct drm_file *file_priv);
706int i915_gem_set_tiling(struct drm_device *dev, void *data,
707 struct drm_file *file_priv);
708int i915_gem_get_tiling(struct drm_device *dev, void *data,
709 struct drm_file *file_priv);
5a125c3c
EA
710int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
711 struct drm_file *file_priv);
673a394b 712void i915_gem_load(struct drm_device *dev);
673a394b
EA
713int i915_gem_init_object(struct drm_gem_object *obj);
714void i915_gem_free_object(struct drm_gem_object *obj);
715int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
716void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 717int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 718void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
719void i915_gem_lastclose(struct drm_device *dev);
720uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 721bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 722int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 723int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
724void i915_gem_retire_requests(struct drm_device *dev);
725void i915_gem_retire_work_handler(struct work_struct *work);
726void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
727int i915_gem_object_set_domain(struct drm_gem_object *obj,
728 uint32_t read_domains,
729 uint32_t write_domain);
730int i915_gem_init_ringbuffer(struct drm_device *dev);
731void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
732int i915_gem_do_init(struct drm_device *dev, unsigned long start,
733 unsigned long end);
5669fcac 734int i915_gem_idle(struct drm_device *dev);
de151cf6 735int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
736int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
737 int write);
71acb5eb
DA
738int i915_gem_attach_phys_object(struct drm_device *dev,
739 struct drm_gem_object *obj, int id);
740void i915_gem_detach_phys_object(struct drm_device *dev,
741 struct drm_gem_object *obj);
742void i915_gem_free_all_phys_object(struct drm_device *dev);
6911a9b8
BG
743int i915_gem_object_get_pages(struct drm_gem_object *obj);
744void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 745void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
673a394b
EA
746
747/* i915_gem_tiling.c */
748void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
749void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
750void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
673a394b
EA
751
752/* i915_gem_debug.c */
753void i915_gem_dump_object(struct drm_gem_object *obj, int len,
754 const char *where, uint32_t mark);
755#if WATCH_INACTIVE
756void i915_verify_inactive(struct drm_device *dev, char *file, int line);
757#else
758#define i915_verify_inactive(dev, file, line)
759#endif
760void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
761void i915_gem_dump_object(struct drm_gem_object *obj, int len,
762 const char *where, uint32_t mark);
763void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 764
2017263e 765/* i915_debugfs.c */
27c202ad
BG
766int i915_debugfs_init(struct drm_minor *minor);
767void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 768
317c35d1
JB
769/* i915_suspend.c */
770extern int i915_save_state(struct drm_device *dev);
771extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
772
773/* i915_suspend.c */
774extern int i915_save_state(struct drm_device *dev);
775extern int i915_restore_state(struct drm_device *dev);
317c35d1 776
65e082c9 777#ifdef CONFIG_ACPI
8ee1c3db 778/* i915_opregion.c */
74a365b3 779extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 780extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db
MG
781extern void opregion_asle_intr(struct drm_device *dev);
782extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 783#else
03ae61dd 784static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 785static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9
LB
786static inline void opregion_asle_intr(struct drm_device *dev) { return; }
787static inline void opregion_enable_asle(struct drm_device *dev) { return; }
788#endif
8ee1c3db 789
79e53945
JB
790/* modesetting */
791extern void intel_modeset_init(struct drm_device *dev);
792extern void intel_modeset_cleanup(struct drm_device *dev);
80824003 793extern void i8xx_disable_fbc(struct drm_device *dev);
79e53945 794
546b0974
EA
795/**
796 * Lock test for when it's just for synchronization of ring access.
797 *
798 * In that case, we don't need to do it when GEM is initialized as nobody else
799 * has access to the ring.
800 */
801#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
802 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
803 LOCK_TEST_WITH_RETURN(dev, file_priv); \
804} while (0)
805
3043c60c
EA
806#define I915_READ(reg) readl(dev_priv->regs + (reg))
807#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
808#define I915_READ16(reg) readw(dev_priv->regs + (reg))
809#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
810#define I915_READ8(reg) readb(dev_priv->regs + (reg))
811#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 812#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 813#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 814#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
815
816#define I915_VERBOSE 0
817
0ef82af7
CW
818#define RING_LOCALS volatile unsigned int *ring_virt__;
819
820#define BEGIN_LP_RING(n) do { \
821 int bytes__ = 4*(n); \
822 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
823 /* a wrap must occur between instructions so pad beforehand */ \
824 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
825 i915_wrap_ring(dev); \
826 if (unlikely (dev_priv->ring.space < bytes__)) \
827 i915_wait_ring(dev, bytes__, __func__); \
828 ring_virt__ = (unsigned int *) \
829 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
830 dev_priv->ring.tail += bytes__; \
831 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
832 dev_priv->ring.space -= bytes__; \
1da177e4
LT
833} while (0)
834
0ef82af7 835#define OUT_RING(n) do { \
1da177e4 836 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 837 *ring_virt__++ = (n); \
1da177e4
LT
838} while (0)
839
840#define ADVANCE_LP_RING() do { \
0ef82af7
CW
841 if (I915_VERBOSE) \
842 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
843 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
844} while(0)
845
ba8bbcf6 846/**
585fb111
JB
847 * Reads a dword out of the status page, which is written to from the command
848 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
849 * MI_STORE_DATA_IMM.
ba8bbcf6 850 *
585fb111 851 * The following dwords have a reserved meaning:
0cdad7e8
KP
852 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
853 * 0x04: ring 0 head pointer
854 * 0x05: ring 1 head pointer (915-class)
855 * 0x06: ring 2 head pointer (915-class)
856 * 0x10-0x1b: Context status DWords (GM45)
857 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 858 *
0cdad7e8 859 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 860 */
585fb111 861#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 862#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 863#define I915_GEM_HWS_INDEX 0x20
0baf823a 864#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 865
0ef82af7 866extern int i915_wrap_ring(struct drm_device * dev);
585fb111 867extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
868
869#define IS_I830(dev) ((dev)->pci_device == 0x3577)
870#define IS_845G(dev) ((dev)->pci_device == 0x2562)
871#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
872#define IS_I855(dev) ((dev)->pci_device == 0x3582)
873#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
874
4d1f7888 875#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
876#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
877#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
878#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
879 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
880#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
881 (dev)->pci_device == 0x2982 || \
882 (dev)->pci_device == 0x2992 || \
883 (dev)->pci_device == 0x29A2 || \
884 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 885 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
886 (dev)->pci_device == 0x2A42 || \
887 (dev)->pci_device == 0x2E02 || \
888 (dev)->pci_device == 0x2E12 || \
72021788 889 (dev)->pci_device == 0x2E22 || \
280da227 890 (dev)->pci_device == 0x2E32 || \
7839c5d5 891 (dev)->pci_device == 0x2E42 || \
280da227
ZW
892 (dev)->pci_device == 0x0042 || \
893 (dev)->pci_device == 0x0046)
ba8bbcf6 894
c9ed4486
ML
895#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
896 (dev)->pci_device == 0x2A12)
ba8bbcf6 897
b9bfdfe6 898#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 899
d3adbc0c
ZW
900#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
901 (dev)->pci_device == 0x2E12 || \
60fd99e3 902 (dev)->pci_device == 0x2E22 || \
72021788 903 (dev)->pci_device == 0x2E32 || \
7839c5d5 904 (dev)->pci_device == 0x2E42 || \
60fd99e3 905 IS_GM45(dev))
d3adbc0c 906
2177832f
SL
907#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
908#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
909#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
910
ba8bbcf6
JB
911#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
912 (dev)->pci_device == 0x29B2 || \
2177832f
SL
913 (dev)->pci_device == 0x29D2 || \
914 (IS_IGD(dev)))
ba8bbcf6 915
280da227
ZW
916#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
917#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
918#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
919
ba8bbcf6 920#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
280da227
ZW
921 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
922 IS_IGDNG(dev))
ba8bbcf6
JB
923
924#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f 925 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
280da227 926 IS_IGD(dev) || IS_IGDNG_M(dev))
ba8bbcf6 927
280da227
ZW
928#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
929 IS_IGDNG(dev))
0f973f27
JB
930/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
931 * rows, which changed the alignment requirements and fence programming.
932 */
933#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
934 IS_I915GM(dev)))
280da227 935#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
a4fc5ed6 936#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
32f9d658 937#define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
af729a26 938#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
7662c8bd 939/* dsparb controlled by hw only */
22bd50c5 940#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
b39d50e5 941
652c393a
JB
942#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
943#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
c1a1cdc1 944#define I915_HAS_FBC(dev) (IS_MOBILE(dev) && (IS_I9XX(dev) || IS_I965G(dev)))
652c393a 945
ba8bbcf6 946#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 947
1da177e4 948#endif