]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'sched-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
585fb111 37
1da177e4
LT
38/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
673a394b 45#define DRIVER_DATE "20080730"
1da177e4 46
317c35d1
JB
47enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
80824003
JB
52enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
52440211
KP
57#define I915_NUM_PIPE 2
58
62fdfeaf
EA
59#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
1da177e4
LT
61/* Interface history:
62 *
63 * 1.1: Original.
0d6aa60b
DA
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
de227f5f 66 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 67 * 1.5: Add vblank pipe configuration
2228ed67
MD
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
1da177e4
LT
70 */
71#define DRIVER_MAJOR 1
2228ed67 72#define DRIVER_MINOR 6
1da177e4
LT
73#define DRIVER_PATCHLEVEL 0
74
673a394b
EA
75#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
7c1c2871
DA
116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
de151cf6
JB
120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
007cc8ac 124 struct list_head lru_list;
de151cf6 125};
7c1c2871 126
9b9d172d 127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
b1083333 132 u8 ddc_pin;
9b9d172d 133};
134
63eeaf38
JB
135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
9df30794 148 u64 bbaddr;
63eeaf38 149 struct timeval time;
9df30794
CW
150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
63eeaf38
JB
169};
170
e70236a8
JB
171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 173 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
179 int planeb_clock, int sr_hdisplay, int pixel_size);
180 /* clock updates for mode set */
181 /* cursor updates */
182 /* render clock increase/decrease */
183 /* display clock increase/decrease */
184 /* pll clock increase/decrease */
185 /* clock gating init */
186};
187
02e792fb
DV
188struct intel_overlay;
189
cfdf1fa2
KH
190struct intel_device_info {
191 u8 is_mobile : 1;
192 u8 is_i8xx : 1;
5ce8ba7c 193 u8 is_i85x : 1;
cfdf1fa2
KH
194 u8 is_i915g : 1;
195 u8 is_i9xx : 1;
196 u8 is_i945gm : 1;
197 u8 is_i965g : 1;
198 u8 is_i965gm : 1;
199 u8 is_g33 : 1;
200 u8 need_gfx_hws : 1;
201 u8 is_g4x : 1;
202 u8 is_pineview : 1;
203 u8 is_ironlake : 1;
59f2d0fc 204 u8 is_gen6 : 1;
cfdf1fa2
KH
205 u8 has_fbc : 1;
206 u8 has_rc6 : 1;
207 u8 has_pipe_cxsr : 1;
208 u8 has_hotplug : 1;
b295d1b6 209 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
210};
211
b5e50c3f
JB
212enum no_fbc_reason {
213 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
214 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
215 FBC_MODE_TOO_LARGE, /* mode too large for compression */
216 FBC_BAD_PLANE, /* fbc not supported on plane */
217 FBC_NOT_TILED, /* buffer not tiled */
218};
219
3bad0781
ZW
220enum intel_pch {
221 PCH_IBX, /* Ibexpeak PCH */
222 PCH_CPT, /* Cougarpoint PCH */
223};
224
8be48d92 225struct intel_fbdev;
38651674 226
1da177e4 227typedef struct drm_i915_private {
673a394b
EA
228 struct drm_device *dev;
229
cfdf1fa2
KH
230 const struct intel_device_info *info;
231
ac5c4e76
DA
232 int has_gem;
233
3043c60c 234 void __iomem *regs;
1da177e4 235
ec2a4c3f 236 struct pci_dev *bridge_dev;
8187a2b7 237 struct intel_ring_buffer render_ring;
d1b851fc 238 struct intel_ring_buffer bsd_ring;
1da177e4 239
9c8da5eb 240 drm_dma_handle_t *status_page_dmah;
e552eb70 241 void *seqno_page;
1da177e4 242 dma_addr_t dma_status_page;
0a3e67a4 243 uint32_t counter;
e552eb70 244 unsigned int seqno_gfx_addr;
dc7a9319 245 drm_local_map_t hws_map;
e552eb70 246 struct drm_gem_object *seqno_obj;
97f5ab66 247 struct drm_gem_object *pwrctx;
1da177e4 248
d7658989
JB
249 struct resource mch_res;
250
a6b54f3f 251 unsigned int cpp;
1da177e4
LT
252 int back_offset;
253 int front_offset;
254 int current_page;
255 int page_flipping;
1da177e4
LT
256
257 wait_queue_head_t irq_queue;
258 atomic_t irq_received;
ed4cb414
EA
259 /** Protects user_irq_refcount and irq_mask_reg */
260 spinlock_t user_irq_lock;
9d34e5db 261 u32 trace_irq_seqno;
ed4cb414
EA
262 /** Cached value of IMR to avoid reads in updating the bitfield */
263 u32 irq_mask_reg;
7c463586 264 u32 pipestat[2];
f2b115e6 265 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
266 irq_mask_reg is still used for display irq. */
267 u32 gt_irq_mask_reg;
268 u32 gt_irq_enable_reg;
269 u32 de_irq_enable_reg;
c650156a
ZW
270 u32 pch_irq_mask_reg;
271 u32 pch_irq_enable_reg;
1da177e4 272
5ca58282
JB
273 u32 hotplug_supported_mask;
274 struct work_struct hotplug_work;
275
1da177e4
LT
276 int tex_lru_log_granularity;
277 int allow_batchbuffer;
278 struct mem_block *agp_heap;
0d6aa60b 279 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 280 int vblank_pipe;
a3524f1b 281 int num_pipe;
a6b54f3f 282
f65d9421
BG
283 /* For hangcheck timer */
284#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
285 struct timer_list hangcheck_timer;
286 int hangcheck_count;
287 uint32_t last_acthd;
288
79e53945
JB
289 struct drm_mm vram;
290
80824003
JB
291 unsigned long cfb_size;
292 unsigned long cfb_pitch;
293 int cfb_fence;
294 int cfb_plane;
295
79e53945
JB
296 int irq_enabled;
297
8ee1c3db
MG
298 struct intel_opregion opregion;
299
02e792fb
DV
300 /* overlay */
301 struct intel_overlay *overlay;
302
79e53945
JB
303 /* LVDS info */
304 int backlight_duty_cycle; /* restore backlight to this value */
305 bool panel_wants_dither;
306 struct drm_display_mode *panel_fixed_mode;
88631706
ML
307 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
308 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
309
310 /* Feature bits from the VBIOS */
95281e35
HE
311 unsigned int int_tv_support:1;
312 unsigned int lvds_dither:1;
313 unsigned int lvds_vbt:1;
314 unsigned int int_crt_support:1;
43565a06 315 unsigned int lvds_use_ssc:1;
32f9d658 316 unsigned int edp_support:1;
43565a06 317 int lvds_ssc_freq;
500a8cc4 318 int edp_bpp;
79e53945 319
c1c7af60
JB
320 struct notifier_block lid_notifier;
321
29874f44 322 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
323 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
324 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
325 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
326
95534263 327 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 328
63eeaf38
JB
329 spinlock_t error_lock;
330 struct drm_i915_error_state *first_error;
8a905236 331 struct work_struct error_work;
9c9fe1f8 332 struct workqueue_struct *wq;
63eeaf38 333
e70236a8
JB
334 /* Display functions */
335 struct drm_i915_display_funcs display;
336
3bad0781
ZW
337 /* PCH chipset type */
338 enum intel_pch pch_type;
339
ba8bbcf6 340 /* Register state */
c9354c85 341 bool modeset_on_lid;
ba8bbcf6
JB
342 u8 saveLBB;
343 u32 saveDSPACNTR;
344 u32 saveDSPBCNTR;
e948e994 345 u32 saveDSPARB;
461cba2d 346 u32 saveHWS;
ba8bbcf6
JB
347 u32 savePIPEACONF;
348 u32 savePIPEBCONF;
349 u32 savePIPEASRC;
350 u32 savePIPEBSRC;
351 u32 saveFPA0;
352 u32 saveFPA1;
353 u32 saveDPLL_A;
354 u32 saveDPLL_A_MD;
355 u32 saveHTOTAL_A;
356 u32 saveHBLANK_A;
357 u32 saveHSYNC_A;
358 u32 saveVTOTAL_A;
359 u32 saveVBLANK_A;
360 u32 saveVSYNC_A;
361 u32 saveBCLRPAT_A;
5586c8bc 362 u32 saveTRANSACONF;
42048781
ZW
363 u32 saveTRANS_HTOTAL_A;
364 u32 saveTRANS_HBLANK_A;
365 u32 saveTRANS_HSYNC_A;
366 u32 saveTRANS_VTOTAL_A;
367 u32 saveTRANS_VBLANK_A;
368 u32 saveTRANS_VSYNC_A;
0da3ea12 369 u32 savePIPEASTAT;
ba8bbcf6
JB
370 u32 saveDSPASTRIDE;
371 u32 saveDSPASIZE;
372 u32 saveDSPAPOS;
585fb111 373 u32 saveDSPAADDR;
ba8bbcf6
JB
374 u32 saveDSPASURF;
375 u32 saveDSPATILEOFF;
376 u32 savePFIT_PGM_RATIOS;
0eb96d6e 377 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
378 u32 saveBLC_PWM_CTL;
379 u32 saveBLC_PWM_CTL2;
42048781
ZW
380 u32 saveBLC_CPU_PWM_CTL;
381 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
382 u32 saveFPB0;
383 u32 saveFPB1;
384 u32 saveDPLL_B;
385 u32 saveDPLL_B_MD;
386 u32 saveHTOTAL_B;
387 u32 saveHBLANK_B;
388 u32 saveHSYNC_B;
389 u32 saveVTOTAL_B;
390 u32 saveVBLANK_B;
391 u32 saveVSYNC_B;
392 u32 saveBCLRPAT_B;
5586c8bc 393 u32 saveTRANSBCONF;
42048781
ZW
394 u32 saveTRANS_HTOTAL_B;
395 u32 saveTRANS_HBLANK_B;
396 u32 saveTRANS_HSYNC_B;
397 u32 saveTRANS_VTOTAL_B;
398 u32 saveTRANS_VBLANK_B;
399 u32 saveTRANS_VSYNC_B;
0da3ea12 400 u32 savePIPEBSTAT;
ba8bbcf6
JB
401 u32 saveDSPBSTRIDE;
402 u32 saveDSPBSIZE;
403 u32 saveDSPBPOS;
585fb111 404 u32 saveDSPBADDR;
ba8bbcf6
JB
405 u32 saveDSPBSURF;
406 u32 saveDSPBTILEOFF;
585fb111
JB
407 u32 saveVGA0;
408 u32 saveVGA1;
409 u32 saveVGA_PD;
ba8bbcf6
JB
410 u32 saveVGACNTRL;
411 u32 saveADPA;
412 u32 saveLVDS;
585fb111
JB
413 u32 savePP_ON_DELAYS;
414 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
415 u32 saveDVOA;
416 u32 saveDVOB;
417 u32 saveDVOC;
418 u32 savePP_ON;
419 u32 savePP_OFF;
420 u32 savePP_CONTROL;
585fb111 421 u32 savePP_DIVISOR;
ba8bbcf6
JB
422 u32 savePFIT_CONTROL;
423 u32 save_palette_a[256];
424 u32 save_palette_b[256];
06027f91 425 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
426 u32 saveFBC_CFB_BASE;
427 u32 saveFBC_LL_BASE;
428 u32 saveFBC_CONTROL;
429 u32 saveFBC_CONTROL2;
0da3ea12
JB
430 u32 saveIER;
431 u32 saveIIR;
432 u32 saveIMR;
42048781
ZW
433 u32 saveDEIER;
434 u32 saveDEIMR;
435 u32 saveGTIER;
436 u32 saveGTIMR;
437 u32 saveFDI_RXA_IMR;
438 u32 saveFDI_RXB_IMR;
1f84e550 439 u32 saveCACHE_MODE_0;
1f84e550 440 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
441 u32 saveSWF0[16];
442 u32 saveSWF1[16];
443 u32 saveSWF2[3];
444 u8 saveMSR;
445 u8 saveSR[8];
123f794f 446 u8 saveGR[25];
ba8bbcf6 447 u8 saveAR_INDEX;
a59e122a 448 u8 saveAR[21];
ba8bbcf6 449 u8 saveDACMASK;
a59e122a 450 u8 saveCR[37];
79f11c19 451 uint64_t saveFENCE[16];
1fd1c624
EA
452 u32 saveCURACNTR;
453 u32 saveCURAPOS;
454 u32 saveCURABASE;
455 u32 saveCURBCNTR;
456 u32 saveCURBPOS;
457 u32 saveCURBBASE;
458 u32 saveCURSIZE;
a4fc5ed6
KP
459 u32 saveDP_B;
460 u32 saveDP_C;
461 u32 saveDP_D;
462 u32 savePIPEA_GMCH_DATA_M;
463 u32 savePIPEB_GMCH_DATA_M;
464 u32 savePIPEA_GMCH_DATA_N;
465 u32 savePIPEB_GMCH_DATA_N;
466 u32 savePIPEA_DP_LINK_M;
467 u32 savePIPEB_DP_LINK_M;
468 u32 savePIPEA_DP_LINK_N;
469 u32 savePIPEB_DP_LINK_N;
42048781
ZW
470 u32 saveFDI_RXA_CTL;
471 u32 saveFDI_TXA_CTL;
472 u32 saveFDI_RXB_CTL;
473 u32 saveFDI_TXB_CTL;
474 u32 savePFA_CTL_1;
475 u32 savePFB_CTL_1;
476 u32 savePFA_WIN_SZ;
477 u32 savePFB_WIN_SZ;
478 u32 savePFA_WIN_POS;
479 u32 savePFB_WIN_POS;
5586c8bc
ZW
480 u32 savePCH_DREF_CONTROL;
481 u32 saveDISP_ARB_CTL;
482 u32 savePIPEA_DATA_M1;
483 u32 savePIPEA_DATA_N1;
484 u32 savePIPEA_LINK_M1;
485 u32 savePIPEA_LINK_N1;
486 u32 savePIPEB_DATA_M1;
487 u32 savePIPEB_DATA_N1;
488 u32 savePIPEB_LINK_M1;
489 u32 savePIPEB_LINK_N1;
b5b72e89 490 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
491
492 struct {
493 struct drm_mm gtt_space;
494
0839ccb8 495 struct io_mapping *gtt_mapping;
ab657db1 496 int gtt_mtrr;
0839ccb8 497
31169714
CW
498 /**
499 * Membership on list of all loaded devices, used to evict
500 * inactive buffers under memory pressure.
501 *
502 * Modifications should only be done whilst holding the
503 * shrink_list_lock spinlock.
504 */
505 struct list_head shrink_list;
506
5e118f41 507 spinlock_t active_list_lock;
673a394b
EA
508
509 /**
510 * List of objects which are not in the ringbuffer but which
511 * still have a write_domain which needs to be flushed before
512 * unbinding.
513 *
ce44b0ea
EA
514 * last_rendering_seqno is 0 while an object is in this list.
515 *
673a394b
EA
516 * A reference is held on the buffer while on this list.
517 */
518 struct list_head flushing_list;
519
99fcb766
DV
520 /**
521 * List of objects currently pending a GPU write flush.
522 *
523 * All elements on this list will belong to either the
524 * active_list or flushing_list, last_rendering_seqno can
525 * be used to differentiate between the two elements.
526 */
527 struct list_head gpu_write_list;
528
673a394b
EA
529 /**
530 * LRU list of objects which are not in the ringbuffer and
531 * are ready to unbind, but are still in the GTT.
532 *
ce44b0ea
EA
533 * last_rendering_seqno is 0 while an object is in this list.
534 *
673a394b
EA
535 * A reference is not held on the buffer while on this list,
536 * as merely being GTT-bound shouldn't prevent its being
537 * freed, and we'll pull it off the list in the free path.
538 */
539 struct list_head inactive_list;
540
a09ba7fa
EA
541 /** LRU list of objects with fence regs on them. */
542 struct list_head fence_list;
543
673a394b
EA
544 /**
545 * We leave the user IRQ off as much as possible,
546 * but this means that requests will finish and never
547 * be retired once the system goes idle. Set a timer to
548 * fire periodically while the ring is running. When it
549 * fires, go retire requests.
550 */
551 struct delayed_work retire_work;
552
553 uint32_t next_gem_seqno;
554
555 /**
556 * Waiting sequence number, if any
557 */
558 uint32_t waiting_gem_seqno;
559
560 /**
561 * Last seq seen at irq time
562 */
563 uint32_t irq_gem_seqno;
564
565 /**
566 * Flag if the X Server, and thus DRM, is not currently in
567 * control of the device.
568 *
569 * This is set between LeaveVT and EnterVT. It needs to be
570 * replaced with a semaphore. It also needs to be
571 * transitioned away from for kernel modesetting.
572 */
573 int suspended;
574
575 /**
576 * Flag if the hardware appears to be wedged.
577 *
578 * This is set when attempts to idle the device timeout.
579 * It prevents command submission from occuring and makes
580 * every pending request fail
581 */
ba1234d1 582 atomic_t wedged;
673a394b
EA
583
584 /** Bit 6 swizzling required for X tiling */
585 uint32_t bit_6_swizzle_x;
586 /** Bit 6 swizzling required for Y tiling */
587 uint32_t bit_6_swizzle_y;
71acb5eb
DA
588
589 /* storage for physical objects */
590 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 591 } mm;
9b9d172d 592 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
593 /* indicate whether the LVDS_BORDER should be enabled or not */
594 unsigned int lvds_border_bits;
652c393a 595
6b95a207
KH
596 struct drm_crtc *plane_to_crtc_mapping[2];
597 struct drm_crtc *pipe_to_crtc_mapping[2];
598 wait_queue_head_t pending_flip_queue;
1afe3e9d 599 bool flip_pending_is_done;
6b95a207 600
652c393a
JB
601 /* Reclocking support */
602 bool render_reclock_avail;
603 bool lvds_downclock_avail;
bfac4d67
ZY
604 /* indicate whether the LVDS EDID is OK */
605 bool lvds_edid_good;
18f9ed12
ZY
606 /* indicates the reduced downclock for LVDS*/
607 int lvds_downclock;
652c393a
JB
608 struct work_struct idle_work;
609 struct timer_list idle_timer;
610 bool busy;
611 u16 orig_clock;
6363ee6f
ZY
612 int child_dev_num;
613 struct child_device_config *child_dev;
a2565377 614 struct drm_connector *int_lvds_connector;
f97108d1 615
c4804411 616 bool mchbar_need_disable;
f97108d1
JB
617
618 u8 cur_delay;
619 u8 min_delay;
620 u8 max_delay;
7648fa99
JB
621 u8 fmax;
622 u8 fstart;
623
624 u64 last_count1;
625 unsigned long last_time1;
626 u64 last_count2;
627 struct timespec last_time2;
628 unsigned long gfx_power;
629 int c_m;
630 int r_t;
631 u8 corr;
632 spinlock_t *mchdev_lock;
b5e50c3f
JB
633
634 enum no_fbc_reason no_fbc_reason;
38651674 635
20bf377e
JB
636 struct drm_mm_node *compressed_fb;
637 struct drm_mm_node *compressed_llb;
34dc4d44 638
8be48d92
DA
639 /* list of fbdev register on this device */
640 struct intel_fbdev *fbdev;
1da177e4
LT
641} drm_i915_private_t;
642
673a394b
EA
643/** driver private structure attached to each drm_gem_object */
644struct drm_i915_gem_object {
c397b908 645 struct drm_gem_object base;
673a394b
EA
646
647 /** Current space allocated to this object in the GTT, if any. */
648 struct drm_mm_node *gtt_space;
649
650 /** This object's place on the active/flushing/inactive lists */
651 struct list_head list;
99fcb766
DV
652 /** This object's place on GPU write list */
653 struct list_head gpu_write_list;
673a394b
EA
654
655 /**
656 * This is set if the object is on the active or flushing lists
657 * (has pending rendering), and is not set if it's on inactive (ready
658 * to be unbound).
659 */
778c3544 660 unsigned int active : 1;
673a394b
EA
661
662 /**
663 * This is set if the object has been written to since last bound
664 * to the GTT
665 */
778c3544
DV
666 unsigned int dirty : 1;
667
668 /**
669 * Fence register bits (if any) for this object. Will be set
670 * as needed when mapped into the GTT.
671 * Protected by dev->struct_mutex.
672 *
673 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
674 */
675 int fence_reg : 5;
676
677 /**
678 * Used for checking the object doesn't appear more than once
679 * in an execbuffer object list.
680 */
681 unsigned int in_execbuffer : 1;
682
683 /**
684 * Advice: are the backing pages purgeable?
685 */
686 unsigned int madv : 2;
687
688 /**
689 * Refcount for the pages array. With the current locking scheme, there
690 * are at most two concurrent users: Binding a bo to the gtt and
691 * pwrite/pread using physical addresses. So two bits for a maximum
692 * of two users are enough.
693 */
694 unsigned int pages_refcount : 2;
695#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
696
697 /**
698 * Current tiling mode for the object.
699 */
700 unsigned int tiling_mode : 2;
701
702 /** How many users have pinned this object in GTT space. The following
703 * users can each hold at most one reference: pwrite/pread, pin_ioctl
704 * (via user_pin_count), execbuffer (objects are not allowed multiple
705 * times for the same batchbuffer), and the framebuffer code. When
706 * switching/pageflipping, the framebuffer code has at most two buffers
707 * pinned per crtc.
708 *
709 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
710 * bits with absolutely no headroom. So use 4 bits. */
711 int pin_count : 4;
712#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b
EA
713
714 /** AGP memory structure for our GTT binding. */
715 DRM_AGP_MEM *agp_mem;
716
856fa198 717 struct page **pages;
673a394b
EA
718
719 /**
720 * Current offset of the object in GTT space.
721 *
722 * This is the same as gtt_space->start
723 */
724 uint32_t gtt_offset;
e67b8ce1 725
852835f3
ZN
726 /* Which ring is refering to is this object */
727 struct intel_ring_buffer *ring;
728
de151cf6
JB
729 /**
730 * Fake offset for use by mmap(2)
731 */
732 uint64_t mmap_offset;
733
673a394b
EA
734 /** Breadcrumb of last rendering to the buffer. */
735 uint32_t last_rendering_seqno;
736
778c3544 737 /** Current tiling stride for the object, if it's tiled. */
de151cf6 738 uint32_t stride;
673a394b 739
280b713b
EA
740 /** Record of address bit 17 of each page at last unbind. */
741 long *bit_17;
742
ba1eb1d8
KP
743 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
744 uint32_t agp_type;
745
673a394b 746 /**
e47c68e9
EA
747 * If present, while GEM_DOMAIN_CPU is in the read domain this array
748 * flags which individual pages are valid.
673a394b
EA
749 */
750 uint8_t *page_cpu_valid;
79e53945
JB
751
752 /** User space pin count and filp owning the pin */
753 uint32_t user_pin_count;
754 struct drm_file *pin_filp;
71acb5eb
DA
755
756 /** for phy allocated objects */
757 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 758
6b95a207
KH
759 /**
760 * Number of crtcs where this object is currently the fb, but
761 * will be page flipped away on the next vblank. When it
762 * reaches 0, dev_priv->pending_flip_queue will be woken up.
763 */
764 atomic_t pending_flip;
673a394b
EA
765};
766
62b8b215 767#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 768
673a394b
EA
769/**
770 * Request queue structure.
771 *
772 * The request queue allows us to note sequence numbers that have been emitted
773 * and may be associated with active buffers to be retired.
774 *
775 * By keeping this list, we can avoid having to do questionable
776 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
777 * an emission time with seqnos for tracking how far ahead of the GPU we are.
778 */
779struct drm_i915_gem_request {
852835f3
ZN
780 /** On Which ring this request was generated */
781 struct intel_ring_buffer *ring;
782
673a394b
EA
783 /** GEM sequence number associated with this request. */
784 uint32_t seqno;
785
786 /** Time at which this request was emitted, in jiffies. */
787 unsigned long emitted_jiffies;
788
b962442e 789 /** global list entry for this request */
673a394b 790 struct list_head list;
b962442e
EA
791
792 /** file_priv list entry for this request */
793 struct list_head client_list;
673a394b
EA
794};
795
796struct drm_i915_file_private {
797 struct {
b962442e 798 struct list_head request_list;
673a394b
EA
799 } mm;
800};
801
79e53945
JB
802enum intel_chip_family {
803 CHIP_I8XX = 0x01,
804 CHIP_I9XX = 0x02,
805 CHIP_I915 = 0x04,
806 CHIP_I965 = 0x08,
807};
808
c153f45f 809extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 810extern int i915_max_ioctl;
79e53945 811extern unsigned int i915_fbpercrtc;
652c393a 812extern unsigned int i915_powersave;
33814341 813extern unsigned int i915_lvds_downclock;
b3a83639 814
6a9ee8af
DA
815extern int i915_suspend(struct drm_device *dev, pm_message_t state);
816extern int i915_resume(struct drm_device *dev);
1341d655
BG
817extern void i915_save_display(struct drm_device *dev);
818extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
819extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
820extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
821
1da177e4 822 /* i915_dma.c */
84b1fd10 823extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 824extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 825extern int i915_driver_unload(struct drm_device *);
673a394b 826extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 827extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
828extern void i915_driver_preclose(struct drm_device *dev,
829 struct drm_file *file_priv);
673a394b
EA
830extern void i915_driver_postclose(struct drm_device *dev,
831 struct drm_file *file_priv);
84b1fd10 832extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
833extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
834 unsigned long arg);
673a394b 835extern int i915_emit_box(struct drm_device *dev,
201361a5 836 struct drm_clip_rect *boxes,
673a394b 837 int i, int DR1, int DR4);
11ed50ec 838extern int i965_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
839extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
840extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
841extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
842extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
843
af6061af 844
1da177e4 845/* i915_irq.c */
f65d9421 846void i915_hangcheck_elapsed(unsigned long data);
9df30794 847void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
848extern int i915_irq_emit(struct drm_device *dev, void *data,
849 struct drm_file *file_priv);
850extern int i915_irq_wait(struct drm_device *dev, void *data,
851 struct drm_file *file_priv);
9d34e5db 852void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 853extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
854
855extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 856extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 857extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 858extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
859extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
860 struct drm_file *file_priv);
861extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
862 struct drm_file *file_priv);
0a3e67a4
JB
863extern int i915_enable_vblank(struct drm_device *dev, int crtc);
864extern void i915_disable_vblank(struct drm_device *dev, int crtc);
865extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 866extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
867extern int i915_vblank_swap(struct drm_device *dev, void *data,
868 struct drm_file *file_priv);
8ee1c3db 869extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 870extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
871extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
872 u32 mask);
873extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
874 u32 mask);
1da177e4 875
7c463586
KP
876void
877i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
878
879void
880i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
881
01c66889
ZY
882void intel_enable_asle (struct drm_device *dev);
883
7c463586 884
1da177e4 885/* i915_mem.c */
c153f45f
EA
886extern int i915_mem_alloc(struct drm_device *dev, void *data,
887 struct drm_file *file_priv);
888extern int i915_mem_free(struct drm_device *dev, void *data,
889 struct drm_file *file_priv);
890extern int i915_mem_init_heap(struct drm_device *dev, void *data,
891 struct drm_file *file_priv);
892extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
893 struct drm_file *file_priv);
1da177e4 894extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 895extern void i915_mem_release(struct drm_device * dev,
6c340eac 896 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
897/* i915_gem.c */
898int i915_gem_init_ioctl(struct drm_device *dev, void *data,
899 struct drm_file *file_priv);
900int i915_gem_create_ioctl(struct drm_device *dev, void *data,
901 struct drm_file *file_priv);
902int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
903 struct drm_file *file_priv);
904int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
905 struct drm_file *file_priv);
906int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
907 struct drm_file *file_priv);
de151cf6
JB
908int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
909 struct drm_file *file_priv);
673a394b
EA
910int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
911 struct drm_file *file_priv);
912int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
913 struct drm_file *file_priv);
914int i915_gem_execbuffer(struct drm_device *dev, void *data,
915 struct drm_file *file_priv);
76446cac
JB
916int i915_gem_execbuffer2(struct drm_device *dev, void *data,
917 struct drm_file *file_priv);
673a394b
EA
918int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
919 struct drm_file *file_priv);
920int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
921 struct drm_file *file_priv);
922int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
923 struct drm_file *file_priv);
924int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
925 struct drm_file *file_priv);
3ef94daa
CW
926int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv);
673a394b
EA
928int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
929 struct drm_file *file_priv);
930int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file_priv);
932int i915_gem_set_tiling(struct drm_device *dev, void *data,
933 struct drm_file *file_priv);
934int i915_gem_get_tiling(struct drm_device *dev, void *data,
935 struct drm_file *file_priv);
5a125c3c
EA
936int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
673a394b 938void i915_gem_load(struct drm_device *dev);
673a394b 939int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
940struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
941 size_t size);
673a394b
EA
942void i915_gem_free_object(struct drm_gem_object *obj);
943int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
944void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 945int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 946void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b 947void i915_gem_lastclose(struct drm_device *dev);
852835f3
ZN
948uint32_t i915_get_gem_seqno(struct drm_device *dev,
949 struct intel_ring_buffer *ring);
22be1724 950bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 951int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 952int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
852835f3
ZN
953void i915_gem_retire_requests(struct drm_device *dev,
954 struct intel_ring_buffer *ring);
673a394b
EA
955void i915_gem_retire_work_handler(struct work_struct *work);
956void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
957int i915_gem_object_set_domain(struct drm_gem_object *obj,
958 uint32_t read_domains,
959 uint32_t write_domain);
960int i915_gem_init_ringbuffer(struct drm_device *dev);
961void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
962int i915_gem_do_init(struct drm_device *dev, unsigned long start,
963 unsigned long end);
5669fcac 964int i915_gem_idle(struct drm_device *dev);
852835f3
ZN
965uint32_t i915_add_request(struct drm_device *dev,
966 struct drm_file *file_priv,
967 uint32_t flush_domains,
968 struct intel_ring_buffer *ring);
969int i915_do_wait_request(struct drm_device *dev,
970 uint32_t seqno, int interruptible,
971 struct intel_ring_buffer *ring);
de151cf6 972int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
973int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
974 int write);
b9241ea3 975int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
976int i915_gem_attach_phys_object(struct drm_device *dev,
977 struct drm_gem_object *obj, int id);
978void i915_gem_detach_phys_object(struct drm_device *dev,
979 struct drm_gem_object *obj);
980void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 981int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 982void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 983void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 984void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 985
31169714
CW
986void i915_gem_shrinker_init(void);
987void i915_gem_shrinker_exit(void);
988
673a394b
EA
989/* i915_gem_tiling.c */
990void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
991void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
992void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
993bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
994 int tiling_mode);
f590d279
OA
995bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
996 int tiling_mode);
673a394b
EA
997
998/* i915_gem_debug.c */
999void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1000 const char *where, uint32_t mark);
1001#if WATCH_INACTIVE
1002void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1003#else
1004#define i915_verify_inactive(dev, file, line)
1005#endif
1006void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1007void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1008 const char *where, uint32_t mark);
1009void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 1010
2017263e 1011/* i915_debugfs.c */
27c202ad
BG
1012int i915_debugfs_init(struct drm_minor *minor);
1013void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1014
317c35d1
JB
1015/* i915_suspend.c */
1016extern int i915_save_state(struct drm_device *dev);
1017extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1018
1019/* i915_suspend.c */
1020extern int i915_save_state(struct drm_device *dev);
1021extern int i915_restore_state(struct drm_device *dev);
317c35d1 1022
65e082c9 1023#ifdef CONFIG_ACPI
8ee1c3db 1024/* i915_opregion.c */
74a365b3 1025extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 1026extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 1027extern void opregion_asle_intr(struct drm_device *dev);
01c66889 1028extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 1029extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 1030#else
03ae61dd 1031static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 1032static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 1033static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 1034static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1035static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1036#endif
8ee1c3db 1037
79e53945
JB
1038/* modesetting */
1039extern void intel_modeset_init(struct drm_device *dev);
1040extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1041extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1042extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1043extern void g4x_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1044extern void intel_disable_fbc(struct drm_device *dev);
1045extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1046extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1047extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1048extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1049extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1050
546b0974
EA
1051/**
1052 * Lock test for when it's just for synchronization of ring access.
1053 *
1054 * In that case, we don't need to do it when GEM is initialized as nobody else
1055 * has access to the ring.
1056 */
1057#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1058 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1059 == NULL) \
546b0974
EA
1060 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1061} while (0)
1062
3043c60c
EA
1063#define I915_READ(reg) readl(dev_priv->regs + (reg))
1064#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1065#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1066#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1067#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1068#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1069#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1070#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1071#define POSTING_READ(reg) (void)I915_READ(reg)
7648fa99 1072#define POSTING_READ16(reg) (void)I915_READ16(reg)
1da177e4
LT
1073
1074#define I915_VERBOSE 0
1075
8187a2b7
ZN
1076#define BEGIN_LP_RING(n) do { \
1077 drm_i915_private_t *dev_priv = dev->dev_private; \
1078 if (I915_VERBOSE) \
1079 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
be26a10b 1080 intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
1da177e4
LT
1081} while (0)
1082
8187a2b7
ZN
1083
1084#define OUT_RING(x) do { \
1085 drm_i915_private_t *dev_priv = dev->dev_private; \
1086 if (I915_VERBOSE) \
1087 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1088 intel_ring_emit(dev, &dev_priv->render_ring, x); \
1da177e4
LT
1089} while (0)
1090
1091#define ADVANCE_LP_RING() do { \
8187a2b7 1092 drm_i915_private_t *dev_priv = dev->dev_private; \
0ef82af7 1093 if (I915_VERBOSE) \
8187a2b7
ZN
1094 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1095 dev_priv->render_ring.tail); \
1096 intel_ring_advance(dev, &dev_priv->render_ring); \
1da177e4
LT
1097} while(0)
1098
ba8bbcf6 1099/**
585fb111
JB
1100 * Reads a dword out of the status page, which is written to from the command
1101 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1102 * MI_STORE_DATA_IMM.
ba8bbcf6 1103 *
585fb111 1104 * The following dwords have a reserved meaning:
0cdad7e8
KP
1105 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1106 * 0x04: ring 0 head pointer
1107 * 0x05: ring 1 head pointer (915-class)
1108 * 0x06: ring 2 head pointer (915-class)
1109 * 0x10-0x1b: Context status DWords (GM45)
1110 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1111 *
0cdad7e8 1112 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1113 */
8187a2b7
ZN
1114#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1115 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1116#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1117#define I915_GEM_HWS_INDEX 0x20
0baf823a 1118#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1119
cfdf1fa2
KH
1120#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1121
1122#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1123#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1124#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1125#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1126#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1127#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1128#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1129#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1130#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1131#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1132#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1133#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1134#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1135#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1136#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1137#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1138#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1139#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1140#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1141#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1142#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1143#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1144#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1145
bad720ff
EA
1146#define IS_GEN3(dev) (IS_I915G(dev) || \
1147 IS_I915GM(dev) || \
1148 IS_I945G(dev) || \
1149 IS_I945GM(dev) || \
1150 IS_G33(dev) || \
1151 IS_PINEVIEW(dev))
1152#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1153 (dev)->pci_device == 0x2982 || \
1154 (dev)->pci_device == 0x2992 || \
1155 (dev)->pci_device == 0x29A2 || \
1156 (dev)->pci_device == 0x2A02 || \
1157 (dev)->pci_device == 0x2A12 || \
1158 (dev)->pci_device == 0x2E02 || \
1159 (dev)->pci_device == 0x2E12 || \
1160 (dev)->pci_device == 0x2E22 || \
1161 (dev)->pci_device == 0x2E32 || \
1162 (dev)->pci_device == 0x2A42 || \
1163 (dev)->pci_device == 0x2E42)
1164
d1b851fc 1165#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
cfdf1fa2 1166#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1167
0f973f27
JB
1168/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1169 * rows, which changed the alignment requirements and fence programming.
1170 */
1171#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1172 IS_I915GM(dev)))
f2b115e6
AJ
1173#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1174#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1175#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1176#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1177#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1178 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1179 !IS_GEN6(dev))
cfdf1fa2 1180#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1181/* dsparb controlled by hw only */
f2b115e6 1182#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1183
f2b115e6 1184#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1185#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1186#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1187#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1188
bad720ff
EA
1189#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1190 IS_GEN6(dev))
e552eb70 1191#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1192
3bad0781
ZW
1193#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1194#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1195
ba8bbcf6 1196#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1197
1da177e4 1198#endif