]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_dma.c
drm/i915: Check the LID device to decide whether the LVDS should be initialized
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4
LT
28
29#include "drmP.h"
30#include "drm.h"
79e53945
JB
31#include "drm_crtc_helper.h"
32#include "intel_drv.h"
1da177e4
LT
33#include "i915_drm.h"
34#include "i915_drv.h"
35
be25ed9c 36#define I915_DRV "i915_drv"
37
1da177e4
LT
38/* Really want an OS-independent resettable timer. Would like to have
39 * this loop run for (eg) 3 sec, but have the timer reset every time
40 * the head pointer changes, so that EBUSY only happens if the ring
41 * actually stalls for (eg) 3 seconds.
42 */
84b1fd10 43int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
1da177e4
LT
44{
45 drm_i915_private_t *dev_priv = dev->dev_private;
46 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
d3a6d446
KP
47 u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
48 u32 last_acthd = I915_READ(acthd_reg);
49 u32 acthd;
585fb111 50 u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
1da177e4
LT
51 int i;
52
d3a6d446 53 for (i = 0; i < 100000; i++) {
585fb111 54 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
d3a6d446 55 acthd = I915_READ(acthd_reg);
1da177e4
LT
56 ring->space = ring->head - (ring->tail + 8);
57 if (ring->space < 0)
58 ring->space += ring->Size;
59 if (ring->space >= n)
60 return 0;
61
98787c05
CW
62 if (dev->primary->master) {
63 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
64 if (master_priv->sarea_priv)
65 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
66 }
67
1da177e4
LT
68
69 if (ring->head != last_head)
70 i = 0;
d3a6d446
KP
71 if (acthd != last_acthd)
72 i = 0;
1da177e4
LT
73
74 last_head = ring->head;
d3a6d446
KP
75 last_acthd = acthd;
76 msleep_interruptible(10);
77
1da177e4
LT
78 }
79
20caafa6 80 return -EBUSY;
1da177e4
LT
81}
82
398c9cb2
KP
83/**
84 * Sets up the hardware status page for devices that need a physical address
85 * in the register.
86 */
3043c60c 87static int i915_init_phys_hws(struct drm_device *dev)
398c9cb2
KP
88{
89 drm_i915_private_t *dev_priv = dev->dev_private;
90 /* Program Hardware Status Page */
91 dev_priv->status_page_dmah =
92 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
93
94 if (!dev_priv->status_page_dmah) {
95 DRM_ERROR("Can not allocate hardware status page\n");
96 return -ENOMEM;
97 }
98 dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
99 dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
100
101 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
102
103 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
be25ed9c 104 DRM_DEBUG_DRIVER(I915_DRV, "Enabled hardware status page\n");
398c9cb2
KP
105 return 0;
106}
107
108/**
109 * Frees the hardware status page, whether it's a physical address or a virtual
110 * address set up by the X Server.
111 */
3043c60c 112static void i915_free_hws(struct drm_device *dev)
398c9cb2
KP
113{
114 drm_i915_private_t *dev_priv = dev->dev_private;
115 if (dev_priv->status_page_dmah) {
116 drm_pci_free(dev, dev_priv->status_page_dmah);
117 dev_priv->status_page_dmah = NULL;
118 }
119
120 if (dev_priv->status_gfx_addr) {
121 dev_priv->status_gfx_addr = 0;
122 drm_core_ioremapfree(&dev_priv->hws_map, dev);
123 }
124
125 /* Need to rewrite hardware status page */
126 I915_WRITE(HWS_PGA, 0x1ffff000);
127}
128
84b1fd10 129void i915_kernel_lost_context(struct drm_device * dev)
1da177e4
LT
130{
131 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 132 struct drm_i915_master_private *master_priv;
1da177e4
LT
133 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
134
79e53945
JB
135 /*
136 * We should never lose context on the ring with modesetting
137 * as we don't expose it to userspace
138 */
139 if (drm_core_check_feature(dev, DRIVER_MODESET))
140 return;
141
585fb111
JB
142 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
143 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
1da177e4
LT
144 ring->space = ring->head - (ring->tail + 8);
145 if (ring->space < 0)
146 ring->space += ring->Size;
147
7c1c2871
DA
148 if (!dev->primary->master)
149 return;
150
151 master_priv = dev->primary->master->driver_priv;
152 if (ring->head == ring->tail && master_priv->sarea_priv)
153 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
1da177e4
LT
154}
155
84b1fd10 156static int i915_dma_cleanup(struct drm_device * dev)
1da177e4 157{
ba8bbcf6 158 drm_i915_private_t *dev_priv = dev->dev_private;
1da177e4
LT
159 /* Make sure interrupts are disabled here because the uninstall ioctl
160 * may not have been called from userspace and after dev_private
161 * is freed, it's too late.
162 */
ed4cb414 163 if (dev->irq_enabled)
b5e89ed5 164 drm_irq_uninstall(dev);
1da177e4 165
ba8bbcf6
JB
166 if (dev_priv->ring.virtual_start) {
167 drm_core_ioremapfree(&dev_priv->ring.map, dev);
3043c60c
EA
168 dev_priv->ring.virtual_start = NULL;
169 dev_priv->ring.map.handle = NULL;
ba8bbcf6
JB
170 dev_priv->ring.map.size = 0;
171 }
dc7a9319 172
398c9cb2
KP
173 /* Clear the HWS virtual address at teardown */
174 if (I915_NEED_GFX_HWS(dev))
175 i915_free_hws(dev);
1da177e4
LT
176
177 return 0;
178}
179
ba8bbcf6 180static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
1da177e4 181{
ba8bbcf6 182 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 183 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 184
3a03ac1a
DA
185 master_priv->sarea = drm_getsarea(dev);
186 if (master_priv->sarea) {
187 master_priv->sarea_priv = (drm_i915_sarea_t *)
188 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
189 } else {
be25ed9c 190 DRM_DEBUG_DRIVER(I915_DRV,
191 "sarea not found assuming DRI2 userspace\n");
3a03ac1a
DA
192 }
193
673a394b
EA
194 if (init->ring_size != 0) {
195 if (dev_priv->ring.ring_obj != NULL) {
196 i915_dma_cleanup(dev);
197 DRM_ERROR("Client tried to initialize ringbuffer in "
198 "GEM mode\n");
199 return -EINVAL;
200 }
1da177e4 201
673a394b
EA
202 dev_priv->ring.Size = init->ring_size;
203 dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
1da177e4 204
673a394b
EA
205 dev_priv->ring.map.offset = init->ring_start;
206 dev_priv->ring.map.size = init->ring_size;
207 dev_priv->ring.map.type = 0;
208 dev_priv->ring.map.flags = 0;
209 dev_priv->ring.map.mtrr = 0;
1da177e4 210
6fb88588 211 drm_core_ioremap_wc(&dev_priv->ring.map, dev);
673a394b
EA
212
213 if (dev_priv->ring.map.handle == NULL) {
214 i915_dma_cleanup(dev);
215 DRM_ERROR("can not ioremap virtual address for"
216 " ring buffer\n");
217 return -ENOMEM;
218 }
1da177e4
LT
219 }
220
221 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
222
a6b54f3f 223 dev_priv->cpp = init->cpp;
1da177e4
LT
224 dev_priv->back_offset = init->back_offset;
225 dev_priv->front_offset = init->front_offset;
226 dev_priv->current_page = 0;
7c1c2871
DA
227 if (master_priv->sarea_priv)
228 master_priv->sarea_priv->pf_current_page = 0;
1da177e4 229
1da177e4
LT
230 /* Allow hardware batchbuffers unless told otherwise.
231 */
232 dev_priv->allow_batchbuffer = 1;
233
1da177e4
LT
234 return 0;
235}
236
84b1fd10 237static int i915_dma_resume(struct drm_device * dev)
1da177e4
LT
238{
239 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
240
be25ed9c 241 DRM_DEBUG_DRIVER(I915_DRV, "%s\n", __func__);
1da177e4 242
1da177e4
LT
243 if (dev_priv->ring.map.handle == NULL) {
244 DRM_ERROR("can not ioremap virtual address for"
245 " ring buffer\n");
20caafa6 246 return -ENOMEM;
1da177e4
LT
247 }
248
249 /* Program Hardware Status Page */
250 if (!dev_priv->hw_status_page) {
251 DRM_ERROR("Can not find hardware status page\n");
20caafa6 252 return -EINVAL;
1da177e4 253 }
be25ed9c 254 DRM_DEBUG_DRIVER(I915_DRV, "hw status page @ %p\n",
255 dev_priv->hw_status_page);
1da177e4 256
dc7a9319 257 if (dev_priv->status_gfx_addr != 0)
585fb111 258 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
dc7a9319 259 else
585fb111 260 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
be25ed9c 261 DRM_DEBUG_DRIVER(I915_DRV, "Enabled hardware status page\n");
1da177e4
LT
262
263 return 0;
264}
265
c153f45f
EA
266static int i915_dma_init(struct drm_device *dev, void *data,
267 struct drm_file *file_priv)
1da177e4 268{
c153f45f 269 drm_i915_init_t *init = data;
1da177e4
LT
270 int retcode = 0;
271
c153f45f 272 switch (init->func) {
1da177e4 273 case I915_INIT_DMA:
ba8bbcf6 274 retcode = i915_initialize(dev, init);
1da177e4
LT
275 break;
276 case I915_CLEANUP_DMA:
277 retcode = i915_dma_cleanup(dev);
278 break;
279 case I915_RESUME_DMA:
0d6aa60b 280 retcode = i915_dma_resume(dev);
1da177e4
LT
281 break;
282 default:
20caafa6 283 retcode = -EINVAL;
1da177e4
LT
284 break;
285 }
286
287 return retcode;
288}
289
290/* Implement basically the same security restrictions as hardware does
291 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
292 *
293 * Most of the calculations below involve calculating the size of a
294 * particular instruction. It's important to get the size right as
295 * that tells us where the next instruction to check is. Any illegal
296 * instruction detected will be given a size of zero, which is a
297 * signal to abort the rest of the buffer.
298 */
299static int do_validate_cmd(int cmd)
300{
301 switch (((cmd >> 29) & 0x7)) {
302 case 0x0:
303 switch ((cmd >> 23) & 0x3f) {
304 case 0x0:
305 return 1; /* MI_NOOP */
306 case 0x4:
307 return 1; /* MI_FLUSH */
308 default:
309 return 0; /* disallow everything else */
310 }
311 break;
312 case 0x1:
313 return 0; /* reserved */
314 case 0x2:
315 return (cmd & 0xff) + 2; /* 2d commands */
316 case 0x3:
317 if (((cmd >> 24) & 0x1f) <= 0x18)
318 return 1;
319
320 switch ((cmd >> 24) & 0x1f) {
321 case 0x1c:
322 return 1;
323 case 0x1d:
b5e89ed5 324 switch ((cmd >> 16) & 0xff) {
1da177e4
LT
325 case 0x3:
326 return (cmd & 0x1f) + 2;
327 case 0x4:
328 return (cmd & 0xf) + 2;
329 default:
330 return (cmd & 0xffff) + 2;
331 }
332 case 0x1e:
333 if (cmd & (1 << 23))
334 return (cmd & 0xffff) + 1;
335 else
336 return 1;
337 case 0x1f:
338 if ((cmd & (1 << 23)) == 0) /* inline vertices */
339 return (cmd & 0x1ffff) + 2;
340 else if (cmd & (1 << 17)) /* indirect random */
341 if ((cmd & 0xffff) == 0)
342 return 0; /* unknown length, too hard */
343 else
344 return (((cmd & 0xffff) + 1) / 2) + 1;
345 else
346 return 2; /* indirect sequential */
347 default:
348 return 0;
349 }
350 default:
351 return 0;
352 }
353
354 return 0;
355}
356
357static int validate_cmd(int cmd)
358{
359 int ret = do_validate_cmd(cmd);
360
bc5f4523 361/* printk("validate_cmd( %x ): %d\n", cmd, ret); */
1da177e4
LT
362
363 return ret;
364}
365
201361a5 366static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
1da177e4
LT
367{
368 drm_i915_private_t *dev_priv = dev->dev_private;
369 int i;
370 RING_LOCALS;
371
de227f5f 372 if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
20caafa6 373 return -EINVAL;
de227f5f 374
c29b669c 375 BEGIN_LP_RING((dwords+1)&~1);
de227f5f 376
1da177e4
LT
377 for (i = 0; i < dwords;) {
378 int cmd, sz;
379
201361a5 380 cmd = buffer[i];
1da177e4 381
1da177e4 382 if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
20caafa6 383 return -EINVAL;
1da177e4 384
1da177e4
LT
385 OUT_RING(cmd);
386
387 while (++i, --sz) {
201361a5 388 OUT_RING(buffer[i]);
1da177e4 389 }
1da177e4
LT
390 }
391
de227f5f
DA
392 if (dwords & 1)
393 OUT_RING(0);
394
395 ADVANCE_LP_RING();
396
1da177e4
LT
397 return 0;
398}
399
673a394b
EA
400int
401i915_emit_box(struct drm_device *dev,
201361a5 402 struct drm_clip_rect *boxes,
673a394b 403 int i, int DR1, int DR4)
1da177e4
LT
404{
405 drm_i915_private_t *dev_priv = dev->dev_private;
201361a5 406 struct drm_clip_rect box = boxes[i];
1da177e4
LT
407 RING_LOCALS;
408
1da177e4
LT
409 if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
410 DRM_ERROR("Bad box %d,%d..%d,%d\n",
411 box.x1, box.y1, box.x2, box.y2);
20caafa6 412 return -EINVAL;
1da177e4
LT
413 }
414
c29b669c
AH
415 if (IS_I965G(dev)) {
416 BEGIN_LP_RING(4);
417 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
418 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
78eca43d 419 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
c29b669c
AH
420 OUT_RING(DR4);
421 ADVANCE_LP_RING();
422 } else {
423 BEGIN_LP_RING(6);
424 OUT_RING(GFX_OP_DRAWRECT_INFO);
425 OUT_RING(DR1);
426 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
427 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
428 OUT_RING(DR4);
429 OUT_RING(0);
430 ADVANCE_LP_RING();
431 }
1da177e4
LT
432
433 return 0;
434}
435
c29b669c
AH
436/* XXX: Emitting the counter should really be moved to part of the IRQ
437 * emit. For now, do it in both places:
438 */
439
84b1fd10 440static void i915_emit_breadcrumb(struct drm_device *dev)
de227f5f
DA
441{
442 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 443 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
de227f5f
DA
444 RING_LOCALS;
445
c99b058f 446 dev_priv->counter++;
af6061af 447 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 448 dev_priv->counter = 0;
7c1c2871
DA
449 if (master_priv->sarea_priv)
450 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
de227f5f
DA
451
452 BEGIN_LP_RING(4);
585fb111 453 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 454 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
de227f5f
DA
455 OUT_RING(dev_priv->counter);
456 OUT_RING(0);
457 ADVANCE_LP_RING();
458}
459
84b1fd10 460static int i915_dispatch_cmdbuffer(struct drm_device * dev,
201361a5
EA
461 drm_i915_cmdbuffer_t *cmd,
462 struct drm_clip_rect *cliprects,
463 void *cmdbuf)
1da177e4
LT
464{
465 int nbox = cmd->num_cliprects;
466 int i = 0, count, ret;
467
468 if (cmd->sz & 0x3) {
469 DRM_ERROR("alignment");
20caafa6 470 return -EINVAL;
1da177e4
LT
471 }
472
473 i915_kernel_lost_context(dev);
474
475 count = nbox ? nbox : 1;
476
477 for (i = 0; i < count; i++) {
478 if (i < nbox) {
201361a5 479 ret = i915_emit_box(dev, cliprects, i,
1da177e4
LT
480 cmd->DR1, cmd->DR4);
481 if (ret)
482 return ret;
483 }
484
201361a5 485 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
1da177e4
LT
486 if (ret)
487 return ret;
488 }
489
de227f5f 490 i915_emit_breadcrumb(dev);
1da177e4
LT
491 return 0;
492}
493
84b1fd10 494static int i915_dispatch_batchbuffer(struct drm_device * dev,
201361a5
EA
495 drm_i915_batchbuffer_t * batch,
496 struct drm_clip_rect *cliprects)
1da177e4
LT
497{
498 drm_i915_private_t *dev_priv = dev->dev_private;
1da177e4
LT
499 int nbox = batch->num_cliprects;
500 int i = 0, count;
501 RING_LOCALS;
502
503 if ((batch->start | batch->used) & 0x7) {
504 DRM_ERROR("alignment");
20caafa6 505 return -EINVAL;
1da177e4
LT
506 }
507
508 i915_kernel_lost_context(dev);
509
510 count = nbox ? nbox : 1;
511
512 for (i = 0; i < count; i++) {
513 if (i < nbox) {
201361a5 514 int ret = i915_emit_box(dev, cliprects, i,
1da177e4
LT
515 batch->DR1, batch->DR4);
516 if (ret)
517 return ret;
518 }
519
0790d5e1 520 if (!IS_I830(dev) && !IS_845G(dev)) {
1da177e4 521 BEGIN_LP_RING(2);
21f16289
DA
522 if (IS_I965G(dev)) {
523 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
524 OUT_RING(batch->start);
525 } else {
526 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
527 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
528 }
1da177e4
LT
529 ADVANCE_LP_RING();
530 } else {
531 BEGIN_LP_RING(4);
532 OUT_RING(MI_BATCH_BUFFER);
533 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
534 OUT_RING(batch->start + batch->used - 4);
535 OUT_RING(0);
536 ADVANCE_LP_RING();
537 }
538 }
539
de227f5f 540 i915_emit_breadcrumb(dev);
1da177e4
LT
541
542 return 0;
543}
544
af6061af 545static int i915_dispatch_flip(struct drm_device * dev)
1da177e4
LT
546{
547 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871
DA
548 struct drm_i915_master_private *master_priv =
549 dev->primary->master->driver_priv;
1da177e4
LT
550 RING_LOCALS;
551
7c1c2871 552 if (!master_priv->sarea_priv)
c99b058f
KH
553 return -EINVAL;
554
be25ed9c 555 DRM_DEBUG_DRIVER(I915_DRV, "%s: page=%d pfCurrentPage=%d\n",
556 __func__,
557 dev_priv->current_page,
558 master_priv->sarea_priv->pf_current_page);
1da177e4 559
af6061af
DA
560 i915_kernel_lost_context(dev);
561
562 BEGIN_LP_RING(2);
585fb111 563 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
af6061af
DA
564 OUT_RING(0);
565 ADVANCE_LP_RING();
1da177e4 566
af6061af
DA
567 BEGIN_LP_RING(6);
568 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
569 OUT_RING(0);
570 if (dev_priv->current_page == 0) {
571 OUT_RING(dev_priv->back_offset);
572 dev_priv->current_page = 1;
1da177e4 573 } else {
af6061af
DA
574 OUT_RING(dev_priv->front_offset);
575 dev_priv->current_page = 0;
1da177e4 576 }
af6061af
DA
577 OUT_RING(0);
578 ADVANCE_LP_RING();
1da177e4 579
af6061af
DA
580 BEGIN_LP_RING(2);
581 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
582 OUT_RING(0);
583 ADVANCE_LP_RING();
1da177e4 584
7c1c2871 585 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
1da177e4
LT
586
587 BEGIN_LP_RING(4);
585fb111 588 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 589 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
af6061af
DA
590 OUT_RING(dev_priv->counter);
591 OUT_RING(0);
1da177e4
LT
592 ADVANCE_LP_RING();
593
7c1c2871 594 master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
af6061af 595 return 0;
1da177e4
LT
596}
597
84b1fd10 598static int i915_quiescent(struct drm_device * dev)
1da177e4
LT
599{
600 drm_i915_private_t *dev_priv = dev->dev_private;
601
602 i915_kernel_lost_context(dev);
bf9d8929 603 return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
1da177e4
LT
604}
605
c153f45f
EA
606static int i915_flush_ioctl(struct drm_device *dev, void *data,
607 struct drm_file *file_priv)
1da177e4 608{
546b0974
EA
609 int ret;
610
611 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 612
546b0974
EA
613 mutex_lock(&dev->struct_mutex);
614 ret = i915_quiescent(dev);
615 mutex_unlock(&dev->struct_mutex);
616
617 return ret;
1da177e4
LT
618}
619
c153f45f
EA
620static int i915_batchbuffer(struct drm_device *dev, void *data,
621 struct drm_file *file_priv)
1da177e4 622{
1da177e4 623 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 624 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 625 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 626 master_priv->sarea_priv;
c153f45f 627 drm_i915_batchbuffer_t *batch = data;
1da177e4 628 int ret;
201361a5 629 struct drm_clip_rect *cliprects = NULL;
1da177e4
LT
630
631 if (!dev_priv->allow_batchbuffer) {
632 DRM_ERROR("Batchbuffer ioctl disabled\n");
20caafa6 633 return -EINVAL;
1da177e4
LT
634 }
635
be25ed9c 636 DRM_DEBUG_DRIVER(I915_DRV,
637 "i915 batchbuffer, start %x used %d cliprects %d\n",
638 batch->start, batch->used, batch->num_cliprects);
1da177e4 639
546b0974 640 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 641
201361a5
EA
642 if (batch->num_cliprects < 0)
643 return -EINVAL;
644
645 if (batch->num_cliprects) {
9a298b2a
EA
646 cliprects = kcalloc(batch->num_cliprects,
647 sizeof(struct drm_clip_rect),
648 GFP_KERNEL);
201361a5
EA
649 if (cliprects == NULL)
650 return -ENOMEM;
651
652 ret = copy_from_user(cliprects, batch->cliprects,
653 batch->num_cliprects *
654 sizeof(struct drm_clip_rect));
655 if (ret != 0)
656 goto fail_free;
657 }
1da177e4 658
546b0974 659 mutex_lock(&dev->struct_mutex);
201361a5 660 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
546b0974 661 mutex_unlock(&dev->struct_mutex);
1da177e4 662
c99b058f 663 if (sarea_priv)
0baf823a 664 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5
EA
665
666fail_free:
9a298b2a 667 kfree(cliprects);
201361a5 668
1da177e4
LT
669 return ret;
670}
671
c153f45f
EA
672static int i915_cmdbuffer(struct drm_device *dev, void *data,
673 struct drm_file *file_priv)
1da177e4 674{
1da177e4 675 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 676 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 677 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 678 master_priv->sarea_priv;
c153f45f 679 drm_i915_cmdbuffer_t *cmdbuf = data;
201361a5
EA
680 struct drm_clip_rect *cliprects = NULL;
681 void *batch_data;
1da177e4
LT
682 int ret;
683
be25ed9c 684 DRM_DEBUG_DRIVER(I915_DRV,
685 "i915 cmdbuffer, buf %p sz %d cliprects %d\n",
686 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
1da177e4 687
546b0974 688 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 689
201361a5
EA
690 if (cmdbuf->num_cliprects < 0)
691 return -EINVAL;
692
9a298b2a 693 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
201361a5
EA
694 if (batch_data == NULL)
695 return -ENOMEM;
696
697 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
698 if (ret != 0)
699 goto fail_batch_free;
700
701 if (cmdbuf->num_cliprects) {
9a298b2a
EA
702 cliprects = kcalloc(cmdbuf->num_cliprects,
703 sizeof(struct drm_clip_rect), GFP_KERNEL);
201361a5
EA
704 if (cliprects == NULL)
705 goto fail_batch_free;
706
707 ret = copy_from_user(cliprects, cmdbuf->cliprects,
708 cmdbuf->num_cliprects *
709 sizeof(struct drm_clip_rect));
710 if (ret != 0)
711 goto fail_clip_free;
1da177e4
LT
712 }
713
546b0974 714 mutex_lock(&dev->struct_mutex);
201361a5 715 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
546b0974 716 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
717 if (ret) {
718 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
355d7f37 719 goto fail_clip_free;
1da177e4
LT
720 }
721
c99b058f 722 if (sarea_priv)
0baf823a 723 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5 724
201361a5 725fail_clip_free:
9a298b2a 726 kfree(cliprects);
355d7f37 727fail_batch_free:
9a298b2a 728 kfree(batch_data);
201361a5
EA
729
730 return ret;
1da177e4
LT
731}
732
c153f45f
EA
733static int i915_flip_bufs(struct drm_device *dev, void *data,
734 struct drm_file *file_priv)
1da177e4 735{
546b0974
EA
736 int ret;
737
be25ed9c 738 DRM_DEBUG_DRIVER(I915_DRV, "%s\n", __func__);
1da177e4 739
546b0974 740 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 741
546b0974
EA
742 mutex_lock(&dev->struct_mutex);
743 ret = i915_dispatch_flip(dev);
744 mutex_unlock(&dev->struct_mutex);
745
746 return ret;
1da177e4
LT
747}
748
c153f45f
EA
749static int i915_getparam(struct drm_device *dev, void *data,
750 struct drm_file *file_priv)
1da177e4 751{
1da177e4 752 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 753 drm_i915_getparam_t *param = data;
1da177e4
LT
754 int value;
755
756 if (!dev_priv) {
3e684eae 757 DRM_ERROR("called with no initialization\n");
20caafa6 758 return -EINVAL;
1da177e4
LT
759 }
760
c153f45f 761 switch (param->param) {
1da177e4 762 case I915_PARAM_IRQ_ACTIVE:
0a3e67a4 763 value = dev->pdev->irq ? 1 : 0;
1da177e4
LT
764 break;
765 case I915_PARAM_ALLOW_BATCHBUFFER:
766 value = dev_priv->allow_batchbuffer ? 1 : 0;
767 break;
0d6aa60b
DA
768 case I915_PARAM_LAST_DISPATCH:
769 value = READ_BREADCRUMB(dev_priv);
770 break;
ed4c9c4a
KH
771 case I915_PARAM_CHIPSET_ID:
772 value = dev->pci_device;
773 break;
673a394b 774 case I915_PARAM_HAS_GEM:
ac5c4e76 775 value = dev_priv->has_gem;
673a394b 776 break;
0f973f27
JB
777 case I915_PARAM_NUM_FENCES_AVAIL:
778 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
779 break;
1da177e4 780 default:
be25ed9c 781 DRM_DEBUG_DRIVER(I915_DRV, "Unknown parameter %d\n",
782 param->param);
20caafa6 783 return -EINVAL;
1da177e4
LT
784 }
785
c153f45f 786 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
1da177e4 787 DRM_ERROR("DRM_COPY_TO_USER failed\n");
20caafa6 788 return -EFAULT;
1da177e4
LT
789 }
790
791 return 0;
792}
793
c153f45f
EA
794static int i915_setparam(struct drm_device *dev, void *data,
795 struct drm_file *file_priv)
1da177e4 796{
1da177e4 797 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 798 drm_i915_setparam_t *param = data;
1da177e4
LT
799
800 if (!dev_priv) {
3e684eae 801 DRM_ERROR("called with no initialization\n");
20caafa6 802 return -EINVAL;
1da177e4
LT
803 }
804
c153f45f 805 switch (param->param) {
1da177e4 806 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4
LT
807 break;
808 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
c153f45f 809 dev_priv->tex_lru_log_granularity = param->value;
1da177e4
LT
810 break;
811 case I915_SETPARAM_ALLOW_BATCHBUFFER:
c153f45f 812 dev_priv->allow_batchbuffer = param->value;
1da177e4 813 break;
0f973f27
JB
814 case I915_SETPARAM_NUM_USED_FENCES:
815 if (param->value > dev_priv->num_fence_regs ||
816 param->value < 0)
817 return -EINVAL;
818 /* Userspace can use first N regs */
819 dev_priv->fence_reg_start = param->value;
820 break;
1da177e4 821 default:
be25ed9c 822 DRM_DEBUG_DRIVER(I915_DRV, "unknown parameter %d\n",
823 param->param);
20caafa6 824 return -EINVAL;
1da177e4
LT
825 }
826
827 return 0;
828}
829
c153f45f
EA
830static int i915_set_status_page(struct drm_device *dev, void *data,
831 struct drm_file *file_priv)
dc7a9319 832{
dc7a9319 833 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 834 drm_i915_hws_addr_t *hws = data;
b39d50e5
ZW
835
836 if (!I915_NEED_GFX_HWS(dev))
837 return -EINVAL;
dc7a9319
WZ
838
839 if (!dev_priv) {
3e684eae 840 DRM_ERROR("called with no initialization\n");
20caafa6 841 return -EINVAL;
dc7a9319 842 }
dc7a9319 843
79e53945
JB
844 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
845 WARN(1, "tried to set status page when mode setting active\n");
846 return 0;
847 }
848
1ae8c0a5 849 DRM_DEBUG("set status page addr 0x%08x\n", (u32)hws->addr);
c153f45f
EA
850
851 dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
dc7a9319 852
8b409580 853 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
dc7a9319
WZ
854 dev_priv->hws_map.size = 4*1024;
855 dev_priv->hws_map.type = 0;
856 dev_priv->hws_map.flags = 0;
857 dev_priv->hws_map.mtrr = 0;
858
dd0910b3 859 drm_core_ioremap_wc(&dev_priv->hws_map, dev);
dc7a9319 860 if (dev_priv->hws_map.handle == NULL) {
dc7a9319
WZ
861 i915_dma_cleanup(dev);
862 dev_priv->status_gfx_addr = 0;
863 DRM_ERROR("can not ioremap virtual address for"
864 " G33 hw status page\n");
20caafa6 865 return -ENOMEM;
dc7a9319
WZ
866 }
867 dev_priv->hw_status_page = dev_priv->hws_map.handle;
868
869 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
585fb111 870 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
be25ed9c 871 DRM_DEBUG_DRIVER(I915_DRV, "load hws HWS_PGA with gfx mem 0x%x\n",
872 dev_priv->status_gfx_addr);
873 DRM_DEBUG_DRIVER(I915_DRV, "load hws at %p\n",
874 dev_priv->hw_status_page);
dc7a9319
WZ
875 return 0;
876}
877
79e53945
JB
878/**
879 * i915_probe_agp - get AGP bootup configuration
880 * @pdev: PCI device
881 * @aperture_size: returns AGP aperture configured size
882 * @preallocated_size: returns size of BIOS preallocated AGP space
883 *
884 * Since Intel integrated graphics are UMA, the BIOS has to set aside
885 * some RAM for the framebuffer at early boot. This code figures out
886 * how much was set aside so we can use it for our own purposes.
887 */
b358d0a6
HE
888static int i915_probe_agp(struct drm_device *dev, unsigned long *aperture_size,
889 unsigned long *preallocated_size)
79e53945
JB
890{
891 struct pci_dev *bridge_dev;
892 u16 tmp = 0;
893 unsigned long overhead;
241fa85b 894 unsigned long stolen;
79e53945
JB
895
896 bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
897 if (!bridge_dev) {
898 DRM_ERROR("bridge device not found\n");
899 return -1;
900 }
901
902 /* Get the fb aperture size and "stolen" memory amount. */
903 pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
904 pci_dev_put(bridge_dev);
905
906 *aperture_size = 1024 * 1024;
907 *preallocated_size = 1024 * 1024;
908
60fd99e3 909 switch (dev->pdev->device) {
79e53945
JB
910 case PCI_DEVICE_ID_INTEL_82830_CGC:
911 case PCI_DEVICE_ID_INTEL_82845G_IG:
912 case PCI_DEVICE_ID_INTEL_82855GM_IG:
913 case PCI_DEVICE_ID_INTEL_82865_IG:
914 if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
915 *aperture_size *= 64;
916 else
917 *aperture_size *= 128;
918 break;
919 default:
920 /* 9xx supports large sizes, just look at the length */
60fd99e3 921 *aperture_size = pci_resource_len(dev->pdev, 2);
79e53945
JB
922 break;
923 }
924
925 /*
926 * Some of the preallocated space is taken by the GTT
927 * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
928 */
2c07245f 929 if (IS_G4X(dev) || IS_IGD(dev) || IS_IGDNG(dev))
60fd99e3
EA
930 overhead = 4096;
931 else
932 overhead = (*aperture_size / 1024) + 4096;
933
241fa85b
EA
934 switch (tmp & INTEL_GMCH_GMS_MASK) {
935 case INTEL_855_GMCH_GMS_DISABLED:
936 DRM_ERROR("video memory is disabled\n");
937 return -1;
79e53945 938 case INTEL_855_GMCH_GMS_STOLEN_1M:
241fa85b
EA
939 stolen = 1 * 1024 * 1024;
940 break;
79e53945 941 case INTEL_855_GMCH_GMS_STOLEN_4M:
241fa85b 942 stolen = 4 * 1024 * 1024;
79e53945
JB
943 break;
944 case INTEL_855_GMCH_GMS_STOLEN_8M:
241fa85b 945 stolen = 8 * 1024 * 1024;
79e53945
JB
946 break;
947 case INTEL_855_GMCH_GMS_STOLEN_16M:
241fa85b 948 stolen = 16 * 1024 * 1024;
79e53945
JB
949 break;
950 case INTEL_855_GMCH_GMS_STOLEN_32M:
241fa85b 951 stolen = 32 * 1024 * 1024;
79e53945
JB
952 break;
953 case INTEL_915G_GMCH_GMS_STOLEN_48M:
241fa85b 954 stolen = 48 * 1024 * 1024;
79e53945
JB
955 break;
956 case INTEL_915G_GMCH_GMS_STOLEN_64M:
241fa85b
EA
957 stolen = 64 * 1024 * 1024;
958 break;
959 case INTEL_GMCH_GMS_STOLEN_128M:
960 stolen = 128 * 1024 * 1024;
961 break;
962 case INTEL_GMCH_GMS_STOLEN_256M:
963 stolen = 256 * 1024 * 1024;
964 break;
965 case INTEL_GMCH_GMS_STOLEN_96M:
966 stolen = 96 * 1024 * 1024;
967 break;
968 case INTEL_GMCH_GMS_STOLEN_160M:
969 stolen = 160 * 1024 * 1024;
970 break;
971 case INTEL_GMCH_GMS_STOLEN_224M:
972 stolen = 224 * 1024 * 1024;
973 break;
974 case INTEL_GMCH_GMS_STOLEN_352M:
975 stolen = 352 * 1024 * 1024;
79e53945 976 break;
79e53945
JB
977 default:
978 DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
241fa85b 979 tmp & INTEL_GMCH_GMS_MASK);
79e53945
JB
980 return -1;
981 }
241fa85b 982 *preallocated_size = stolen - overhead;
79e53945
JB
983
984 return 0;
985}
986
987static int i915_load_modeset_init(struct drm_device *dev)
988{
989 struct drm_i915_private *dev_priv = dev->dev_private;
990 unsigned long agp_size, prealloc_size;
991 int fb_bar = IS_I9XX(dev) ? 2 : 0;
992 int ret = 0;
993
994 dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
995 0xff000000;
996
2906f025 997 if (IS_MOBILE(dev) || IS_I9XX(dev))
79e53945
JB
998 dev_priv->cursor_needs_physical = true;
999 else
1000 dev_priv->cursor_needs_physical = false;
1001
2906f025
JB
1002 if (IS_I965G(dev) || IS_G33(dev))
1003 dev_priv->cursor_needs_physical = false;
1004
aa596629
DA
1005 ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
1006 if (ret)
b8da7de5 1007 goto out;
79e53945
JB
1008
1009 /* Basic memrange allocator for stolen space (aka vram) */
1010 drm_mm_init(&dev_priv->vram, 0, prealloc_size);
1011
13f4c435
EA
1012 /* Let GEM Manage from end of prealloc space to end of aperture.
1013 *
1014 * However, leave one page at the end still bound to the scratch page.
1015 * There are a number of places where the hardware apparently
1016 * prefetches past the end of the object, and we've seen multiple
1017 * hangs with the GPU head pointer stuck in a batchbuffer bound
1018 * at the last page of the aperture. One page should be enough to
1019 * keep any prefetching inside of the aperture.
1020 */
1021 i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
79e53945
JB
1022
1023 ret = i915_gem_init_ringbuffer(dev);
1024 if (ret)
b8da7de5 1025 goto out;
79e53945 1026
79e53945
JB
1027 /* Allow hardware batchbuffers unless told otherwise.
1028 */
1029 dev_priv->allow_batchbuffer = 1;
1030
1031 ret = intel_init_bios(dev);
1032 if (ret)
1033 DRM_INFO("failed to find VBIOS tables\n");
1034
1035 ret = drm_irq_install(dev);
1036 if (ret)
1037 goto destroy_ringbuffer;
1038
79e53945
JB
1039 /* Always safe in the mode setting case. */
1040 /* FIXME: do pre/post-mode set stuff in core KMS code */
1041 dev->vblank_disable_allowed = 1;
1042
1043 /*
1044 * Initialize the hardware status page IRQ location.
1045 */
1046
1047 I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
1048
1049 intel_modeset_init(dev);
1050
7a1fb5d0 1051 drm_helper_initial_config(dev);
79e53945 1052
79e53945
JB
1053 return 0;
1054
79e53945
JB
1055destroy_ringbuffer:
1056 i915_gem_cleanup_ringbuffer(dev);
1057out:
1058 return ret;
1059}
1060
7c1c2871
DA
1061int i915_master_create(struct drm_device *dev, struct drm_master *master)
1062{
1063 struct drm_i915_master_private *master_priv;
1064
9a298b2a 1065 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
7c1c2871
DA
1066 if (!master_priv)
1067 return -ENOMEM;
1068
1069 master->driver_priv = master_priv;
1070 return 0;
1071}
1072
1073void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1074{
1075 struct drm_i915_master_private *master_priv = master->driver_priv;
1076
1077 if (!master_priv)
1078 return;
1079
9a298b2a 1080 kfree(master_priv);
7c1c2871
DA
1081
1082 master->driver_priv = NULL;
1083}
1084
7662c8bd
SL
1085static void i915_get_mem_freq(struct drm_device *dev)
1086{
1087 drm_i915_private_t *dev_priv = dev->dev_private;
1088 u32 tmp;
1089
1090 if (!IS_IGD(dev))
1091 return;
1092
1093 tmp = I915_READ(CLKCFG);
1094
1095 switch (tmp & CLKCFG_FSB_MASK) {
1096 case CLKCFG_FSB_533:
1097 dev_priv->fsb_freq = 533; /* 133*4 */
1098 break;
1099 case CLKCFG_FSB_800:
1100 dev_priv->fsb_freq = 800; /* 200*4 */
1101 break;
1102 case CLKCFG_FSB_667:
1103 dev_priv->fsb_freq = 667; /* 167*4 */
1104 break;
1105 case CLKCFG_FSB_400:
1106 dev_priv->fsb_freq = 400; /* 100*4 */
1107 break;
1108 }
1109
1110 switch (tmp & CLKCFG_MEM_MASK) {
1111 case CLKCFG_MEM_533:
1112 dev_priv->mem_freq = 533;
1113 break;
1114 case CLKCFG_MEM_667:
1115 dev_priv->mem_freq = 667;
1116 break;
1117 case CLKCFG_MEM_800:
1118 dev_priv->mem_freq = 800;
1119 break;
1120 }
1121}
1122
79e53945
JB
1123/**
1124 * i915_driver_load - setup chip and create an initial config
1125 * @dev: DRM device
1126 * @flags: startup flags
1127 *
1128 * The driver load routine has to do several things:
1129 * - drive output discovery via intel_modeset_init()
1130 * - initialize the memory manager
1131 * - allocate initial config memory
1132 * - setup the DRM framebuffer with the allocated memory
1133 */
84b1fd10 1134int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 1135{
ba8bbcf6 1136 struct drm_i915_private *dev_priv = dev->dev_private;
d883f7f1 1137 resource_size_t base, size;
ba8bbcf6
JB
1138 int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
1139
22eae947
DA
1140 /* i915 has 4 more counters */
1141 dev->counters += 4;
1142 dev->types[6] = _DRM_STAT_IRQ;
1143 dev->types[7] = _DRM_STAT_PRIMARY;
1144 dev->types[8] = _DRM_STAT_SECONDARY;
1145 dev->types[9] = _DRM_STAT_DMA;
1146
9a298b2a 1147 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
ba8bbcf6
JB
1148 if (dev_priv == NULL)
1149 return -ENOMEM;
1150
ba8bbcf6 1151 dev->dev_private = (void *)dev_priv;
673a394b 1152 dev_priv->dev = dev;
ba8bbcf6
JB
1153
1154 /* Add register map (needed for suspend/resume) */
1155 base = drm_get_resource_start(dev, mmio_bar);
1156 size = drm_get_resource_len(dev, mmio_bar);
1157
3043c60c 1158 dev_priv->regs = ioremap(base, size);
79e53945
JB
1159 if (!dev_priv->regs) {
1160 DRM_ERROR("failed to map registers\n");
1161 ret = -EIO;
1162 goto free_priv;
1163 }
ed4cb414 1164
ab657db1
EA
1165 dev_priv->mm.gtt_mapping =
1166 io_mapping_create_wc(dev->agp->base,
1167 dev->agp->agp_info.aper_size * 1024*1024);
6644107d
VP
1168 if (dev_priv->mm.gtt_mapping == NULL) {
1169 ret = -EIO;
1170 goto out_rmmap;
1171 }
1172
ab657db1
EA
1173 /* Set up a WC MTRR for non-PAT systems. This is more common than
1174 * one would think, because the kernel disables PAT on first
1175 * generation Core chips because WC PAT gets overridden by a UC
1176 * MTRR if present. Even if a UC MTRR isn't present.
1177 */
1178 dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
1179 dev->agp->agp_info.aper_size *
1180 1024 * 1024,
1181 MTRR_TYPE_WRCOMB, 1);
1182 if (dev_priv->mm.gtt_mtrr < 0) {
040aefa2 1183 DRM_INFO("MTRR allocation failed. Graphics "
ab657db1
EA
1184 "performance may suffer.\n");
1185 }
1186
ac5c4e76
DA
1187 /* enable GEM by default */
1188 dev_priv->has_gem = 1;
ac5c4e76 1189
9880b7a5 1190 dev->driver->get_vblank_counter = i915_get_vblank_counter;
42c2798b 1191 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
036a4a7d 1192 if (IS_G4X(dev) || IS_IGDNG(dev)) {
42c2798b 1193 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
9880b7a5 1194 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
42c2798b 1195 }
9880b7a5 1196
673a394b
EA
1197 i915_gem_load(dev);
1198
398c9cb2
KP
1199 /* Init HWS */
1200 if (!I915_NEED_GFX_HWS(dev)) {
1201 ret = i915_init_phys_hws(dev);
1202 if (ret != 0)
6644107d 1203 goto out_iomapfree;
398c9cb2 1204 }
ed4cb414 1205
7662c8bd
SL
1206 i915_get_mem_freq(dev);
1207
ed4cb414
EA
1208 /* On the 945G/GM, the chipset reports the MSI capability on the
1209 * integrated graphics even though the support isn't actually there
1210 * according to the published specs. It doesn't appear to function
1211 * correctly in testing on 945G.
1212 * This may be a side effect of MSI having been made available for PEG
1213 * and the registers being closely associated.
d1ed629f
KP
1214 *
1215 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1216 * be lost or delayed, but we use them anyways to avoid
1217 * stuck interrupts on some machines.
ed4cb414 1218 */
b60678a7 1219 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 1220 pci_enable_msi(dev->pdev);
ed4cb414
EA
1221
1222 spin_lock_init(&dev_priv->user_irq_lock);
63eeaf38 1223 spin_lock_init(&dev_priv->error_lock);
79e53945 1224 dev_priv->user_irq_refcount = 0;
ed4cb414 1225
52440211
KP
1226 ret = drm_vblank_init(dev, I915_NUM_PIPE);
1227
1228 if (ret) {
1229 (void) i915_driver_unload(dev);
1230 return ret;
1231 }
1232
79e53945
JB
1233 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1234 ret = i915_load_modeset_init(dev);
1235 if (ret < 0) {
1236 DRM_ERROR("failed to init modeset\n");
1237 goto out_rmmap;
1238 }
1239 }
1240
74a365b3 1241 /* Must be done after probing outputs */
e170b030
ZW
1242 /* FIXME: verify on IGDNG */
1243 if (!IS_IGDNG(dev))
1244 intel_opregion_init(dev, 0);
74a365b3 1245
79e53945
JB
1246 return 0;
1247
6644107d
VP
1248out_iomapfree:
1249 io_mapping_free(dev_priv->mm.gtt_mapping);
79e53945
JB
1250out_rmmap:
1251 iounmap(dev_priv->regs);
1252free_priv:
9a298b2a 1253 kfree(dev_priv);
ba8bbcf6
JB
1254 return ret;
1255}
1256
1257int i915_driver_unload(struct drm_device *dev)
1258{
1259 struct drm_i915_private *dev_priv = dev->dev_private;
1260
ab657db1
EA
1261 io_mapping_free(dev_priv->mm.gtt_mapping);
1262 if (dev_priv->mm.gtt_mtrr >= 0) {
1263 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
1264 dev->agp->agp_info.aper_size * 1024 * 1024);
1265 dev_priv->mm.gtt_mtrr = -1;
1266 }
1267
79e53945 1268 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
79e53945
JB
1269 drm_irq_uninstall(dev);
1270 }
1271
ed4cb414
EA
1272 if (dev->pdev->msi_enabled)
1273 pci_disable_msi(dev->pdev);
1274
3043c60c
EA
1275 if (dev_priv->regs != NULL)
1276 iounmap(dev_priv->regs);
ba8bbcf6 1277
e170b030
ZW
1278 if (!IS_IGDNG(dev))
1279 intel_opregion_free(dev, 0);
8ee1c3db 1280
79e53945
JB
1281 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1282 intel_modeset_cleanup(dev);
1283
71acb5eb
DA
1284 i915_gem_free_all_phys_object(dev);
1285
79e53945
JB
1286 mutex_lock(&dev->struct_mutex);
1287 i915_gem_cleanup_ringbuffer(dev);
1288 mutex_unlock(&dev->struct_mutex);
1289 drm_mm_takedown(&dev_priv->vram);
1290 i915_gem_lastclose(dev);
1291 }
1292
9a298b2a 1293 kfree(dev->dev_private);
ba8bbcf6 1294
22eae947
DA
1295 return 0;
1296}
1297
673a394b
EA
1298int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1299{
1300 struct drm_i915_file_private *i915_file_priv;
1301
be25ed9c 1302 DRM_DEBUG_DRIVER(I915_DRV, "\n");
673a394b 1303 i915_file_priv = (struct drm_i915_file_private *)
9a298b2a 1304 kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
673a394b
EA
1305
1306 if (!i915_file_priv)
1307 return -ENOMEM;
1308
1309 file_priv->driver_priv = i915_file_priv;
1310
b962442e 1311 INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
673a394b
EA
1312
1313 return 0;
1314}
1315
79e53945
JB
1316/**
1317 * i915_driver_lastclose - clean up after all DRM clients have exited
1318 * @dev: DRM device
1319 *
1320 * Take care of cleaning up after all DRM clients have exited. In the
1321 * mode setting case, we want to restore the kernel's initial mode (just
1322 * in case the last client left us in a bad state).
1323 *
1324 * Additionally, in the non-mode setting case, we'll tear down the AGP
1325 * and DMA structures, since the kernel won't be using them, and clea
1326 * up any GEM state.
1327 */
84b1fd10 1328void i915_driver_lastclose(struct drm_device * dev)
1da177e4 1329{
ba8bbcf6
JB
1330 drm_i915_private_t *dev_priv = dev->dev_private;
1331
79e53945
JB
1332 if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
1333 intelfb_restore();
144a75fa 1334 return;
79e53945 1335 }
144a75fa 1336
673a394b
EA
1337 i915_gem_lastclose(dev);
1338
ba8bbcf6 1339 if (dev_priv->agp_heap)
b5e89ed5 1340 i915_mem_takedown(&(dev_priv->agp_heap));
ba8bbcf6 1341
b5e89ed5 1342 i915_dma_cleanup(dev);
1da177e4
LT
1343}
1344
6c340eac 1345void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1346{
ba8bbcf6 1347 drm_i915_private_t *dev_priv = dev->dev_private;
b962442e 1348 i915_gem_release(dev, file_priv);
79e53945
JB
1349 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1350 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
1da177e4
LT
1351}
1352
673a394b
EA
1353void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
1354{
1355 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
1356
9a298b2a 1357 kfree(i915_file_priv);
673a394b
EA
1358}
1359
c153f45f
EA
1360struct drm_ioctl_desc i915_ioctls[] = {
1361 DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1362 DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1363 DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
1364 DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1365 DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1366 DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1367 DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
1368 DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1369 DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
1370 DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
1371 DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1372 DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
1373 DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
1374 DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
1375 DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
1376 DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
4b408939 1377 DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2bdf00b2 1378 DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
673a394b
EA
1379 DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1380 DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1381 DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1382 DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
1383 DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
2bdf00b2
DA
1384 DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1385 DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
673a394b
EA
1386 DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
1387 DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
1388 DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
1389 DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
de151cf6 1390 DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
673a394b
EA
1391 DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
1392 DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
1393 DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
1394 DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
5a125c3c 1395 DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
08d7b3d1 1396 DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
c94f7029
DA
1397};
1398
1399int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
cda17380
DA
1400
1401/**
1402 * Determine if the device really is AGP or not.
1403 *
1404 * All Intel graphics chipsets are treated as AGP, even if they are really
1405 * PCI-e.
1406 *
1407 * \param dev The device to be tested.
1408 *
1409 * \returns
1410 * A value of 1 is always retured to indictate every i9x5 is AGP.
1411 */
84b1fd10 1412int i915_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
1413{
1414 return 1;
1415}