]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/edac/Kconfig
scm: lower SCM_MAX_FD
[net-next-2.6.git] / drivers / edac / Kconfig
CommitLineData
da9bb1d2
AC
1#
2# EDAC Kconfig
4577ca55 3# Copyright (c) 2008 Doug Thompson www.softwarebitmaker.com
da9bb1d2
AC
4# Licensed and distributed under the GPL
5#
da9bb1d2 6
751cb5e5 7menuconfig EDAC
e24aca67 8 bool "EDAC (Error Detection And Correction) reporting"
e25df120 9 depends on HAS_IOMEM
4c6a1c13 10 depends on X86 || PPC
da9bb1d2
AC
11 help
12 EDAC is designed to report errors in the core system.
13 These are low-level errors that are reported in the CPU or
8cb2a398
DT
14 supporting chipset or other subsystems:
15 memory errors, cache errors, PCI errors, thermal throttling, etc..
16 If unsure, select 'Y'.
da9bb1d2 17
57c432b5
TS
18 If this code is reporting problems on your system, please
19 see the EDAC project web pages for more information at:
20
21 <http://bluesmoke.sourceforge.net/>
22
23 and:
24
25 <http://buttersideup.com/edacwiki>
26
27 There is also a mailing list for the EDAC project, which can
28 be found via the sourceforge page.
29
751cb5e5 30if EDAC
da9bb1d2
AC
31
32comment "Reporting subsystems"
da9bb1d2
AC
33
34config EDAC_DEBUG
35 bool "Debugging"
da9bb1d2
AC
36 help
37 This turns on debugging information for the entire EDAC
38 sub-system. You can insert module with "debug_level=x", current
39 there're four debug levels (x=0,1,2,3 from low to high).
40 Usually you should select 'N'.
41
9cdeb404 42config EDAC_DECODE_MCE
0d18b2e3
BP
43 tristate "Decode MCEs in human-readable form (only on AMD for now)"
44 depends on CPU_SUP_AMD && X86_MCE
45 default y
46 ---help---
47 Enable this option if you want to decode Machine Check Exceptions
48 occuring on your machine in human-readable form.
49
50 You should definitely say Y here in case you want to decode MCEs
51 which occur really early upon boot, before the module infrastructure
52 has been initialized.
53
9cdeb404
BP
54config EDAC_MCE_INJ
55 tristate "Simple MCE injection interface over /sysfs"
56 depends on EDAC_DECODE_MCE
57 default n
58 help
59 This is a simple interface to inject MCEs over /sysfs and test
60 the MCE decoding code in EDAC.
61
62 This is currently AMD-only.
63
da9bb1d2
AC
64config EDAC_MM_EDAC
65 tristate "Main Memory EDAC (Error Detection And Correction) reporting"
da9bb1d2
AC
66 help
67 Some systems are able to detect and correct errors in main
68 memory. EDAC can report statistics on memory error
69 detection and correction (EDAC - or commonly referred to ECC
70 errors). EDAC will also try to decode where these errors
71 occurred so that a particular failing memory module can be
72 replaced. If unsure, select 'Y'.
73
696e409d 74config EDAC_MCE
963c5ba3 75 bool
696e409d 76
7d6034d3
DT
77config EDAC_AMD64
78 tristate "AMD64 (Opteron, Athlon64) K8, F10h, F11h"
23ac4ae8 79 depends on EDAC_MM_EDAC && AMD_NB && X86_64 && PCI && EDAC_DECODE_MCE
7d6034d3 80 help
3d373290
BP
81 Support for error detection and correction on the AMD 64
82 Families of Memory Controllers (K8, F10h and F11h)
7d6034d3
DT
83
84config EDAC_AMD64_ERROR_INJECTION
9cdeb404 85 bool "Sysfs HW Error injection facilities"
7d6034d3
DT
86 depends on EDAC_AMD64
87 help
88 Recent Opterons (Family 10h and later) provide for Memory Error
89 Injection into the ECC detection circuits. The amd64_edac module
90 allows the operator/user to inject Uncorrectable and Correctable
91 errors into DRAM.
92
93 When enabled, in each of the respective memory controller directories
94 (/sys/devices/system/edac/mc/mcX), there are 3 input files:
95
96 - inject_section (0..3, 16-byte section of 64-byte cacheline),
97 - inject_word (0..8, 16-bit word of 16-byte section),
98 - inject_ecc_vector (hex ecc vector: select bits of inject word)
99
100 In addition, there are two control files, inject_read and inject_write,
101 which trigger the DRAM ECC Read and Write respectively.
da9bb1d2
AC
102
103config EDAC_AMD76X
104 tristate "AMD 76x (760, 762, 768)"
90cbc45b 105 depends on EDAC_MM_EDAC && PCI && X86_32
da9bb1d2
AC
106 help
107 Support for error detection and correction on the AMD 76x
108 series of chipsets used with the Athlon processor.
109
110config EDAC_E7XXX
111 tristate "Intel e7xxx (e7205, e7500, e7501, e7505)"
39f1d8d3 112 depends on EDAC_MM_EDAC && PCI && X86_32
da9bb1d2
AC
113 help
114 Support for error detection and correction on the Intel
115 E7205, E7500, E7501 and E7505 server chipsets.
116
117config EDAC_E752X
5135b797 118 tristate "Intel e752x (e7520, e7525, e7320) and 3100"
da960a6a 119 depends on EDAC_MM_EDAC && PCI && X86 && HOTPLUG
da9bb1d2
AC
120 help
121 Support for error detection and correction on the Intel
122 E7520, E7525, E7320 server chipsets.
123
5a2c675c
TS
124config EDAC_I82443BXGX
125 tristate "Intel 82443BX/GX (440BX/GX)"
126 depends on EDAC_MM_EDAC && PCI && X86_32
28f96eea 127 depends on BROKEN
5a2c675c
TS
128 help
129 Support for error detection and correction on the Intel
130 82443BX/GX memory controllers (440BX/GX chipsets).
131
da9bb1d2
AC
132config EDAC_I82875P
133 tristate "Intel 82875p (D82875P, E7210)"
39f1d8d3 134 depends on EDAC_MM_EDAC && PCI && X86_32
da9bb1d2
AC
135 help
136 Support for error detection and correction on the Intel
137 DP82785P and E7210 server chipsets.
138
420390f0
RD
139config EDAC_I82975X
140 tristate "Intel 82975x (D82975x)"
141 depends on EDAC_MM_EDAC && PCI && X86
142 help
143 Support for error detection and correction on the Intel
144 DP82975x server chipsets.
145
535c6a53
JU
146config EDAC_I3000
147 tristate "Intel 3000/3010"
f5c0454c 148 depends on EDAC_MM_EDAC && PCI && X86
535c6a53
JU
149 help
150 Support for error detection and correction on the Intel
151 3000 and 3010 server chipsets.
152
dd8ef1db
JU
153config EDAC_I3200
154 tristate "Intel 3200"
155 depends on EDAC_MM_EDAC && PCI && X86 && EXPERIMENTAL
156 help
157 Support for error detection and correction on the Intel
158 3200 and 3210 server chipsets.
159
df8bc08c
HM
160config EDAC_X38
161 tristate "Intel X38"
162 depends on EDAC_MM_EDAC && PCI && X86
163 help
164 Support for error detection and correction on the Intel
165 X38 server chipsets.
166
920c8df6
MCC
167config EDAC_I5400
168 tristate "Intel 5400 (Seaburg) chipsets"
169 depends on EDAC_MM_EDAC && PCI && X86
170 help
171 Support for error detection and correction the Intel
172 i5400 MCH chipset (Seaburg).
173
a0c36a1f
MCC
174config EDAC_I7CORE
175 tristate "Intel i7 Core (Nehalem) processors"
176 depends on EDAC_MM_EDAC && PCI && X86
696e409d 177 select EDAC_MCE
a0c36a1f
MCC
178 help
179 Support for error detection and correction the Intel
696e409d
MCC
180 i7 Core (Nehalem) Integrated Memory Controller that exists on
181 newer processors like i7 Core, i7 Core Extreme, Xeon 35xx
182 and Xeon 55xx processors.
a0c36a1f 183
da9bb1d2
AC
184config EDAC_I82860
185 tristate "Intel 82860"
39f1d8d3 186 depends on EDAC_MM_EDAC && PCI && X86_32
da9bb1d2
AC
187 help
188 Support for error detection and correction on the Intel
189 82860 chipset.
190
191config EDAC_R82600
192 tristate "Radisys 82600 embedded chipset"
39f1d8d3 193 depends on EDAC_MM_EDAC && PCI && X86_32
da9bb1d2
AC
194 help
195 Support for error detection and correction on the Radisys
196 82600 embedded chipset.
197
eb60705a
EW
198config EDAC_I5000
199 tristate "Intel Greencreek/Blackford chipset"
200 depends on EDAC_MM_EDAC && X86 && PCI
201 help
202 Support for error detection and correction the Intel
203 Greekcreek/Blackford chipsets.
204
8f421c59
AJ
205config EDAC_I5100
206 tristate "Intel San Clemente MCH"
207 depends on EDAC_MM_EDAC && X86 && PCI
208 help
209 Support for error detection and correction the Intel
210 San Clemente MCH.
211
fcaf780b
MCC
212config EDAC_I7300
213 tristate "Intel Clarksboro MCH"
214 depends on EDAC_MM_EDAC && X86 && PCI
215 help
216 Support for error detection and correction the Intel
217 Clarksboro MCH (Intel 7300 chipset).
218
a9a753d5 219config EDAC_MPC85XX
b4846251 220 tristate "Freescale MPC83xx / MPC85xx"
1cd8521e 221 depends on EDAC_MM_EDAC && FSL_SOC && (PPC_83xx || PPC_85xx)
a9a753d5
DJ
222 help
223 Support for error detection and correction on the Freescale
b4846251 224 MPC8349, MPC8560, MPC8540, MPC8548
a9a753d5 225
4f4aeeab
DJ
226config EDAC_MV64X60
227 tristate "Marvell MV64x60"
228 depends on EDAC_MM_EDAC && MV64X60
229 help
230 Support for error detection and correction on the Marvell
231 MV64360 and MV64460 chipsets.
232
7d8536fb
EM
233config EDAC_PASEMI
234 tristate "PA Semi PWRficient"
235 depends on EDAC_MM_EDAC && PCI
ddcc3050 236 depends on PPC_PASEMI
7d8536fb
EM
237 help
238 Support for error detection and correction on PA Semi
239 PWRficient.
240
48764e41
BH
241config EDAC_CELL
242 tristate "Cell Broadband Engine memory controller"
def434c2 243 depends on EDAC_MM_EDAC && PPC_CELL_COMMON
48764e41
BH
244 help
245 Support for error detection and correction on the
246 Cell Broadband Engine internal memory controller
247 on platform without a hypervisor
7d8536fb 248
dba7a77c
GE
249config EDAC_PPC4XX
250 tristate "PPC4xx IBM DDR2 Memory Controller"
251 depends on EDAC_MM_EDAC && 4xx
252 help
253 This enables support for EDAC on the ECC memory used
254 with the IBM DDR2 memory controller found in various
255 PowerPC 4xx embedded processors such as the 405EX[r],
256 440SP, 440SPe, 460EX, 460GT and 460SX.
257
e8765584
HC
258config EDAC_AMD8131
259 tristate "AMD8131 HyperTransport PCI-X Tunnel"
715fe7af 260 depends on EDAC_MM_EDAC && PCI && PPC_MAPLE
e8765584
HC
261 help
262 Support for error detection and correction on the
263 AMD8131 HyperTransport PCI-X Tunnel chip.
715fe7af
HC
264 Note, add more Kconfig dependency if it's adopted
265 on some machine other than Maple.
e8765584 266
58b4ce6f
HC
267config EDAC_AMD8111
268 tristate "AMD8111 HyperTransport I/O Hub"
715fe7af 269 depends on EDAC_MM_EDAC && PCI && PPC_MAPLE
58b4ce6f
HC
270 help
271 Support for error detection and correction on the
272 AMD8111 HyperTransport I/O Hub chip.
715fe7af
HC
273 Note, add more Kconfig dependency if it's adopted
274 on some machine other than Maple.
58b4ce6f 275
2a9036af
HC
276config EDAC_CPC925
277 tristate "IBM CPC925 Memory Controller (PPC970FX)"
278 depends on EDAC_MM_EDAC && PPC64
279 help
280 Support for error detection and correction on the
281 IBM CPC925 Bridge and Memory Controller, which is
282 a companion chip to the PowerPC 970 family of
283 processors.
284
751cb5e5 285endif # EDAC