]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/char/drm/i915_drm.h
i915: add new pciids for 945GME, 965GME/GLE
[net-next-2.6.git] / drivers / char / drm / i915_drm.h
CommitLineData
0d6aa60b 1/*
bc54fd1a
DA
2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
0d6aa60b 25 */
bc54fd1a 26
1da177e4
LT
27#ifndef _I915_DRM_H_
28#define _I915_DRM_H_
29
30/* Please note that modifications to all structs defined here are
31 * subject to backwards-compatibility constraints.
32 */
33
34#include "drm.h"
35
36/* Each region is a minimum of 16k, and there are at most 255 of them.
37 */
38#define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
39 * of chars for next/prev indices */
40#define I915_LOG_MIN_TEX_REGION_SIZE 14
41
42typedef struct _drm_i915_init {
43 enum {
44 I915_INIT_DMA = 0x01,
45 I915_CLEANUP_DMA = 0x02,
46 I915_RESUME_DMA = 0x03
47 } func;
48 unsigned int mmio_offset;
49 int sarea_priv_offset;
50 unsigned int ring_start;
51 unsigned int ring_end;
52 unsigned int ring_size;
53 unsigned int front_offset;
54 unsigned int back_offset;
55 unsigned int depth_offset;
56 unsigned int w;
57 unsigned int h;
58 unsigned int pitch;
59 unsigned int pitch_bits;
60 unsigned int back_pitch;
61 unsigned int depth_pitch;
62 unsigned int cpp;
63 unsigned int chipset;
64} drm_i915_init_t;
65
66typedef struct _drm_i915_sarea {
67 drm_tex_region_t texList[I915_NR_TEX_REGIONS + 1];
68 int last_upload; /* last time texture was uploaded */
69 int last_enqueue; /* last time a buffer was enqueued */
70 int last_dispatch; /* age of the most recently dispatched buffer */
71 int ctxOwner; /* last context to upload state */
72 int texAge;
73 int pf_enabled; /* is pageflipping allowed? */
74 int pf_active;
75 int pf_current_page; /* which buffer is being displayed? */
76 int perf_boxes; /* performance boxes to be displayed */
de227f5f
DA
77 int width, height; /* screen size in pixels */
78
79 drm_handle_t front_handle;
80 int front_offset;
81 int front_size;
82
83 drm_handle_t back_handle;
84 int back_offset;
85 int back_size;
86
87 drm_handle_t depth_handle;
88 int depth_offset;
89 int depth_size;
90
91 drm_handle_t tex_handle;
92 int tex_offset;
93 int tex_size;
94 int log_tex_granularity;
95 int pitch;
96 int rotation; /* 0, 90, 180 or 270 */
97 int rotated_offset;
98 int rotated_size;
99 int rotated_pitch;
100 int virtualX, virtualY;
c29b669c
AH
101
102 unsigned int front_tiled;
103 unsigned int back_tiled;
104 unsigned int depth_tiled;
105 unsigned int rotated_tiled;
106 unsigned int rotated2_tiled;
376642cf
MD
107
108 int pipeA_x;
109 int pipeA_y;
110 int pipeA_w;
111 int pipeA_h;
112 int pipeB_x;
113 int pipeB_y;
114 int pipeB_w;
115 int pipeB_h;
1da177e4
LT
116} drm_i915_sarea_t;
117
118/* Flags for perf_boxes
119 */
120#define I915_BOX_RING_EMPTY 0x1
121#define I915_BOX_FLIP 0x2
122#define I915_BOX_WAIT 0x4
123#define I915_BOX_TEXTURE_LOAD 0x8
124#define I915_BOX_LOST_CONTEXT 0x10
125
126/* I915 specific ioctls
127 * The device specific ioctl range is 0x40 to 0x79.
128 */
129#define DRM_I915_INIT 0x00
130#define DRM_I915_FLUSH 0x01
131#define DRM_I915_FLIP 0x02
132#define DRM_I915_BATCHBUFFER 0x03
133#define DRM_I915_IRQ_EMIT 0x04
134#define DRM_I915_IRQ_WAIT 0x05
135#define DRM_I915_GETPARAM 0x06
136#define DRM_I915_SETPARAM 0x07
137#define DRM_I915_ALLOC 0x08
138#define DRM_I915_FREE 0x09
139#define DRM_I915_INIT_HEAP 0x0a
140#define DRM_I915_CMDBUFFER 0x0b
de227f5f 141#define DRM_I915_DESTROY_HEAP 0x0c
702880f2
DA
142#define DRM_I915_SET_VBLANK_PIPE 0x0d
143#define DRM_I915_GET_VBLANK_PIPE 0x0e
a6b54f3f 144#define DRM_I915_VBLANK_SWAP 0x0f
1da177e4
LT
145
146#define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
147#define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
148#define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
149#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
150#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
151#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
152#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
153#define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
154#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
155#define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
156#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
157#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
de227f5f 158#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
702880f2
DA
159#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
160#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
541f29aa 161#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
1da177e4
LT
162
163/* Allow drivers to submit batchbuffers directly to hardware, relying
164 * on the security mechanisms provided by hardware.
165 */
166typedef struct _drm_i915_batchbuffer {
167 int start; /* agp offset */
168 int used; /* nr bytes in use */
169 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
170 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
171 int num_cliprects; /* mulitpass with multiple cliprects? */
172 drm_clip_rect_t __user *cliprects; /* pointer to userspace cliprects */
173} drm_i915_batchbuffer_t;
174
175/* As above, but pass a pointer to userspace buffer which can be
176 * validated by the kernel prior to sending to hardware.
177 */
178typedef struct _drm_i915_cmdbuffer {
179 char __user *buf; /* pointer to userspace command buffer */
180 int sz; /* nr bytes in buf */
181 int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
182 int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
183 int num_cliprects; /* mulitpass with multiple cliprects? */
184 drm_clip_rect_t __user *cliprects; /* pointer to userspace cliprects */
185} drm_i915_cmdbuffer_t;
186
187/* Userspace can request & wait on irq's:
188 */
189typedef struct drm_i915_irq_emit {
190 int __user *irq_seq;
191} drm_i915_irq_emit_t;
192
193typedef struct drm_i915_irq_wait {
194 int irq_seq;
195} drm_i915_irq_wait_t;
196
197/* Ioctl to query kernel params:
198 */
199#define I915_PARAM_IRQ_ACTIVE 1
200#define I915_PARAM_ALLOW_BATCHBUFFER 2
0d6aa60b 201#define I915_PARAM_LAST_DISPATCH 3
1da177e4
LT
202
203typedef struct drm_i915_getparam {
204 int param;
205 int __user *value;
206} drm_i915_getparam_t;
207
208/* Ioctl to set kernel params:
209 */
210#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
211#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
212#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
213
214typedef struct drm_i915_setparam {
215 int param;
216 int value;
217} drm_i915_setparam_t;
218
219/* A memory manager for regions of shared memory:
220 */
221#define I915_MEM_REGION_AGP 1
222
223typedef struct drm_i915_mem_alloc {
224 int region;
225 int alignment;
226 int size;
227 int __user *region_offset; /* offset from start of fb or agp */
228} drm_i915_mem_alloc_t;
229
230typedef struct drm_i915_mem_free {
231 int region;
232 int region_offset;
233} drm_i915_mem_free_t;
234
235typedef struct drm_i915_mem_init_heap {
236 int region;
237 int size;
238 int start;
239} drm_i915_mem_init_heap_t;
240
de227f5f
DA
241/* Allow memory manager to be torn down and re-initialized (eg on
242 * rotate):
243 */
244typedef struct drm_i915_mem_destroy_heap {
245 int region;
246} drm_i915_mem_destroy_heap_t;
247
702880f2
DA
248/* Allow X server to configure which pipes to monitor for vblank signals
249 */
250#define DRM_I915_VBLANK_PIPE_A 1
251#define DRM_I915_VBLANK_PIPE_B 2
252
253typedef struct drm_i915_vblank_pipe {
254 int pipe;
255} drm_i915_vblank_pipe_t;
256
a6b54f3f
MD
257/* Schedule buffer swap at given vertical blank:
258 */
259typedef struct drm_i915_vblank_swap {
260 drm_drawable_t drawable;
541f29aa 261 drm_vblank_seq_type_t seqtype;
a6b54f3f
MD
262 unsigned int sequence;
263} drm_i915_vblank_swap_t;
264
1da177e4 265#endif /* _I915_DRM_H_ */