]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/block/xsysace.c
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/penberg...
[net-next-2.6.git] / drivers / block / xsysace.c
CommitLineData
74489a91
GL
1/*
2 * Xilinx SystemACE device driver
3 *
4 * Copyright 2007 Secret Lab Technologies Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 */
10
11/*
12 * The SystemACE chip is designed to configure FPGAs by loading an FPGA
13 * bitstream from a file on a CF card and squirting it into FPGAs connected
14 * to the SystemACE JTAG chain. It also has the advantage of providing an
15 * MPU interface which can be used to control the FPGA configuration process
16 * and to use the attached CF card for general purpose storage.
17 *
18 * This driver is a block device driver for the SystemACE.
19 *
20 * Initialization:
21 * The driver registers itself as a platform_device driver at module
22 * load time. The platform bus will take care of calling the
23 * ace_probe() method for all SystemACE instances in the system. Any
24 * number of SystemACE instances are supported. ace_probe() calls
25 * ace_setup() which initialized all data structures, reads the CF
26 * id structure and registers the device.
27 *
28 * Processing:
29 * Just about all of the heavy lifting in this driver is performed by
30 * a Finite State Machine (FSM). The driver needs to wait on a number
31 * of events; some raised by interrupts, some which need to be polled
32 * for. Describing all of the behaviour in a FSM seems to be the
33 * easiest way to keep the complexity low and make it easy to
34 * understand what the driver is doing. If the block ops or the
35 * request function need to interact with the hardware, then they
36 * simply need to flag the request and kick of FSM processing.
37 *
38 * The FSM itself is atomic-safe code which can be run from any
39 * context. The general process flow is:
40 * 1. obtain the ace->lock spinlock.
41 * 2. loop on ace_fsm_dostate() until the ace->fsm_continue flag is
42 * cleared.
43 * 3. release the lock.
44 *
45 * Individual states do not sleep in any way. If a condition needs to
46 * be waited for then the state much clear the fsm_continue flag and
47 * either schedule the FSM to be run again at a later time, or expect
48 * an interrupt to call the FSM when the desired condition is met.
49 *
50 * In normal operation, the FSM is processed at interrupt context
51 * either when the driver's tasklet is scheduled, or when an irq is
52 * raised by the hardware. The tasklet can be scheduled at any time.
53 * The request method in particular schedules the tasklet when a new
54 * request has been indicated by the block layer. Once started, the
55 * FSM proceeds as far as it can processing the request until it
56 * needs on a hardware event. At this point, it must yield execution.
57 *
58 * A state has two options when yielding execution:
59 * 1. ace_fsm_yield()
60 * - Call if need to poll for event.
61 * - clears the fsm_continue flag to exit the processing loop
62 * - reschedules the tasklet to run again as soon as possible
63 * 2. ace_fsm_yieldirq()
64 * - Call if an irq is expected from the HW
65 * - clears the fsm_continue flag to exit the processing loop
66 * - does not reschedule the tasklet so the FSM will not be processed
67 * again until an irq is received.
68 * After calling a yield function, the state must return control back
69 * to the FSM main loop.
70 *
71 * Additionally, the driver maintains a kernel timer which can process
72 * the FSM. If the FSM gets stalled, typically due to a missed
73 * interrupt, then the kernel timer will expire and the driver can
74 * continue where it left off.
75 *
76 * To Do:
77 * - Add FPGA configuration control interface.
78 * - Request major number from lanana
79 */
80
81#undef DEBUG
82
83#include <linux/module.h>
84#include <linux/ctype.h>
85#include <linux/init.h>
86#include <linux/interrupt.h>
87#include <linux/errno.h>
88#include <linux/kernel.h>
89#include <linux/delay.h>
90#include <linux/slab.h>
91#include <linux/blkdev.h>
92#include <linux/hdreg.h>
93#include <linux/platform_device.h>
95e896c3
GL
94#if defined(CONFIG_OF)
95#include <linux/of_device.h>
96#include <linux/of_platform.h>
97#endif
74489a91
GL
98
99MODULE_AUTHOR("Grant Likely <grant.likely@secretlab.ca>");
100MODULE_DESCRIPTION("Xilinx SystemACE device driver");
101MODULE_LICENSE("GPL");
102
103/* SystemACE register definitions */
104#define ACE_BUSMODE (0x00)
105
106#define ACE_STATUS (0x04)
107#define ACE_STATUS_CFGLOCK (0x00000001)
108#define ACE_STATUS_MPULOCK (0x00000002)
109#define ACE_STATUS_CFGERROR (0x00000004) /* config controller error */
110#define ACE_STATUS_CFCERROR (0x00000008) /* CF controller error */
111#define ACE_STATUS_CFDETECT (0x00000010)
112#define ACE_STATUS_DATABUFRDY (0x00000020)
113#define ACE_STATUS_DATABUFMODE (0x00000040)
114#define ACE_STATUS_CFGDONE (0x00000080)
115#define ACE_STATUS_RDYFORCFCMD (0x00000100)
116#define ACE_STATUS_CFGMODEPIN (0x00000200)
117#define ACE_STATUS_CFGADDR_MASK (0x0000e000)
118#define ACE_STATUS_CFBSY (0x00020000)
119#define ACE_STATUS_CFRDY (0x00040000)
120#define ACE_STATUS_CFDWF (0x00080000)
121#define ACE_STATUS_CFDSC (0x00100000)
122#define ACE_STATUS_CFDRQ (0x00200000)
123#define ACE_STATUS_CFCORR (0x00400000)
124#define ACE_STATUS_CFERR (0x00800000)
125
126#define ACE_ERROR (0x08)
127#define ACE_CFGLBA (0x0c)
128#define ACE_MPULBA (0x10)
129
130#define ACE_SECCNTCMD (0x14)
131#define ACE_SECCNTCMD_RESET (0x0100)
132#define ACE_SECCNTCMD_IDENTIFY (0x0200)
133#define ACE_SECCNTCMD_READ_DATA (0x0300)
134#define ACE_SECCNTCMD_WRITE_DATA (0x0400)
135#define ACE_SECCNTCMD_ABORT (0x0600)
136
137#define ACE_VERSION (0x16)
138#define ACE_VERSION_REVISION_MASK (0x00FF)
139#define ACE_VERSION_MINOR_MASK (0x0F00)
140#define ACE_VERSION_MAJOR_MASK (0xF000)
141
142#define ACE_CTRL (0x18)
143#define ACE_CTRL_FORCELOCKREQ (0x0001)
144#define ACE_CTRL_LOCKREQ (0x0002)
145#define ACE_CTRL_FORCECFGADDR (0x0004)
146#define ACE_CTRL_FORCECFGMODE (0x0008)
147#define ACE_CTRL_CFGMODE (0x0010)
148#define ACE_CTRL_CFGSTART (0x0020)
149#define ACE_CTRL_CFGSEL (0x0040)
150#define ACE_CTRL_CFGRESET (0x0080)
151#define ACE_CTRL_DATABUFRDYIRQ (0x0100)
152#define ACE_CTRL_ERRORIRQ (0x0200)
153#define ACE_CTRL_CFGDONEIRQ (0x0400)
154#define ACE_CTRL_RESETIRQ (0x0800)
155#define ACE_CTRL_CFGPROG (0x1000)
156#define ACE_CTRL_CFGADDR_MASK (0xe000)
157
158#define ACE_FATSTAT (0x1c)
159
160#define ACE_NUM_MINORS 16
161#define ACE_SECTOR_SIZE (512)
162#define ACE_FIFO_SIZE (32)
163#define ACE_BUF_PER_SECTOR (ACE_SECTOR_SIZE / ACE_FIFO_SIZE)
164
4a24d861
GL
165#define ACE_BUS_WIDTH_8 0
166#define ACE_BUS_WIDTH_16 1
167
74489a91
GL
168struct ace_reg_ops;
169
170struct ace_device {
171 /* driver state data */
172 int id;
173 int media_change;
174 int users;
175 struct list_head list;
176
177 /* finite state machine data */
178 struct tasklet_struct fsm_tasklet;
179 uint fsm_task; /* Current activity (ACE_TASK_*) */
180 uint fsm_state; /* Current state (ACE_FSM_STATE_*) */
181 uint fsm_continue_flag; /* cleared to exit FSM mainloop */
182 uint fsm_iter_num;
183 struct timer_list stall_timer;
184
185 /* Transfer state/result, use for both id and block request */
186 struct request *req; /* request being processed */
187 void *data_ptr; /* pointer to I/O buffer */
188 int data_count; /* number of buffers remaining */
189 int data_result; /* Result of transfer; 0 := success */
190
191 int id_req_count; /* count of id requests */
192 int id_result;
193 struct completion id_completion; /* used when id req finishes */
194 int in_irq;
195
196 /* Details of hardware device */
c14464bf 197 resource_size_t physaddr;
b5515d86 198 void __iomem *baseaddr;
74489a91
GL
199 int irq;
200 int bus_width; /* 0 := 8 bit; 1 := 16 bit */
201 struct ace_reg_ops *reg_ops;
202 int lock_count;
203
204 /* Block device data structures */
205 spinlock_t lock;
206 struct device *dev;
207 struct request_queue *queue;
208 struct gendisk *gd;
209
210 /* Inserted CF card parameters */
211 struct hd_driveid cf_id;
212};
213
214static int ace_major;
215
216/* ---------------------------------------------------------------------
217 * Low level register access
218 */
219
220struct ace_reg_ops {
221 u16(*in) (struct ace_device * ace, int reg);
222 void (*out) (struct ace_device * ace, int reg, u16 val);
223 void (*datain) (struct ace_device * ace);
224 void (*dataout) (struct ace_device * ace);
225};
226
227/* 8 Bit bus width */
228static u16 ace_in_8(struct ace_device *ace, int reg)
229{
b5515d86 230 void __iomem *r = ace->baseaddr + reg;
74489a91
GL
231 return in_8(r) | (in_8(r + 1) << 8);
232}
233
234static void ace_out_8(struct ace_device *ace, int reg, u16 val)
235{
b5515d86 236 void __iomem *r = ace->baseaddr + reg;
74489a91
GL
237 out_8(r, val);
238 out_8(r + 1, val >> 8);
239}
240
241static void ace_datain_8(struct ace_device *ace)
242{
b5515d86 243 void __iomem *r = ace->baseaddr + 0x40;
74489a91
GL
244 u8 *dst = ace->data_ptr;
245 int i = ACE_FIFO_SIZE;
246 while (i--)
247 *dst++ = in_8(r++);
248 ace->data_ptr = dst;
249}
250
251static void ace_dataout_8(struct ace_device *ace)
252{
b5515d86 253 void __iomem *r = ace->baseaddr + 0x40;
74489a91
GL
254 u8 *src = ace->data_ptr;
255 int i = ACE_FIFO_SIZE;
256 while (i--)
257 out_8(r++, *src++);
258 ace->data_ptr = src;
259}
260
261static struct ace_reg_ops ace_reg_8_ops = {
262 .in = ace_in_8,
263 .out = ace_out_8,
264 .datain = ace_datain_8,
265 .dataout = ace_dataout_8,
266};
267
268/* 16 bit big endian bus attachment */
269static u16 ace_in_be16(struct ace_device *ace, int reg)
270{
271 return in_be16(ace->baseaddr + reg);
272}
273
274static void ace_out_be16(struct ace_device *ace, int reg, u16 val)
275{
276 out_be16(ace->baseaddr + reg, val);
277}
278
279static void ace_datain_be16(struct ace_device *ace)
280{
281 int i = ACE_FIFO_SIZE / 2;
282 u16 *dst = ace->data_ptr;
283 while (i--)
284 *dst++ = in_le16(ace->baseaddr + 0x40);
285 ace->data_ptr = dst;
286}
287
288static void ace_dataout_be16(struct ace_device *ace)
289{
290 int i = ACE_FIFO_SIZE / 2;
291 u16 *src = ace->data_ptr;
292 while (i--)
293 out_le16(ace->baseaddr + 0x40, *src++);
294 ace->data_ptr = src;
295}
296
297/* 16 bit little endian bus attachment */
298static u16 ace_in_le16(struct ace_device *ace, int reg)
299{
300 return in_le16(ace->baseaddr + reg);
301}
302
303static void ace_out_le16(struct ace_device *ace, int reg, u16 val)
304{
305 out_le16(ace->baseaddr + reg, val);
306}
307
308static void ace_datain_le16(struct ace_device *ace)
309{
310 int i = ACE_FIFO_SIZE / 2;
311 u16 *dst = ace->data_ptr;
312 while (i--)
313 *dst++ = in_be16(ace->baseaddr + 0x40);
314 ace->data_ptr = dst;
315}
316
317static void ace_dataout_le16(struct ace_device *ace)
318{
319 int i = ACE_FIFO_SIZE / 2;
320 u16 *src = ace->data_ptr;
321 while (i--)
322 out_be16(ace->baseaddr + 0x40, *src++);
323 ace->data_ptr = src;
324}
325
326static struct ace_reg_ops ace_reg_be16_ops = {
327 .in = ace_in_be16,
328 .out = ace_out_be16,
329 .datain = ace_datain_be16,
330 .dataout = ace_dataout_be16,
331};
332
333static struct ace_reg_ops ace_reg_le16_ops = {
334 .in = ace_in_le16,
335 .out = ace_out_le16,
336 .datain = ace_datain_le16,
337 .dataout = ace_dataout_le16,
338};
339
340static inline u16 ace_in(struct ace_device *ace, int reg)
341{
342 return ace->reg_ops->in(ace, reg);
343}
344
345static inline u32 ace_in32(struct ace_device *ace, int reg)
346{
347 return ace_in(ace, reg) | (ace_in(ace, reg + 2) << 16);
348}
349
350static inline void ace_out(struct ace_device *ace, int reg, u16 val)
351{
352 ace->reg_ops->out(ace, reg, val);
353}
354
355static inline void ace_out32(struct ace_device *ace, int reg, u32 val)
356{
357 ace_out(ace, reg, val);
358 ace_out(ace, reg + 2, val >> 16);
359}
360
361/* ---------------------------------------------------------------------
362 * Debug support functions
363 */
364
365#if defined(DEBUG)
366static void ace_dump_mem(void *base, int len)
367{
368 const char *ptr = base;
369 int i, j;
370
371 for (i = 0; i < len; i += 16) {
372 printk(KERN_INFO "%.8x:", i);
373 for (j = 0; j < 16; j++) {
374 if (!(j % 4))
375 printk(" ");
376 printk("%.2x", ptr[i + j]);
377 }
378 printk(" ");
379 for (j = 0; j < 16; j++)
380 printk("%c", isprint(ptr[i + j]) ? ptr[i + j] : '.');
381 printk("\n");
382 }
383}
384#else
385static inline void ace_dump_mem(void *base, int len)
386{
387}
388#endif
389
390static void ace_dump_regs(struct ace_device *ace)
391{
392 dev_info(ace->dev, " ctrl: %.8x seccnt/cmd: %.4x ver:%.4x\n"
898eb71c
JP
393 KERN_INFO " status:%.8x mpu_lba:%.8x busmode:%4x\n"
394 KERN_INFO " error: %.8x cfg_lba:%.8x fatstat:%.4x\n",
74489a91
GL
395 ace_in32(ace, ACE_CTRL),
396 ace_in(ace, ACE_SECCNTCMD),
397 ace_in(ace, ACE_VERSION),
398 ace_in32(ace, ACE_STATUS),
399 ace_in32(ace, ACE_MPULBA),
400 ace_in(ace, ACE_BUSMODE),
401 ace_in32(ace, ACE_ERROR),
402 ace_in32(ace, ACE_CFGLBA), ace_in(ace, ACE_FATSTAT));
403}
404
405void ace_fix_driveid(struct hd_driveid *id)
406{
407#if defined(__BIG_ENDIAN)
408 u16 *buf = (void *)id;
409 int i;
410
411 /* All half words have wrong byte order; swap the bytes */
412 for (i = 0; i < sizeof(struct hd_driveid); i += 2, buf++)
413 *buf = le16_to_cpu(*buf);
414
415 /* Some of the data values are 32bit; swap the half words */
416 id->lba_capacity = ((id->lba_capacity >> 16) & 0x0000FFFF) |
417 ((id->lba_capacity << 16) & 0xFFFF0000);
418 id->spg = ((id->spg >> 16) & 0x0000FFFF) |
419 ((id->spg << 16) & 0xFFFF0000);
420#endif
421}
422
423/* ---------------------------------------------------------------------
424 * Finite State Machine (FSM) implementation
425 */
426
427/* FSM tasks; used to direct state transitions */
428#define ACE_TASK_IDLE 0
429#define ACE_TASK_IDENTIFY 1
430#define ACE_TASK_READ 2
431#define ACE_TASK_WRITE 3
432#define ACE_FSM_NUM_TASKS 4
433
434/* FSM state definitions */
435#define ACE_FSM_STATE_IDLE 0
436#define ACE_FSM_STATE_REQ_LOCK 1
437#define ACE_FSM_STATE_WAIT_LOCK 2
438#define ACE_FSM_STATE_WAIT_CFREADY 3
439#define ACE_FSM_STATE_IDENTIFY_PREPARE 4
440#define ACE_FSM_STATE_IDENTIFY_TRANSFER 5
441#define ACE_FSM_STATE_IDENTIFY_COMPLETE 6
442#define ACE_FSM_STATE_REQ_PREPARE 7
443#define ACE_FSM_STATE_REQ_TRANSFER 8
444#define ACE_FSM_STATE_REQ_COMPLETE 9
445#define ACE_FSM_STATE_ERROR 10
446#define ACE_FSM_NUM_STATES 11
447
448/* Set flag to exit FSM loop and reschedule tasklet */
449static inline void ace_fsm_yield(struct ace_device *ace)
450{
451 dev_dbg(ace->dev, "ace_fsm_yield()\n");
452 tasklet_schedule(&ace->fsm_tasklet);
453 ace->fsm_continue_flag = 0;
454}
455
456/* Set flag to exit FSM loop and wait for IRQ to reschedule tasklet */
457static inline void ace_fsm_yieldirq(struct ace_device *ace)
458{
459 dev_dbg(ace->dev, "ace_fsm_yieldirq()\n");
460
461 if (ace->irq == NO_IRQ)
462 /* No IRQ assigned, so need to poll */
463 tasklet_schedule(&ace->fsm_tasklet);
464 ace->fsm_continue_flag = 0;
465}
466
467/* Get the next read/write request; ending requests that we don't handle */
165125e1 468struct request *ace_get_next_request(struct request_queue * q)
74489a91
GL
469{
470 struct request *req;
471
472 while ((req = elv_next_request(q)) != NULL) {
473 if (blk_fs_request(req))
474 break;
475 end_request(req, 0);
476 }
477 return req;
478}
479
480static void ace_fsm_dostate(struct ace_device *ace)
481{
482 struct request *req;
483 u32 status;
484 u16 val;
485 int count;
74489a91
GL
486
487#if defined(DEBUG)
488 dev_dbg(ace->dev, "fsm_state=%i, id_req_count=%i\n",
489 ace->fsm_state, ace->id_req_count);
490#endif
491
492 switch (ace->fsm_state) {
493 case ACE_FSM_STATE_IDLE:
494 /* See if there is anything to do */
495 if (ace->id_req_count || ace_get_next_request(ace->queue)) {
496 ace->fsm_iter_num++;
497 ace->fsm_state = ACE_FSM_STATE_REQ_LOCK;
498 mod_timer(&ace->stall_timer, jiffies + HZ);
499 if (!timer_pending(&ace->stall_timer))
500 add_timer(&ace->stall_timer);
501 break;
502 }
503 del_timer(&ace->stall_timer);
504 ace->fsm_continue_flag = 0;
505 break;
506
507 case ACE_FSM_STATE_REQ_LOCK:
508 if (ace_in(ace, ACE_STATUS) & ACE_STATUS_MPULOCK) {
509 /* Already have the lock, jump to next state */
510 ace->fsm_state = ACE_FSM_STATE_WAIT_CFREADY;
511 break;
512 }
513
514 /* Request the lock */
515 val = ace_in(ace, ACE_CTRL);
516 ace_out(ace, ACE_CTRL, val | ACE_CTRL_LOCKREQ);
517 ace->fsm_state = ACE_FSM_STATE_WAIT_LOCK;
518 break;
519
520 case ACE_FSM_STATE_WAIT_LOCK:
521 if (ace_in(ace, ACE_STATUS) & ACE_STATUS_MPULOCK) {
522 /* got the lock; move to next state */
523 ace->fsm_state = ACE_FSM_STATE_WAIT_CFREADY;
524 break;
525 }
526
527 /* wait a bit for the lock */
528 ace_fsm_yield(ace);
529 break;
530
531 case ACE_FSM_STATE_WAIT_CFREADY:
532 status = ace_in32(ace, ACE_STATUS);
533 if (!(status & ACE_STATUS_RDYFORCFCMD) ||
534 (status & ACE_STATUS_CFBSY)) {
535 /* CF card isn't ready; it needs to be polled */
536 ace_fsm_yield(ace);
537 break;
538 }
539
540 /* Device is ready for command; determine what to do next */
541 if (ace->id_req_count)
542 ace->fsm_state = ACE_FSM_STATE_IDENTIFY_PREPARE;
543 else
544 ace->fsm_state = ACE_FSM_STATE_REQ_PREPARE;
545 break;
546
547 case ACE_FSM_STATE_IDENTIFY_PREPARE:
548 /* Send identify command */
549 ace->fsm_task = ACE_TASK_IDENTIFY;
550 ace->data_ptr = &ace->cf_id;
551 ace->data_count = ACE_BUF_PER_SECTOR;
552 ace_out(ace, ACE_SECCNTCMD, ACE_SECCNTCMD_IDENTIFY);
553
554 /* As per datasheet, put config controller in reset */
555 val = ace_in(ace, ACE_CTRL);
556 ace_out(ace, ACE_CTRL, val | ACE_CTRL_CFGRESET);
557
558 /* irq handler takes over from this point; wait for the
559 * transfer to complete */
560 ace->fsm_state = ACE_FSM_STATE_IDENTIFY_TRANSFER;
561 ace_fsm_yieldirq(ace);
562 break;
563
564 case ACE_FSM_STATE_IDENTIFY_TRANSFER:
565 /* Check that the sysace is ready to receive data */
566 status = ace_in32(ace, ACE_STATUS);
567 if (status & ACE_STATUS_CFBSY) {
568 dev_dbg(ace->dev, "CFBSY set; t=%i iter=%i dc=%i\n",
569 ace->fsm_task, ace->fsm_iter_num,
570 ace->data_count);
571 ace_fsm_yield(ace);
572 break;
573 }
574 if (!(status & ACE_STATUS_DATABUFRDY)) {
575 ace_fsm_yield(ace);
576 break;
577 }
578
579 /* Transfer the next buffer */
580 ace->reg_ops->datain(ace);
581 ace->data_count--;
582
583 /* If there are still buffers to be transfers; jump out here */
584 if (ace->data_count != 0) {
585 ace_fsm_yieldirq(ace);
586 break;
587 }
588
589 /* transfer finished; kick state machine */
590 dev_dbg(ace->dev, "identify finished\n");
591 ace->fsm_state = ACE_FSM_STATE_IDENTIFY_COMPLETE;
592 break;
593
594 case ACE_FSM_STATE_IDENTIFY_COMPLETE:
595 ace_fix_driveid(&ace->cf_id);
596 ace_dump_mem(&ace->cf_id, 512); /* Debug: Dump out disk ID */
597
598 if (ace->data_result) {
599 /* Error occured, disable the disk */
600 ace->media_change = 1;
601 set_capacity(ace->gd, 0);
602 dev_err(ace->dev, "error fetching CF id (%i)\n",
603 ace->data_result);
604 } else {
605 ace->media_change = 0;
606
607 /* Record disk parameters */
608 set_capacity(ace->gd, ace->cf_id.lba_capacity);
609 dev_info(ace->dev, "capacity: %i sectors\n",
610 ace->cf_id.lba_capacity);
611 }
612
613 /* We're done, drop to IDLE state and notify waiters */
614 ace->fsm_state = ACE_FSM_STATE_IDLE;
615 ace->id_result = ace->data_result;
616 while (ace->id_req_count) {
617 complete(&ace->id_completion);
618 ace->id_req_count--;
619 }
620 break;
621
622 case ACE_FSM_STATE_REQ_PREPARE:
623 req = ace_get_next_request(ace->queue);
624 if (!req) {
625 ace->fsm_state = ACE_FSM_STATE_IDLE;
626 break;
627 }
628
629 /* Okay, it's a data request, set it up for transfer */
630 dev_dbg(ace->dev,
a1080968
GL
631 "request: sec=%llx hcnt=%lx, ccnt=%x, dir=%i\n",
632 (unsigned long long) req->sector, req->hard_nr_sectors,
74489a91
GL
633 req->current_nr_sectors, rq_data_dir(req));
634
635 ace->req = req;
636 ace->data_ptr = req->buffer;
637 ace->data_count = req->current_nr_sectors * ACE_BUF_PER_SECTOR;
638 ace_out32(ace, ACE_MPULBA, req->sector & 0x0FFFFFFF);
639
640 count = req->hard_nr_sectors;
641 if (rq_data_dir(req)) {
642 /* Kick off write request */
643 dev_dbg(ace->dev, "write data\n");
644 ace->fsm_task = ACE_TASK_WRITE;
645 ace_out(ace, ACE_SECCNTCMD,
646 count | ACE_SECCNTCMD_WRITE_DATA);
647 } else {
648 /* Kick off read request */
649 dev_dbg(ace->dev, "read data\n");
650 ace->fsm_task = ACE_TASK_READ;
651 ace_out(ace, ACE_SECCNTCMD,
652 count | ACE_SECCNTCMD_READ_DATA);
653 }
654
655 /* As per datasheet, put config controller in reset */
656 val = ace_in(ace, ACE_CTRL);
657 ace_out(ace, ACE_CTRL, val | ACE_CTRL_CFGRESET);
658
659 /* Move to the transfer state. The systemace will raise
660 * an interrupt once there is something to do
661 */
662 ace->fsm_state = ACE_FSM_STATE_REQ_TRANSFER;
663 if (ace->fsm_task == ACE_TASK_READ)
664 ace_fsm_yieldirq(ace); /* wait for data ready */
665 break;
666
667 case ACE_FSM_STATE_REQ_TRANSFER:
668 /* Check that the sysace is ready to receive data */
669 status = ace_in32(ace, ACE_STATUS);
670 if (status & ACE_STATUS_CFBSY) {
671 dev_dbg(ace->dev,
672 "CFBSY set; t=%i iter=%i c=%i dc=%i irq=%i\n",
673 ace->fsm_task, ace->fsm_iter_num,
674 ace->req->current_nr_sectors * 16,
675 ace->data_count, ace->in_irq);
676 ace_fsm_yield(ace); /* need to poll CFBSY bit */
677 break;
678 }
679 if (!(status & ACE_STATUS_DATABUFRDY)) {
680 dev_dbg(ace->dev,
681 "DATABUF not set; t=%i iter=%i c=%i dc=%i irq=%i\n",
682 ace->fsm_task, ace->fsm_iter_num,
683 ace->req->current_nr_sectors * 16,
684 ace->data_count, ace->in_irq);
685 ace_fsm_yieldirq(ace);
686 break;
687 }
688
689 /* Transfer the next buffer */
74489a91
GL
690 if (ace->fsm_task == ACE_TASK_WRITE)
691 ace->reg_ops->dataout(ace);
692 else
693 ace->reg_ops->datain(ace);
694 ace->data_count--;
695
696 /* If there are still buffers to be transfers; jump out here */
697 if (ace->data_count != 0) {
698 ace_fsm_yieldirq(ace);
699 break;
700 }
701
702 /* bio finished; is there another one? */
9bf72259
JA
703 if (__blk_end_request(ace->req, 0,
704 blk_rq_cur_bytes(ace->req))) {
74489a91
GL
705 /* dev_dbg(ace->dev, "next block; h=%li c=%i\n",
706 * ace->req->hard_nr_sectors,
707 * ace->req->current_nr_sectors);
708 */
709 ace->data_ptr = ace->req->buffer;
710 ace->data_count = ace->req->current_nr_sectors * 16;
711 ace_fsm_yieldirq(ace);
712 break;
713 }
714
715 ace->fsm_state = ACE_FSM_STATE_REQ_COMPLETE;
716 break;
717
718 case ACE_FSM_STATE_REQ_COMPLETE:
74489a91
GL
719 ace->req = NULL;
720
721 /* Finished request; go to idle state */
722 ace->fsm_state = ACE_FSM_STATE_IDLE;
723 break;
724
725 default:
726 ace->fsm_state = ACE_FSM_STATE_IDLE;
727 break;
728 }
729}
730
731static void ace_fsm_tasklet(unsigned long data)
732{
733 struct ace_device *ace = (void *)data;
734 unsigned long flags;
735
736 spin_lock_irqsave(&ace->lock, flags);
737
738 /* Loop over state machine until told to stop */
739 ace->fsm_continue_flag = 1;
740 while (ace->fsm_continue_flag)
741 ace_fsm_dostate(ace);
742
743 spin_unlock_irqrestore(&ace->lock, flags);
744}
745
746static void ace_stall_timer(unsigned long data)
747{
748 struct ace_device *ace = (void *)data;
749 unsigned long flags;
750
751 dev_warn(ace->dev,
752 "kicking stalled fsm; state=%i task=%i iter=%i dc=%i\n",
753 ace->fsm_state, ace->fsm_task, ace->fsm_iter_num,
754 ace->data_count);
755 spin_lock_irqsave(&ace->lock, flags);
756
757 /* Rearm the stall timer *before* entering FSM (which may then
758 * delete the timer) */
759 mod_timer(&ace->stall_timer, jiffies + HZ);
760
761 /* Loop over state machine until told to stop */
762 ace->fsm_continue_flag = 1;
763 while (ace->fsm_continue_flag)
764 ace_fsm_dostate(ace);
765
766 spin_unlock_irqrestore(&ace->lock, flags);
767}
768
769/* ---------------------------------------------------------------------
770 * Interrupt handling routines
771 */
772static int ace_interrupt_checkstate(struct ace_device *ace)
773{
774 u32 sreg = ace_in32(ace, ACE_STATUS);
775 u16 creg = ace_in(ace, ACE_CTRL);
776
777 /* Check for error occurance */
778 if ((sreg & (ACE_STATUS_CFGERROR | ACE_STATUS_CFCERROR)) &&
779 (creg & ACE_CTRL_ERRORIRQ)) {
780 dev_err(ace->dev, "transfer failure\n");
781 ace_dump_regs(ace);
782 return -EIO;
783 }
784
785 return 0;
786}
787
788static irqreturn_t ace_interrupt(int irq, void *dev_id)
789{
790 u16 creg;
791 struct ace_device *ace = dev_id;
792
793 /* be safe and get the lock */
794 spin_lock(&ace->lock);
795 ace->in_irq = 1;
796
797 /* clear the interrupt */
798 creg = ace_in(ace, ACE_CTRL);
799 ace_out(ace, ACE_CTRL, creg | ACE_CTRL_RESETIRQ);
800 ace_out(ace, ACE_CTRL, creg);
801
802 /* check for IO failures */
803 if (ace_interrupt_checkstate(ace))
804 ace->data_result = -EIO;
805
806 if (ace->fsm_task == 0) {
807 dev_err(ace->dev,
808 "spurious irq; stat=%.8x ctrl=%.8x cmd=%.4x\n",
809 ace_in32(ace, ACE_STATUS), ace_in32(ace, ACE_CTRL),
810 ace_in(ace, ACE_SECCNTCMD));
811 dev_err(ace->dev, "fsm_task=%i fsm_state=%i data_count=%i\n",
812 ace->fsm_task, ace->fsm_state, ace->data_count);
813 }
814
815 /* Loop over state machine until told to stop */
816 ace->fsm_continue_flag = 1;
817 while (ace->fsm_continue_flag)
818 ace_fsm_dostate(ace);
819
820 /* done with interrupt; drop the lock */
821 ace->in_irq = 0;
822 spin_unlock(&ace->lock);
823
824 return IRQ_HANDLED;
825}
826
827/* ---------------------------------------------------------------------
828 * Block ops
829 */
165125e1 830static void ace_request(struct request_queue * q)
74489a91
GL
831{
832 struct request *req;
833 struct ace_device *ace;
834
835 req = ace_get_next_request(q);
836
837 if (req) {
838 ace = req->rq_disk->private_data;
839 tasklet_schedule(&ace->fsm_tasklet);
840 }
841}
842
843static int ace_media_changed(struct gendisk *gd)
844{
845 struct ace_device *ace = gd->private_data;
846 dev_dbg(ace->dev, "ace_media_changed(): %i\n", ace->media_change);
847
848 return ace->media_change;
849}
850
851static int ace_revalidate_disk(struct gendisk *gd)
852{
853 struct ace_device *ace = gd->private_data;
854 unsigned long flags;
855
856 dev_dbg(ace->dev, "ace_revalidate_disk()\n");
857
858 if (ace->media_change) {
859 dev_dbg(ace->dev, "requesting cf id and scheduling tasklet\n");
860
861 spin_lock_irqsave(&ace->lock, flags);
862 ace->id_req_count++;
863 spin_unlock_irqrestore(&ace->lock, flags);
864
865 tasklet_schedule(&ace->fsm_tasklet);
866 wait_for_completion(&ace->id_completion);
867 }
868
869 dev_dbg(ace->dev, "revalidate complete\n");
870 return ace->id_result;
871}
872
f3f68b36 873static int ace_open(struct block_device *bdev, fmode_t mode)
74489a91 874{
f3f68b36 875 struct ace_device *ace = bdev->bd_disk->private_data;
74489a91
GL
876 unsigned long flags;
877
878 dev_dbg(ace->dev, "ace_open() users=%i\n", ace->users + 1);
879
74489a91
GL
880 spin_lock_irqsave(&ace->lock, flags);
881 ace->users++;
882 spin_unlock_irqrestore(&ace->lock, flags);
883
f3f68b36 884 check_disk_change(bdev);
74489a91
GL
885 return 0;
886}
887
f3f68b36 888static int ace_release(struct gendisk *disk, fmode_t mode)
74489a91 889{
f3f68b36 890 struct ace_device *ace = disk->private_data;
74489a91
GL
891 unsigned long flags;
892 u16 val;
893
894 dev_dbg(ace->dev, "ace_release() users=%i\n", ace->users - 1);
895
896 spin_lock_irqsave(&ace->lock, flags);
897 ace->users--;
898 if (ace->users == 0) {
899 val = ace_in(ace, ACE_CTRL);
900 ace_out(ace, ACE_CTRL, val & ~ACE_CTRL_LOCKREQ);
901 }
902 spin_unlock_irqrestore(&ace->lock, flags);
903 return 0;
904}
905
a6b3a93e 906static int ace_getgeo(struct block_device *bdev, struct hd_geometry *geo)
74489a91 907{
a6b3a93e 908 struct ace_device *ace = bdev->bd_disk->private_data;
74489a91 909
a6b3a93e
CH
910 dev_dbg(ace->dev, "ace_getgeo()\n");
911
912 geo->heads = ace->cf_id.heads;
913 geo->sectors = ace->cf_id.sectors;
914 geo->cylinders = ace->cf_id.cyls;
915
916 return 0;
74489a91
GL
917}
918
919static struct block_device_operations ace_fops = {
920 .owner = THIS_MODULE,
f3f68b36
AV
921 .open = ace_open,
922 .release = ace_release,
74489a91
GL
923 .media_changed = ace_media_changed,
924 .revalidate_disk = ace_revalidate_disk,
a6b3a93e 925 .getgeo = ace_getgeo,
74489a91
GL
926};
927
928/* --------------------------------------------------------------------
929 * SystemACE device setup/teardown code
930 */
931static int __devinit ace_setup(struct ace_device *ace)
932{
933 u16 version;
934 u16 val;
74489a91
GL
935 int rc;
936
4a24d861 937 dev_dbg(ace->dev, "ace_setup(ace=0x%p)\n", ace);
c14464bf
YT
938 dev_dbg(ace->dev, "physaddr=0x%llx irq=%i\n",
939 (unsigned long long)ace->physaddr, ace->irq);
4a24d861 940
74489a91
GL
941 spin_lock_init(&ace->lock);
942 init_completion(&ace->id_completion);
943
944 /*
945 * Map the device
946 */
947 ace->baseaddr = ioremap(ace->physaddr, 0x80);
948 if (!ace->baseaddr)
949 goto err_ioremap;
950
74489a91
GL
951 /*
952 * Initialize the state machine tasklet and stall timer
953 */
954 tasklet_init(&ace->fsm_tasklet, ace_fsm_tasklet, (unsigned long)ace);
955 setup_timer(&ace->stall_timer, ace_stall_timer, (unsigned long)ace);
956
957 /*
958 * Initialize the request queue
959 */
960 ace->queue = blk_init_queue(ace_request, &ace->lock);
961 if (ace->queue == NULL)
962 goto err_blk_initq;
963 blk_queue_hardsect_size(ace->queue, 512);
964
965 /*
966 * Allocate and initialize GD structure
967 */
968 ace->gd = alloc_disk(ACE_NUM_MINORS);
969 if (!ace->gd)
970 goto err_alloc_disk;
971
972 ace->gd->major = ace_major;
973 ace->gd->first_minor = ace->id * ACE_NUM_MINORS;
974 ace->gd->fops = &ace_fops;
975 ace->gd->queue = ace->queue;
976 ace->gd->private_data = ace;
977 snprintf(ace->gd->disk_name, 32, "xs%c", ace->id + 'a');
978
979 /* set bus width */
4a24d861 980 if (ace->bus_width == ACE_BUS_WIDTH_16) {
74489a91
GL
981 /* 0x0101 should work regardless of endianess */
982 ace_out_le16(ace, ACE_BUSMODE, 0x0101);
983
984 /* read it back to determine endianess */
985 if (ace_in_le16(ace, ACE_BUSMODE) == 0x0001)
986 ace->reg_ops = &ace_reg_le16_ops;
987 else
988 ace->reg_ops = &ace_reg_be16_ops;
989 } else {
990 ace_out_8(ace, ACE_BUSMODE, 0x00);
991 ace->reg_ops = &ace_reg_8_ops;
992 }
993
994 /* Make sure version register is sane */
995 version = ace_in(ace, ACE_VERSION);
996 if ((version == 0) || (version == 0xFFFF))
997 goto err_read;
998
999 /* Put sysace in a sane state by clearing most control reg bits */
1000 ace_out(ace, ACE_CTRL, ACE_CTRL_FORCECFGMODE |
1001 ACE_CTRL_DATABUFRDYIRQ | ACE_CTRL_ERRORIRQ);
1002
32f6fff4
GL
1003 /* Now we can hook up the irq handler */
1004 if (ace->irq != NO_IRQ) {
1005 rc = request_irq(ace->irq, ace_interrupt, 0, "systemace", ace);
1006 if (rc) {
1007 /* Failure - fall back to polled mode */
1008 dev_err(ace->dev, "request_irq failed\n");
1009 ace->irq = NO_IRQ;
1010 }
1011 }
1012
d2bbf3da
GL
1013 /* Enable interrupts */
1014 val = ace_in(ace, ACE_CTRL);
1015 val |= ACE_CTRL_DATABUFRDYIRQ | ACE_CTRL_ERRORIRQ;
1016 ace_out(ace, ACE_CTRL, val);
1017
74489a91
GL
1018 /* Print the identification */
1019 dev_info(ace->dev, "Xilinx SystemACE revision %i.%i.%i\n",
1020 (version >> 12) & 0xf, (version >> 8) & 0x0f, version & 0xff);
c14464bf
YT
1021 dev_dbg(ace->dev, "physaddr 0x%llx, mapped to 0x%p, irq=%i\n",
1022 (unsigned long long) ace->physaddr, ace->baseaddr, ace->irq);
74489a91
GL
1023
1024 ace->media_change = 1;
1025 ace_revalidate_disk(ace->gd);
1026
1027 /* Make the sysace device 'live' */
1028 add_disk(ace->gd);
1029
1030 return 0;
1031
ed155a95 1032err_read:
74489a91 1033 put_disk(ace->gd);
ed155a95 1034err_alloc_disk:
74489a91 1035 blk_cleanup_queue(ace->queue);
ed155a95 1036err_blk_initq:
74489a91 1037 iounmap(ace->baseaddr);
ed155a95 1038err_ioremap:
c14464bf
YT
1039 dev_info(ace->dev, "xsysace: error initializing device at 0x%llx\n",
1040 (unsigned long long) ace->physaddr);
74489a91
GL
1041 return -ENOMEM;
1042}
1043
1044static void __devexit ace_teardown(struct ace_device *ace)
1045{
1046 if (ace->gd) {
1047 del_gendisk(ace->gd);
1048 put_disk(ace->gd);
1049 }
1050
1051 if (ace->queue)
1052 blk_cleanup_queue(ace->queue);
1053
1054 tasklet_kill(&ace->fsm_tasklet);
1055
1056 if (ace->irq != NO_IRQ)
1057 free_irq(ace->irq, ace);
1058
1059 iounmap(ace->baseaddr);
1060}
1061
1b455466 1062static int __devinit
c14464bf 1063ace_alloc(struct device *dev, int id, resource_size_t physaddr,
1b455466 1064 int irq, int bus_width)
74489a91 1065{
74489a91 1066 struct ace_device *ace;
1b455466
GL
1067 int rc;
1068 dev_dbg(dev, "ace_alloc(%p)\n", dev);
74489a91 1069
1b455466
GL
1070 if (!physaddr) {
1071 rc = -ENODEV;
1072 goto err_noreg;
1073 }
74489a91 1074
1b455466 1075 /* Allocate and initialize the ace device structure */
74489a91 1076 ace = kzalloc(sizeof(struct ace_device), GFP_KERNEL);
1b455466
GL
1077 if (!ace) {
1078 rc = -ENOMEM;
74489a91 1079 goto err_alloc;
74489a91
GL
1080 }
1081
1b455466
GL
1082 ace->dev = dev;
1083 ace->id = id;
1084 ace->physaddr = physaddr;
1085 ace->irq = irq;
1086 ace->bus_width = bus_width;
74489a91 1087
1b455466 1088 /* Call the setup code */
34e1b834
GL
1089 rc = ace_setup(ace);
1090 if (rc)
74489a91
GL
1091 goto err_setup;
1092
1b455466 1093 dev_set_drvdata(dev, ace);
74489a91
GL
1094 return 0;
1095
ed155a95 1096err_setup:
1b455466 1097 dev_set_drvdata(dev, NULL);
74489a91 1098 kfree(ace);
ed155a95
GL
1099err_alloc:
1100err_noreg:
1b455466
GL
1101 dev_err(dev, "could not initialize device, err=%i\n", rc);
1102 return rc;
74489a91
GL
1103}
1104
1b455466 1105static void __devexit ace_free(struct device *dev)
74489a91 1106{
1b455466
GL
1107 struct ace_device *ace = dev_get_drvdata(dev);
1108 dev_dbg(dev, "ace_free(%p)\n", dev);
74489a91
GL
1109
1110 if (ace) {
1111 ace_teardown(ace);
1b455466 1112 dev_set_drvdata(dev, NULL);
74489a91
GL
1113 kfree(ace);
1114 }
1b455466
GL
1115}
1116
1117/* ---------------------------------------------------------------------
1118 * Platform Bus Support
1119 */
1120
1121static int __devinit ace_probe(struct platform_device *dev)
1122{
c14464bf 1123 resource_size_t physaddr = 0;
4a24d861 1124 int bus_width = ACE_BUS_WIDTH_16; /* FIXME: should not be hard coded */
1b455466
GL
1125 int id = dev->id;
1126 int irq = NO_IRQ;
1127 int i;
1128
1129 dev_dbg(&dev->dev, "ace_probe(%p)\n", dev);
1130
1131 for (i = 0; i < dev->num_resources; i++) {
1132 if (dev->resource[i].flags & IORESOURCE_MEM)
1133 physaddr = dev->resource[i].start;
1134 if (dev->resource[i].flags & IORESOURCE_IRQ)
1135 irq = dev->resource[i].start;
1136 }
1137
1138 /* Call the bus-independant setup code */
1139 return ace_alloc(&dev->dev, id, physaddr, irq, bus_width);
1140}
74489a91 1141
1b455466
GL
1142/*
1143 * Platform bus remove() method
1144 */
1145static int __devexit ace_remove(struct platform_device *dev)
1146{
1147 ace_free(&dev->dev);
74489a91
GL
1148 return 0;
1149}
1150
edec4961 1151static struct platform_driver ace_platform_driver = {
74489a91
GL
1152 .probe = ace_probe,
1153 .remove = __devexit_p(ace_remove),
edec4961
GL
1154 .driver = {
1155 .owner = THIS_MODULE,
1156 .name = "xsysace",
1157 },
74489a91
GL
1158};
1159
95e896c3
GL
1160/* ---------------------------------------------------------------------
1161 * OF_Platform Bus Support
1162 */
1163
1164#if defined(CONFIG_OF)
1165static int __devinit
1166ace_of_probe(struct of_device *op, const struct of_device_id *match)
1167{
1168 struct resource res;
c14464bf 1169 resource_size_t physaddr;
95e896c3
GL
1170 const u32 *id;
1171 int irq, bus_width, rc;
1172
1173 dev_dbg(&op->dev, "ace_of_probe(%p, %p)\n", op, match);
1174
1175 /* device id */
1176 id = of_get_property(op->node, "port-number", NULL);
1177
1178 /* physaddr */
1179 rc = of_address_to_resource(op->node, 0, &res);
1180 if (rc) {
1181 dev_err(&op->dev, "invalid address\n");
1182 return rc;
1183 }
1184 physaddr = res.start;
1185
1186 /* irq */
1187 irq = irq_of_parse_and_map(op->node, 0);
1188
1189 /* bus width */
1190 bus_width = ACE_BUS_WIDTH_16;
1191 if (of_find_property(op->node, "8-bit", NULL))
1192 bus_width = ACE_BUS_WIDTH_8;
1193
1194 /* Call the bus-independant setup code */
1195 return ace_alloc(&op->dev, id ? *id : 0, physaddr, irq, bus_width);
1196}
1197
1198static int __devexit ace_of_remove(struct of_device *op)
1199{
1200 ace_free(&op->dev);
1201 return 0;
1202}
1203
1204/* Match table for of_platform binding */
911a3175 1205static struct of_device_id ace_of_match[] __devinitdata = {
0e349b0e
SN
1206 { .compatible = "xlnx,opb-sysace-1.00.b", },
1207 { .compatible = "xlnx,opb-sysace-1.00.c", },
1208 { .compatible = "xlnx,xps-sysace-1.00.a", },
f5020384 1209 { .compatible = "xlnx,sysace", },
95e896c3
GL
1210 {},
1211};
1212MODULE_DEVICE_TABLE(of, ace_of_match);
1213
1214static struct of_platform_driver ace_of_driver = {
1215 .owner = THIS_MODULE,
1216 .name = "xsysace",
1217 .match_table = ace_of_match,
1218 .probe = ace_of_probe,
1219 .remove = __devexit_p(ace_of_remove),
1220 .driver = {
1221 .name = "xsysace",
1222 },
1223};
1224
1225/* Registration helpers to keep the number of #ifdefs to a minimum */
1226static inline int __init ace_of_register(void)
1227{
1228 pr_debug("xsysace: registering OF binding\n");
1229 return of_register_platform_driver(&ace_of_driver);
1230}
1231
1232static inline void __exit ace_of_unregister(void)
1233{
1234 of_unregister_platform_driver(&ace_of_driver);
1235}
1236#else /* CONFIG_OF */
1237/* CONFIG_OF not enabled; do nothing helpers */
1238static inline int __init ace_of_register(void) { return 0; }
1239static inline void __exit ace_of_unregister(void) { }
1240#endif /* CONFIG_OF */
1241
74489a91
GL
1242/* ---------------------------------------------------------------------
1243 * Module init/exit routines
1244 */
1245static int __init ace_init(void)
1246{
edec4961
GL
1247 int rc;
1248
74489a91
GL
1249 ace_major = register_blkdev(ace_major, "xsysace");
1250 if (ace_major <= 0) {
edec4961
GL
1251 rc = -ENOMEM;
1252 goto err_blk;
74489a91
GL
1253 }
1254
34e1b834
GL
1255 rc = ace_of_register();
1256 if (rc)
95e896c3
GL
1257 goto err_of;
1258
4a24d861 1259 pr_debug("xsysace: registering platform binding\n");
34e1b834
GL
1260 rc = platform_driver_register(&ace_platform_driver);
1261 if (rc)
edec4961
GL
1262 goto err_plat;
1263
1264 pr_info("Xilinx SystemACE device driver, major=%i\n", ace_major);
1265 return 0;
1266
ed155a95 1267err_plat:
95e896c3 1268 ace_of_unregister();
ed155a95 1269err_of:
edec4961 1270 unregister_blkdev(ace_major, "xsysace");
ed155a95 1271err_blk:
edec4961
GL
1272 printk(KERN_ERR "xsysace: registration failed; err=%i\n", rc);
1273 return rc;
74489a91
GL
1274}
1275
1276static void __exit ace_exit(void)
1277{
1278 pr_debug("Unregistering Xilinx SystemACE driver\n");
edec4961 1279 platform_driver_unregister(&ace_platform_driver);
95e896c3 1280 ace_of_unregister();
c6d4d634 1281 unregister_blkdev(ace_major, "xsysace");
74489a91
GL
1282}
1283
1284module_init(ace_init);
1285module_exit(ace_exit);