]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ata/libata-core.c
[libata] sata_mv: support ->cable_detect
[net-next-2.6.git] / drivers / ata / libata-core.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * libata-core.c - helper library for ATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
32 *
1da177e4
LT
33 */
34
1da177e4
LT
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/list.h>
40#include <linux/mm.h>
41#include <linux/highmem.h>
42#include <linux/spinlock.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/timer.h>
46#include <linux/interrupt.h>
47#include <linux/completion.h>
48#include <linux/suspend.h>
49#include <linux/workqueue.h>
67846b30 50#include <linux/jiffies.h>
378f058c 51#include <linux/scatterlist.h>
1da177e4 52#include <scsi/scsi.h>
193515d5 53#include <scsi/scsi_cmnd.h>
1da177e4
LT
54#include <scsi/scsi_host.h>
55#include <linux/libata.h>
56#include <asm/io.h>
57#include <asm/semaphore.h>
58#include <asm/byteorder.h>
59
60#include "libata.h"
61
cb48cab7 62#define DRV_VERSION "2.20" /* must be exactly four chars */
fda0efc5
JG
63
64
d7bb4cc7 65/* debounce timing parameters in msecs { interval, duration, timeout } */
e9c83914
TH
66const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
67const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
68const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
d7bb4cc7 69
3373efd8
TH
70static unsigned int ata_dev_init_params(struct ata_device *dev,
71 u16 heads, u16 sectors);
72static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
73static void ata_dev_xfermask(struct ata_device *dev);
1da177e4 74
44877b4e 75static unsigned int ata_print_id = 1;
1da177e4
LT
76static struct workqueue_struct *ata_wq;
77
453b07ac
TH
78struct workqueue_struct *ata_aux_wq;
79
418dc1f5 80int atapi_enabled = 1;
1623c81e
JG
81module_param(atapi_enabled, int, 0444);
82MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
83
95de719a
AL
84int atapi_dmadir = 0;
85module_param(atapi_dmadir, int, 0444);
86MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
87
c3c013a2
JG
88int libata_fua = 0;
89module_param_named(fua, libata_fua, int, 0444);
90MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
91
a8601e5f
AM
92static int ata_probe_timeout = ATA_TMOUT_INTERNAL / HZ;
93module_param(ata_probe_timeout, int, 0444);
94MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
95
d7d0dad6
JG
96int libata_noacpi = 1;
97module_param_named(noacpi, libata_noacpi, int, 0444);
11ef697b
KCA
98MODULE_PARM_DESC(noacpi, "Disables the use of ACPI in suspend/resume when set");
99
1da177e4
LT
100MODULE_AUTHOR("Jeff Garzik");
101MODULE_DESCRIPTION("Library module for ATA devices");
102MODULE_LICENSE("GPL");
103MODULE_VERSION(DRV_VERSION);
104
0baab86b 105
1da177e4
LT
106/**
107 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
108 * @tf: Taskfile to convert
109 * @fis: Buffer into which data will output
110 * @pmp: Port multiplier port
111 *
112 * Converts a standard ATA taskfile to a Serial ATA
113 * FIS structure (Register - Host to Device).
114 *
115 * LOCKING:
116 * Inherited from caller.
117 */
118
057ace5e 119void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
1da177e4
LT
120{
121 fis[0] = 0x27; /* Register - Host to Device FIS */
122 fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
123 bit 7 indicates Command FIS */
124 fis[2] = tf->command;
125 fis[3] = tf->feature;
126
127 fis[4] = tf->lbal;
128 fis[5] = tf->lbam;
129 fis[6] = tf->lbah;
130 fis[7] = tf->device;
131
132 fis[8] = tf->hob_lbal;
133 fis[9] = tf->hob_lbam;
134 fis[10] = tf->hob_lbah;
135 fis[11] = tf->hob_feature;
136
137 fis[12] = tf->nsect;
138 fis[13] = tf->hob_nsect;
139 fis[14] = 0;
140 fis[15] = tf->ctl;
141
142 fis[16] = 0;
143 fis[17] = 0;
144 fis[18] = 0;
145 fis[19] = 0;
146}
147
148/**
149 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
150 * @fis: Buffer from which data will be input
151 * @tf: Taskfile to output
152 *
e12a1be6 153 * Converts a serial ATA FIS structure to a standard ATA taskfile.
1da177e4
LT
154 *
155 * LOCKING:
156 * Inherited from caller.
157 */
158
057ace5e 159void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
1da177e4
LT
160{
161 tf->command = fis[2]; /* status */
162 tf->feature = fis[3]; /* error */
163
164 tf->lbal = fis[4];
165 tf->lbam = fis[5];
166 tf->lbah = fis[6];
167 tf->device = fis[7];
168
169 tf->hob_lbal = fis[8];
170 tf->hob_lbam = fis[9];
171 tf->hob_lbah = fis[10];
172
173 tf->nsect = fis[12];
174 tf->hob_nsect = fis[13];
175}
176
8cbd6df1
AL
177static const u8 ata_rw_cmds[] = {
178 /* pio multi */
179 ATA_CMD_READ_MULTI,
180 ATA_CMD_WRITE_MULTI,
181 ATA_CMD_READ_MULTI_EXT,
182 ATA_CMD_WRITE_MULTI_EXT,
9a3dccc4
TH
183 0,
184 0,
185 0,
186 ATA_CMD_WRITE_MULTI_FUA_EXT,
8cbd6df1
AL
187 /* pio */
188 ATA_CMD_PIO_READ,
189 ATA_CMD_PIO_WRITE,
190 ATA_CMD_PIO_READ_EXT,
191 ATA_CMD_PIO_WRITE_EXT,
9a3dccc4
TH
192 0,
193 0,
194 0,
195 0,
8cbd6df1
AL
196 /* dma */
197 ATA_CMD_READ,
198 ATA_CMD_WRITE,
199 ATA_CMD_READ_EXT,
9a3dccc4
TH
200 ATA_CMD_WRITE_EXT,
201 0,
202 0,
203 0,
204 ATA_CMD_WRITE_FUA_EXT
8cbd6df1 205};
1da177e4
LT
206
207/**
8cbd6df1 208 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
bd056d7e
TH
209 * @tf: command to examine and configure
210 * @dev: device tf belongs to
1da177e4 211 *
2e9edbf8 212 * Examine the device configuration and tf->flags to calculate
8cbd6df1 213 * the proper read/write commands and protocol to use.
1da177e4
LT
214 *
215 * LOCKING:
216 * caller.
217 */
bd056d7e 218static int ata_rwcmd_protocol(struct ata_taskfile *tf, struct ata_device *dev)
1da177e4 219{
9a3dccc4 220 u8 cmd;
1da177e4 221
9a3dccc4 222 int index, fua, lba48, write;
2e9edbf8 223
9a3dccc4 224 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
8cbd6df1
AL
225 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
226 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
1da177e4 227
8cbd6df1
AL
228 if (dev->flags & ATA_DFLAG_PIO) {
229 tf->protocol = ATA_PROT_PIO;
9a3dccc4 230 index = dev->multi_count ? 0 : 8;
bd056d7e 231 } else if (lba48 && (dev->ap->flags & ATA_FLAG_PIO_LBA48)) {
8d238e01
AC
232 /* Unable to use DMA due to host limitation */
233 tf->protocol = ATA_PROT_PIO;
0565c26d 234 index = dev->multi_count ? 0 : 8;
8cbd6df1
AL
235 } else {
236 tf->protocol = ATA_PROT_DMA;
9a3dccc4 237 index = 16;
8cbd6df1 238 }
1da177e4 239
9a3dccc4
TH
240 cmd = ata_rw_cmds[index + fua + lba48 + write];
241 if (cmd) {
242 tf->command = cmd;
243 return 0;
244 }
245 return -1;
1da177e4
LT
246}
247
35b649fe
TH
248/**
249 * ata_tf_read_block - Read block address from ATA taskfile
250 * @tf: ATA taskfile of interest
251 * @dev: ATA device @tf belongs to
252 *
253 * LOCKING:
254 * None.
255 *
256 * Read block address from @tf. This function can handle all
257 * three address formats - LBA, LBA48 and CHS. tf->protocol and
258 * flags select the address format to use.
259 *
260 * RETURNS:
261 * Block address read from @tf.
262 */
263u64 ata_tf_read_block(struct ata_taskfile *tf, struct ata_device *dev)
264{
265 u64 block = 0;
266
267 if (tf->flags & ATA_TFLAG_LBA) {
268 if (tf->flags & ATA_TFLAG_LBA48) {
269 block |= (u64)tf->hob_lbah << 40;
270 block |= (u64)tf->hob_lbam << 32;
271 block |= tf->hob_lbal << 24;
272 } else
273 block |= (tf->device & 0xf) << 24;
274
275 block |= tf->lbah << 16;
276 block |= tf->lbam << 8;
277 block |= tf->lbal;
278 } else {
279 u32 cyl, head, sect;
280
281 cyl = tf->lbam | (tf->lbah << 8);
282 head = tf->device & 0xf;
283 sect = tf->lbal;
284
285 block = (cyl * dev->heads + head) * dev->sectors + sect;
286 }
287
288 return block;
289}
290
bd056d7e
TH
291/**
292 * ata_build_rw_tf - Build ATA taskfile for given read/write request
293 * @tf: Target ATA taskfile
294 * @dev: ATA device @tf belongs to
295 * @block: Block address
296 * @n_block: Number of blocks
297 * @tf_flags: RW/FUA etc...
298 * @tag: tag
299 *
300 * LOCKING:
301 * None.
302 *
303 * Build ATA taskfile @tf for read/write request described by
304 * @block, @n_block, @tf_flags and @tag on @dev.
305 *
306 * RETURNS:
307 *
308 * 0 on success, -ERANGE if the request is too large for @dev,
309 * -EINVAL if the request is invalid.
310 */
311int ata_build_rw_tf(struct ata_taskfile *tf, struct ata_device *dev,
312 u64 block, u32 n_block, unsigned int tf_flags,
313 unsigned int tag)
314{
315 tf->flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
316 tf->flags |= tf_flags;
317
6d1245bf 318 if (ata_ncq_enabled(dev) && likely(tag != ATA_TAG_INTERNAL)) {
bd056d7e
TH
319 /* yay, NCQ */
320 if (!lba_48_ok(block, n_block))
321 return -ERANGE;
322
323 tf->protocol = ATA_PROT_NCQ;
324 tf->flags |= ATA_TFLAG_LBA | ATA_TFLAG_LBA48;
325
326 if (tf->flags & ATA_TFLAG_WRITE)
327 tf->command = ATA_CMD_FPDMA_WRITE;
328 else
329 tf->command = ATA_CMD_FPDMA_READ;
330
331 tf->nsect = tag << 3;
332 tf->hob_feature = (n_block >> 8) & 0xff;
333 tf->feature = n_block & 0xff;
334
335 tf->hob_lbah = (block >> 40) & 0xff;
336 tf->hob_lbam = (block >> 32) & 0xff;
337 tf->hob_lbal = (block >> 24) & 0xff;
338 tf->lbah = (block >> 16) & 0xff;
339 tf->lbam = (block >> 8) & 0xff;
340 tf->lbal = block & 0xff;
341
342 tf->device = 1 << 6;
343 if (tf->flags & ATA_TFLAG_FUA)
344 tf->device |= 1 << 7;
345 } else if (dev->flags & ATA_DFLAG_LBA) {
346 tf->flags |= ATA_TFLAG_LBA;
347
348 if (lba_28_ok(block, n_block)) {
349 /* use LBA28 */
350 tf->device |= (block >> 24) & 0xf;
351 } else if (lba_48_ok(block, n_block)) {
352 if (!(dev->flags & ATA_DFLAG_LBA48))
353 return -ERANGE;
354
355 /* use LBA48 */
356 tf->flags |= ATA_TFLAG_LBA48;
357
358 tf->hob_nsect = (n_block >> 8) & 0xff;
359
360 tf->hob_lbah = (block >> 40) & 0xff;
361 tf->hob_lbam = (block >> 32) & 0xff;
362 tf->hob_lbal = (block >> 24) & 0xff;
363 } else
364 /* request too large even for LBA48 */
365 return -ERANGE;
366
367 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
368 return -EINVAL;
369
370 tf->nsect = n_block & 0xff;
371
372 tf->lbah = (block >> 16) & 0xff;
373 tf->lbam = (block >> 8) & 0xff;
374 tf->lbal = block & 0xff;
375
376 tf->device |= ATA_LBA;
377 } else {
378 /* CHS */
379 u32 sect, head, cyl, track;
380
381 /* The request -may- be too large for CHS addressing. */
382 if (!lba_28_ok(block, n_block))
383 return -ERANGE;
384
385 if (unlikely(ata_rwcmd_protocol(tf, dev) < 0))
386 return -EINVAL;
387
388 /* Convert LBA to CHS */
389 track = (u32)block / dev->sectors;
390 cyl = track / dev->heads;
391 head = track % dev->heads;
392 sect = (u32)block % dev->sectors + 1;
393
394 DPRINTK("block %u track %u cyl %u head %u sect %u\n",
395 (u32)block, track, cyl, head, sect);
396
397 /* Check whether the converted CHS can fit.
398 Cylinder: 0-65535
399 Head: 0-15
400 Sector: 1-255*/
401 if ((cyl >> 16) || (head >> 4) || (sect >> 8) || (!sect))
402 return -ERANGE;
403
404 tf->nsect = n_block & 0xff; /* Sector count 0 means 256 sectors */
405 tf->lbal = sect;
406 tf->lbam = cyl;
407 tf->lbah = cyl >> 8;
408 tf->device |= head;
409 }
410
411 return 0;
412}
413
cb95d562
TH
414/**
415 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
416 * @pio_mask: pio_mask
417 * @mwdma_mask: mwdma_mask
418 * @udma_mask: udma_mask
419 *
420 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
421 * unsigned int xfer_mask.
422 *
423 * LOCKING:
424 * None.
425 *
426 * RETURNS:
427 * Packed xfer_mask.
428 */
429static unsigned int ata_pack_xfermask(unsigned int pio_mask,
430 unsigned int mwdma_mask,
431 unsigned int udma_mask)
432{
433 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
434 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
435 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
436}
437
c0489e4e
TH
438/**
439 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
440 * @xfer_mask: xfer_mask to unpack
441 * @pio_mask: resulting pio_mask
442 * @mwdma_mask: resulting mwdma_mask
443 * @udma_mask: resulting udma_mask
444 *
445 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
446 * Any NULL distination masks will be ignored.
447 */
448static void ata_unpack_xfermask(unsigned int xfer_mask,
449 unsigned int *pio_mask,
450 unsigned int *mwdma_mask,
451 unsigned int *udma_mask)
452{
453 if (pio_mask)
454 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
455 if (mwdma_mask)
456 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
457 if (udma_mask)
458 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
459}
460
cb95d562 461static const struct ata_xfer_ent {
be9a50c8 462 int shift, bits;
cb95d562
TH
463 u8 base;
464} ata_xfer_tbl[] = {
465 { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
466 { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
467 { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
468 { -1, },
469};
470
471/**
472 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
473 * @xfer_mask: xfer_mask of interest
474 *
475 * Return matching XFER_* value for @xfer_mask. Only the highest
476 * bit of @xfer_mask is considered.
477 *
478 * LOCKING:
479 * None.
480 *
481 * RETURNS:
482 * Matching XFER_* value, 0 if no match found.
483 */
484static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
485{
486 int highbit = fls(xfer_mask) - 1;
487 const struct ata_xfer_ent *ent;
488
489 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
490 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
491 return ent->base + highbit - ent->shift;
492 return 0;
493}
494
495/**
496 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
497 * @xfer_mode: XFER_* of interest
498 *
499 * Return matching xfer_mask for @xfer_mode.
500 *
501 * LOCKING:
502 * None.
503 *
504 * RETURNS:
505 * Matching xfer_mask, 0 if no match found.
506 */
507static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
508{
509 const struct ata_xfer_ent *ent;
510
511 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
512 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
513 return 1 << (ent->shift + xfer_mode - ent->base);
514 return 0;
515}
516
517/**
518 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
519 * @xfer_mode: XFER_* of interest
520 *
521 * Return matching xfer_shift for @xfer_mode.
522 *
523 * LOCKING:
524 * None.
525 *
526 * RETURNS:
527 * Matching xfer_shift, -1 if no match found.
528 */
529static int ata_xfer_mode2shift(unsigned int xfer_mode)
530{
531 const struct ata_xfer_ent *ent;
532
533 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
534 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
535 return ent->shift;
536 return -1;
537}
538
1da177e4 539/**
1da7b0d0
TH
540 * ata_mode_string - convert xfer_mask to string
541 * @xfer_mask: mask of bits supported; only highest bit counts.
1da177e4
LT
542 *
543 * Determine string which represents the highest speed
1da7b0d0 544 * (highest bit in @modemask).
1da177e4
LT
545 *
546 * LOCKING:
547 * None.
548 *
549 * RETURNS:
550 * Constant C string representing highest speed listed in
1da7b0d0 551 * @mode_mask, or the constant C string "<n/a>".
1da177e4 552 */
1da7b0d0 553static const char *ata_mode_string(unsigned int xfer_mask)
1da177e4 554{
75f554bc
TH
555 static const char * const xfer_mode_str[] = {
556 "PIO0",
557 "PIO1",
558 "PIO2",
559 "PIO3",
560 "PIO4",
b352e57d
AC
561 "PIO5",
562 "PIO6",
75f554bc
TH
563 "MWDMA0",
564 "MWDMA1",
565 "MWDMA2",
b352e57d
AC
566 "MWDMA3",
567 "MWDMA4",
75f554bc
TH
568 "UDMA/16",
569 "UDMA/25",
570 "UDMA/33",
571 "UDMA/44",
572 "UDMA/66",
573 "UDMA/100",
574 "UDMA/133",
575 "UDMA7",
576 };
1da7b0d0 577 int highbit;
1da177e4 578
1da7b0d0
TH
579 highbit = fls(xfer_mask) - 1;
580 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
581 return xfer_mode_str[highbit];
1da177e4 582 return "<n/a>";
1da177e4
LT
583}
584
4c360c81
TH
585static const char *sata_spd_string(unsigned int spd)
586{
587 static const char * const spd_str[] = {
588 "1.5 Gbps",
589 "3.0 Gbps",
590 };
591
592 if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
593 return "<unknown>";
594 return spd_str[spd - 1];
595}
596
3373efd8 597void ata_dev_disable(struct ata_device *dev)
0b8efb0a 598{
0dd4b21f 599 if (ata_dev_enabled(dev) && ata_msg_drv(dev->ap)) {
f15a1daf 600 ata_dev_printk(dev, KERN_WARNING, "disabled\n");
4ae72a1e
TH
601 ata_down_xfermask_limit(dev, ATA_DNXFER_FORCE_PIO0 |
602 ATA_DNXFER_QUIET);
0b8efb0a
TH
603 dev->class++;
604 }
605}
606
1da177e4 607/**
0d5ff566 608 * ata_devchk - PATA device presence detection
1da177e4
LT
609 * @ap: ATA channel to examine
610 * @device: Device to examine (starting at zero)
611 *
612 * This technique was originally described in
613 * Hale Landis's ATADRVR (www.ata-atapi.com), and
614 * later found its way into the ATA/ATAPI spec.
615 *
616 * Write a pattern to the ATA shadow registers,
617 * and if a device is present, it will respond by
618 * correctly storing and echoing back the
619 * ATA shadow register contents.
620 *
621 * LOCKING:
622 * caller.
623 */
624
0d5ff566 625static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
1da177e4
LT
626{
627 struct ata_ioports *ioaddr = &ap->ioaddr;
628 u8 nsect, lbal;
629
630 ap->ops->dev_select(ap, device);
631
0d5ff566
TH
632 iowrite8(0x55, ioaddr->nsect_addr);
633 iowrite8(0xaa, ioaddr->lbal_addr);
1da177e4 634
0d5ff566
TH
635 iowrite8(0xaa, ioaddr->nsect_addr);
636 iowrite8(0x55, ioaddr->lbal_addr);
1da177e4 637
0d5ff566
TH
638 iowrite8(0x55, ioaddr->nsect_addr);
639 iowrite8(0xaa, ioaddr->lbal_addr);
1da177e4 640
0d5ff566
TH
641 nsect = ioread8(ioaddr->nsect_addr);
642 lbal = ioread8(ioaddr->lbal_addr);
1da177e4
LT
643
644 if ((nsect == 0x55) && (lbal == 0xaa))
645 return 1; /* we found a device */
646
647 return 0; /* nothing found */
648}
649
1da177e4
LT
650/**
651 * ata_dev_classify - determine device type based on ATA-spec signature
652 * @tf: ATA taskfile register set for device to be identified
653 *
654 * Determine from taskfile register contents whether a device is
655 * ATA or ATAPI, as per "Signature and persistence" section
656 * of ATA/PI spec (volume 1, sect 5.14).
657 *
658 * LOCKING:
659 * None.
660 *
661 * RETURNS:
662 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
663 * the event of failure.
664 */
665
057ace5e 666unsigned int ata_dev_classify(const struct ata_taskfile *tf)
1da177e4
LT
667{
668 /* Apple's open source Darwin code hints that some devices only
669 * put a proper signature into the LBA mid/high registers,
670 * So, we only check those. It's sufficient for uniqueness.
671 */
672
673 if (((tf->lbam == 0) && (tf->lbah == 0)) ||
674 ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
675 DPRINTK("found ATA device by sig\n");
676 return ATA_DEV_ATA;
677 }
678
679 if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
680 ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
681 DPRINTK("found ATAPI device by sig\n");
682 return ATA_DEV_ATAPI;
683 }
684
685 DPRINTK("unknown device\n");
686 return ATA_DEV_UNKNOWN;
687}
688
689/**
690 * ata_dev_try_classify - Parse returned ATA device signature
691 * @ap: ATA channel to examine
692 * @device: Device to examine (starting at zero)
b4dc7623 693 * @r_err: Value of error register on completion
1da177e4
LT
694 *
695 * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
696 * an ATA/ATAPI-defined set of values is placed in the ATA
697 * shadow registers, indicating the results of device detection
698 * and diagnostics.
699 *
700 * Select the ATA device, and read the values from the ATA shadow
701 * registers. Then parse according to the Error register value,
702 * and the spec-defined values examined by ata_dev_classify().
703 *
704 * LOCKING:
705 * caller.
b4dc7623
TH
706 *
707 * RETURNS:
708 * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1da177e4
LT
709 */
710
a619f981 711unsigned int
b4dc7623 712ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
1da177e4 713{
1da177e4
LT
714 struct ata_taskfile tf;
715 unsigned int class;
716 u8 err;
717
718 ap->ops->dev_select(ap, device);
719
720 memset(&tf, 0, sizeof(tf));
721
1da177e4 722 ap->ops->tf_read(ap, &tf);
0169e284 723 err = tf.feature;
b4dc7623
TH
724 if (r_err)
725 *r_err = err;
1da177e4 726
93590859
AC
727 /* see if device passed diags: if master then continue and warn later */
728 if (err == 0 && device == 0)
729 /* diagnostic fail : do nothing _YET_ */
730 ap->device[device].horkage |= ATA_HORKAGE_DIAGNOSTIC;
731 else if (err == 1)
1da177e4
LT
732 /* do nothing */ ;
733 else if ((device == 0) && (err == 0x81))
734 /* do nothing */ ;
735 else
b4dc7623 736 return ATA_DEV_NONE;
1da177e4 737
b4dc7623 738 /* determine if device is ATA or ATAPI */
1da177e4 739 class = ata_dev_classify(&tf);
b4dc7623 740
1da177e4 741 if (class == ATA_DEV_UNKNOWN)
b4dc7623 742 return ATA_DEV_NONE;
1da177e4 743 if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
b4dc7623
TH
744 return ATA_DEV_NONE;
745 return class;
1da177e4
LT
746}
747
748/**
6a62a04d 749 * ata_id_string - Convert IDENTIFY DEVICE page into string
1da177e4
LT
750 * @id: IDENTIFY DEVICE results we will examine
751 * @s: string into which data is output
752 * @ofs: offset into identify device page
753 * @len: length of string to return. must be an even number.
754 *
755 * The strings in the IDENTIFY DEVICE page are broken up into
756 * 16-bit chunks. Run through the string, and output each
757 * 8-bit chunk linearly, regardless of platform.
758 *
759 * LOCKING:
760 * caller.
761 */
762
6a62a04d
TH
763void ata_id_string(const u16 *id, unsigned char *s,
764 unsigned int ofs, unsigned int len)
1da177e4
LT
765{
766 unsigned int c;
767
768 while (len > 0) {
769 c = id[ofs] >> 8;
770 *s = c;
771 s++;
772
773 c = id[ofs] & 0xff;
774 *s = c;
775 s++;
776
777 ofs++;
778 len -= 2;
779 }
780}
781
0e949ff3 782/**
6a62a04d 783 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
0e949ff3
TH
784 * @id: IDENTIFY DEVICE results we will examine
785 * @s: string into which data is output
786 * @ofs: offset into identify device page
787 * @len: length of string to return. must be an odd number.
788 *
6a62a04d 789 * This function is identical to ata_id_string except that it
0e949ff3
TH
790 * trims trailing spaces and terminates the resulting string with
791 * null. @len must be actual maximum length (even number) + 1.
792 *
793 * LOCKING:
794 * caller.
795 */
6a62a04d
TH
796void ata_id_c_string(const u16 *id, unsigned char *s,
797 unsigned int ofs, unsigned int len)
0e949ff3
TH
798{
799 unsigned char *p;
800
801 WARN_ON(!(len & 1));
802
6a62a04d 803 ata_id_string(id, s, ofs, len - 1);
0e949ff3
TH
804
805 p = s + strnlen(s, len - 1);
806 while (p > s && p[-1] == ' ')
807 p--;
808 *p = '\0';
809}
0baab86b 810
2940740b
TH
811static u64 ata_id_n_sectors(const u16 *id)
812{
813 if (ata_id_has_lba(id)) {
814 if (ata_id_has_lba48(id))
815 return ata_id_u64(id, 100);
816 else
817 return ata_id_u32(id, 60);
818 } else {
819 if (ata_id_current_chs_valid(id))
820 return ata_id_u32(id, 57);
821 else
822 return id[1] * id[3] * id[6];
823 }
824}
825
10305f0f
AC
826/**
827 * ata_id_to_dma_mode - Identify DMA mode from id block
828 * @dev: device to identify
cc261267 829 * @unknown: mode to assume if we cannot tell
10305f0f
AC
830 *
831 * Set up the timing values for the device based upon the identify
832 * reported values for the DMA mode. This function is used by drivers
833 * which rely upon firmware configured modes, but wish to report the
834 * mode correctly when possible.
835 *
836 * In addition we emit similarly formatted messages to the default
837 * ata_dev_set_mode handler, in order to provide consistency of
838 * presentation.
839 */
840
841void ata_id_to_dma_mode(struct ata_device *dev, u8 unknown)
842{
843 unsigned int mask;
844 u8 mode;
845
846 /* Pack the DMA modes */
847 mask = ((dev->id[63] >> 8) << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA;
848 if (dev->id[53] & 0x04)
849 mask |= ((dev->id[88] >> 8) << ATA_SHIFT_UDMA) & ATA_MASK_UDMA;
850
851 /* Select the mode in use */
852 mode = ata_xfer_mask2mode(mask);
853
854 if (mode != 0) {
855 ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
856 ata_mode_string(mask));
857 } else {
858 /* SWDMA perhaps ? */
859 mode = unknown;
860 ata_dev_printk(dev, KERN_INFO, "configured for DMA\n");
861 }
862
863 /* Configure the device reporting */
864 dev->xfer_mode = mode;
865 dev->xfer_shift = ata_xfer_mode2shift(mode);
866}
867
0baab86b
EF
868/**
869 * ata_noop_dev_select - Select device 0/1 on ATA bus
870 * @ap: ATA channel to manipulate
871 * @device: ATA device (numbered from zero) to select
872 *
873 * This function performs no actual function.
874 *
875 * May be used as the dev_select() entry in ata_port_operations.
876 *
877 * LOCKING:
878 * caller.
879 */
1da177e4
LT
880void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
881{
882}
883
0baab86b 884
1da177e4
LT
885/**
886 * ata_std_dev_select - Select device 0/1 on ATA bus
887 * @ap: ATA channel to manipulate
888 * @device: ATA device (numbered from zero) to select
889 *
890 * Use the method defined in the ATA specification to
891 * make either device 0, or device 1, active on the
0baab86b
EF
892 * ATA channel. Works with both PIO and MMIO.
893 *
894 * May be used as the dev_select() entry in ata_port_operations.
1da177e4
LT
895 *
896 * LOCKING:
897 * caller.
898 */
899
900void ata_std_dev_select (struct ata_port *ap, unsigned int device)
901{
902 u8 tmp;
903
904 if (device == 0)
905 tmp = ATA_DEVICE_OBS;
906 else
907 tmp = ATA_DEVICE_OBS | ATA_DEV1;
908
0d5ff566 909 iowrite8(tmp, ap->ioaddr.device_addr);
1da177e4
LT
910 ata_pause(ap); /* needed; also flushes, for mmio */
911}
912
913/**
914 * ata_dev_select - Select device 0/1 on ATA bus
915 * @ap: ATA channel to manipulate
916 * @device: ATA device (numbered from zero) to select
917 * @wait: non-zero to wait for Status register BSY bit to clear
918 * @can_sleep: non-zero if context allows sleeping
919 *
920 * Use the method defined in the ATA specification to
921 * make either device 0, or device 1, active on the
922 * ATA channel.
923 *
924 * This is a high-level version of ata_std_dev_select(),
925 * which additionally provides the services of inserting
926 * the proper pauses and status polling, where needed.
927 *
928 * LOCKING:
929 * caller.
930 */
931
932void ata_dev_select(struct ata_port *ap, unsigned int device,
933 unsigned int wait, unsigned int can_sleep)
934{
88574551 935 if (ata_msg_probe(ap))
44877b4e
TH
936 ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, "
937 "device %u, wait %u\n", device, wait);
1da177e4
LT
938
939 if (wait)
940 ata_wait_idle(ap);
941
942 ap->ops->dev_select(ap, device);
943
944 if (wait) {
945 if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
946 msleep(150);
947 ata_wait_idle(ap);
948 }
949}
950
951/**
952 * ata_dump_id - IDENTIFY DEVICE info debugging output
0bd3300a 953 * @id: IDENTIFY DEVICE page to dump
1da177e4 954 *
0bd3300a
TH
955 * Dump selected 16-bit words from the given IDENTIFY DEVICE
956 * page.
1da177e4
LT
957 *
958 * LOCKING:
959 * caller.
960 */
961
0bd3300a 962static inline void ata_dump_id(const u16 *id)
1da177e4
LT
963{
964 DPRINTK("49==0x%04x "
965 "53==0x%04x "
966 "63==0x%04x "
967 "64==0x%04x "
968 "75==0x%04x \n",
0bd3300a
TH
969 id[49],
970 id[53],
971 id[63],
972 id[64],
973 id[75]);
1da177e4
LT
974 DPRINTK("80==0x%04x "
975 "81==0x%04x "
976 "82==0x%04x "
977 "83==0x%04x "
978 "84==0x%04x \n",
0bd3300a
TH
979 id[80],
980 id[81],
981 id[82],
982 id[83],
983 id[84]);
1da177e4
LT
984 DPRINTK("88==0x%04x "
985 "93==0x%04x\n",
0bd3300a
TH
986 id[88],
987 id[93]);
1da177e4
LT
988}
989
cb95d562
TH
990/**
991 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
992 * @id: IDENTIFY data to compute xfer mask from
993 *
994 * Compute the xfermask for this device. This is not as trivial
995 * as it seems if we must consider early devices correctly.
996 *
997 * FIXME: pre IDE drive timing (do we care ?).
998 *
999 * LOCKING:
1000 * None.
1001 *
1002 * RETURNS:
1003 * Computed xfermask
1004 */
1005static unsigned int ata_id_xfermask(const u16 *id)
1006{
1007 unsigned int pio_mask, mwdma_mask, udma_mask;
1008
1009 /* Usual case. Word 53 indicates word 64 is valid */
1010 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
1011 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
1012 pio_mask <<= 3;
1013 pio_mask |= 0x7;
1014 } else {
1015 /* If word 64 isn't valid then Word 51 high byte holds
1016 * the PIO timing number for the maximum. Turn it into
1017 * a mask.
1018 */
7a0f1c8a 1019 u8 mode = (id[ATA_ID_OLD_PIO_MODES] >> 8) & 0xFF;
46767aeb
AC
1020 if (mode < 5) /* Valid PIO range */
1021 pio_mask = (2 << mode) - 1;
1022 else
1023 pio_mask = 1;
cb95d562
TH
1024
1025 /* But wait.. there's more. Design your standards by
1026 * committee and you too can get a free iordy field to
1027 * process. However its the speeds not the modes that
1028 * are supported... Note drivers using the timing API
1029 * will get this right anyway
1030 */
1031 }
1032
1033 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
fb21f0d0 1034
b352e57d
AC
1035 if (ata_id_is_cfa(id)) {
1036 /*
1037 * Process compact flash extended modes
1038 */
1039 int pio = id[163] & 0x7;
1040 int dma = (id[163] >> 3) & 7;
1041
1042 if (pio)
1043 pio_mask |= (1 << 5);
1044 if (pio > 1)
1045 pio_mask |= (1 << 6);
1046 if (dma)
1047 mwdma_mask |= (1 << 3);
1048 if (dma > 1)
1049 mwdma_mask |= (1 << 4);
1050 }
1051
fb21f0d0
TH
1052 udma_mask = 0;
1053 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
1054 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
cb95d562
TH
1055
1056 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
1057}
1058
86e45b6b
TH
1059/**
1060 * ata_port_queue_task - Queue port_task
1061 * @ap: The ata_port to queue port_task for
e2a7f77a 1062 * @fn: workqueue function to be scheduled
65f27f38 1063 * @data: data for @fn to use
e2a7f77a 1064 * @delay: delay time for workqueue function
86e45b6b
TH
1065 *
1066 * Schedule @fn(@data) for execution after @delay jiffies using
1067 * port_task. There is one port_task per port and it's the
1068 * user(low level driver)'s responsibility to make sure that only
1069 * one task is active at any given time.
1070 *
1071 * libata core layer takes care of synchronization between
1072 * port_task and EH. ata_port_queue_task() may be ignored for EH
1073 * synchronization.
1074 *
1075 * LOCKING:
1076 * Inherited from caller.
1077 */
65f27f38 1078void ata_port_queue_task(struct ata_port *ap, work_func_t fn, void *data,
86e45b6b
TH
1079 unsigned long delay)
1080{
1081 int rc;
1082
b51e9e5d 1083 if (ap->pflags & ATA_PFLAG_FLUSH_PORT_TASK)
86e45b6b
TH
1084 return;
1085
65f27f38
DH
1086 PREPARE_DELAYED_WORK(&ap->port_task, fn);
1087 ap->port_task_data = data;
86e45b6b 1088
52bad64d 1089 rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
86e45b6b
TH
1090
1091 /* rc == 0 means that another user is using port task */
1092 WARN_ON(rc == 0);
1093}
1094
1095/**
1096 * ata_port_flush_task - Flush port_task
1097 * @ap: The ata_port to flush port_task for
1098 *
1099 * After this function completes, port_task is guranteed not to
1100 * be running or scheduled.
1101 *
1102 * LOCKING:
1103 * Kernel thread context (may sleep)
1104 */
1105void ata_port_flush_task(struct ata_port *ap)
1106{
1107 unsigned long flags;
1108
1109 DPRINTK("ENTER\n");
1110
ba6a1308 1111 spin_lock_irqsave(ap->lock, flags);
b51e9e5d 1112 ap->pflags |= ATA_PFLAG_FLUSH_PORT_TASK;
ba6a1308 1113 spin_unlock_irqrestore(ap->lock, flags);
86e45b6b
TH
1114
1115 DPRINTK("flush #1\n");
1116 flush_workqueue(ata_wq);
1117
1118 /*
1119 * At this point, if a task is running, it's guaranteed to see
1120 * the FLUSH flag; thus, it will never queue pio tasks again.
1121 * Cancel and flush.
1122 */
1123 if (!cancel_delayed_work(&ap->port_task)) {
0dd4b21f 1124 if (ata_msg_ctl(ap))
88574551
TH
1125 ata_port_printk(ap, KERN_DEBUG, "%s: flush #2\n",
1126 __FUNCTION__);
86e45b6b
TH
1127 flush_workqueue(ata_wq);
1128 }
1129
ba6a1308 1130 spin_lock_irqsave(ap->lock, flags);
b51e9e5d 1131 ap->pflags &= ~ATA_PFLAG_FLUSH_PORT_TASK;
ba6a1308 1132 spin_unlock_irqrestore(ap->lock, flags);
86e45b6b 1133
0dd4b21f
BP
1134 if (ata_msg_ctl(ap))
1135 ata_port_printk(ap, KERN_DEBUG, "%s: EXIT\n", __FUNCTION__);
86e45b6b
TH
1136}
1137
7102d230 1138static void ata_qc_complete_internal(struct ata_queued_cmd *qc)
a2a7a662 1139{
77853bf2 1140 struct completion *waiting = qc->private_data;
a2a7a662 1141
a2a7a662 1142 complete(waiting);
a2a7a662
TH
1143}
1144
1145/**
2432697b 1146 * ata_exec_internal_sg - execute libata internal command
a2a7a662
TH
1147 * @dev: Device to which the command is sent
1148 * @tf: Taskfile registers for the command and the result
d69cf37d 1149 * @cdb: CDB for packet command
a2a7a662 1150 * @dma_dir: Data tranfer direction of the command
2432697b
TH
1151 * @sg: sg list for the data buffer of the command
1152 * @n_elem: Number of sg entries
a2a7a662
TH
1153 *
1154 * Executes libata internal command with timeout. @tf contains
1155 * command on entry and result on return. Timeout and error
1156 * conditions are reported via return value. No recovery action
1157 * is taken after a command times out. It's caller's duty to
1158 * clean up after timeout.
1159 *
1160 * LOCKING:
1161 * None. Should be called with kernel context, might sleep.
551e8889
TH
1162 *
1163 * RETURNS:
1164 * Zero on success, AC_ERR_* mask on failure
a2a7a662 1165 */
2432697b
TH
1166unsigned ata_exec_internal_sg(struct ata_device *dev,
1167 struct ata_taskfile *tf, const u8 *cdb,
1168 int dma_dir, struct scatterlist *sg,
1169 unsigned int n_elem)
a2a7a662 1170{
3373efd8 1171 struct ata_port *ap = dev->ap;
a2a7a662
TH
1172 u8 command = tf->command;
1173 struct ata_queued_cmd *qc;
2ab7db1f 1174 unsigned int tag, preempted_tag;
dedaf2b0 1175 u32 preempted_sactive, preempted_qc_active;
60be6b9a 1176 DECLARE_COMPLETION_ONSTACK(wait);
a2a7a662 1177 unsigned long flags;
77853bf2 1178 unsigned int err_mask;
d95a717f 1179 int rc;
a2a7a662 1180
ba6a1308 1181 spin_lock_irqsave(ap->lock, flags);
a2a7a662 1182
e3180499 1183 /* no internal command while frozen */
b51e9e5d 1184 if (ap->pflags & ATA_PFLAG_FROZEN) {
ba6a1308 1185 spin_unlock_irqrestore(ap->lock, flags);
e3180499
TH
1186 return AC_ERR_SYSTEM;
1187 }
1188
2ab7db1f 1189 /* initialize internal qc */
a2a7a662 1190
2ab7db1f
TH
1191 /* XXX: Tag 0 is used for drivers with legacy EH as some
1192 * drivers choke if any other tag is given. This breaks
1193 * ata_tag_internal() test for those drivers. Don't use new
1194 * EH stuff without converting to it.
1195 */
1196 if (ap->ops->error_handler)
1197 tag = ATA_TAG_INTERNAL;
1198 else
1199 tag = 0;
1200
6cec4a39 1201 if (test_and_set_bit(tag, &ap->qc_allocated))
2ab7db1f 1202 BUG();
f69499f4 1203 qc = __ata_qc_from_tag(ap, tag);
2ab7db1f
TH
1204
1205 qc->tag = tag;
1206 qc->scsicmd = NULL;
1207 qc->ap = ap;
1208 qc->dev = dev;
1209 ata_qc_reinit(qc);
1210
1211 preempted_tag = ap->active_tag;
dedaf2b0
TH
1212 preempted_sactive = ap->sactive;
1213 preempted_qc_active = ap->qc_active;
2ab7db1f 1214 ap->active_tag = ATA_TAG_POISON;
dedaf2b0
TH
1215 ap->sactive = 0;
1216 ap->qc_active = 0;
2ab7db1f
TH
1217
1218 /* prepare & issue qc */
a2a7a662 1219 qc->tf = *tf;
d69cf37d
TH
1220 if (cdb)
1221 memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
e61e0672 1222 qc->flags |= ATA_QCFLAG_RESULT_TF;
a2a7a662
TH
1223 qc->dma_dir = dma_dir;
1224 if (dma_dir != DMA_NONE) {
2432697b
TH
1225 unsigned int i, buflen = 0;
1226
1227 for (i = 0; i < n_elem; i++)
1228 buflen += sg[i].length;
1229
1230 ata_sg_init(qc, sg, n_elem);
49c80429 1231 qc->nbytes = buflen;
a2a7a662
TH
1232 }
1233
77853bf2 1234 qc->private_data = &wait;
a2a7a662
TH
1235 qc->complete_fn = ata_qc_complete_internal;
1236
8e0e694a 1237 ata_qc_issue(qc);
a2a7a662 1238
ba6a1308 1239 spin_unlock_irqrestore(ap->lock, flags);
a2a7a662 1240
a8601e5f 1241 rc = wait_for_completion_timeout(&wait, ata_probe_timeout);
d95a717f
TH
1242
1243 ata_port_flush_task(ap);
41ade50c 1244
d95a717f 1245 if (!rc) {
ba6a1308 1246 spin_lock_irqsave(ap->lock, flags);
a2a7a662
TH
1247
1248 /* We're racing with irq here. If we lose, the
1249 * following test prevents us from completing the qc
d95a717f
TH
1250 * twice. If we win, the port is frozen and will be
1251 * cleaned up by ->post_internal_cmd().
a2a7a662 1252 */
77853bf2 1253 if (qc->flags & ATA_QCFLAG_ACTIVE) {
d95a717f
TH
1254 qc->err_mask |= AC_ERR_TIMEOUT;
1255
1256 if (ap->ops->error_handler)
1257 ata_port_freeze(ap);
1258 else
1259 ata_qc_complete(qc);
f15a1daf 1260
0dd4b21f
BP
1261 if (ata_msg_warn(ap))
1262 ata_dev_printk(dev, KERN_WARNING,
88574551 1263 "qc timeout (cmd 0x%x)\n", command);
a2a7a662
TH
1264 }
1265
ba6a1308 1266 spin_unlock_irqrestore(ap->lock, flags);
a2a7a662
TH
1267 }
1268
d95a717f
TH
1269 /* do post_internal_cmd */
1270 if (ap->ops->post_internal_cmd)
1271 ap->ops->post_internal_cmd(qc);
1272
18d90deb 1273 if ((qc->flags & ATA_QCFLAG_FAILED) && !qc->err_mask) {
0dd4b21f 1274 if (ata_msg_warn(ap))
88574551 1275 ata_dev_printk(dev, KERN_WARNING,
0dd4b21f 1276 "zero err_mask for failed "
88574551 1277 "internal command, assuming AC_ERR_OTHER\n");
d95a717f
TH
1278 qc->err_mask |= AC_ERR_OTHER;
1279 }
1280
15869303 1281 /* finish up */
ba6a1308 1282 spin_lock_irqsave(ap->lock, flags);
15869303 1283
e61e0672 1284 *tf = qc->result_tf;
77853bf2
TH
1285 err_mask = qc->err_mask;
1286
1287 ata_qc_free(qc);
2ab7db1f 1288 ap->active_tag = preempted_tag;
dedaf2b0
TH
1289 ap->sactive = preempted_sactive;
1290 ap->qc_active = preempted_qc_active;
77853bf2 1291
1f7dd3e9
TH
1292 /* XXX - Some LLDDs (sata_mv) disable port on command failure.
1293 * Until those drivers are fixed, we detect the condition
1294 * here, fail the command with AC_ERR_SYSTEM and reenable the
1295 * port.
1296 *
1297 * Note that this doesn't change any behavior as internal
1298 * command failure results in disabling the device in the
1299 * higher layer for LLDDs without new reset/EH callbacks.
1300 *
1301 * Kill the following code as soon as those drivers are fixed.
1302 */
198e0fed 1303 if (ap->flags & ATA_FLAG_DISABLED) {
1f7dd3e9
TH
1304 err_mask |= AC_ERR_SYSTEM;
1305 ata_port_probe(ap);
1306 }
1307
ba6a1308 1308 spin_unlock_irqrestore(ap->lock, flags);
15869303 1309
77853bf2 1310 return err_mask;
a2a7a662
TH
1311}
1312
2432697b 1313/**
33480a0e 1314 * ata_exec_internal - execute libata internal command
2432697b
TH
1315 * @dev: Device to which the command is sent
1316 * @tf: Taskfile registers for the command and the result
1317 * @cdb: CDB for packet command
1318 * @dma_dir: Data tranfer direction of the command
1319 * @buf: Data buffer of the command
1320 * @buflen: Length of data buffer
1321 *
1322 * Wrapper around ata_exec_internal_sg() which takes simple
1323 * buffer instead of sg list.
1324 *
1325 * LOCKING:
1326 * None. Should be called with kernel context, might sleep.
1327 *
1328 * RETURNS:
1329 * Zero on success, AC_ERR_* mask on failure
1330 */
1331unsigned ata_exec_internal(struct ata_device *dev,
1332 struct ata_taskfile *tf, const u8 *cdb,
1333 int dma_dir, void *buf, unsigned int buflen)
1334{
33480a0e
TH
1335 struct scatterlist *psg = NULL, sg;
1336 unsigned int n_elem = 0;
2432697b 1337
33480a0e
TH
1338 if (dma_dir != DMA_NONE) {
1339 WARN_ON(!buf);
1340 sg_init_one(&sg, buf, buflen);
1341 psg = &sg;
1342 n_elem++;
1343 }
2432697b 1344
33480a0e 1345 return ata_exec_internal_sg(dev, tf, cdb, dma_dir, psg, n_elem);
2432697b
TH
1346}
1347
977e6b9f
TH
1348/**
1349 * ata_do_simple_cmd - execute simple internal command
1350 * @dev: Device to which the command is sent
1351 * @cmd: Opcode to execute
1352 *
1353 * Execute a 'simple' command, that only consists of the opcode
1354 * 'cmd' itself, without filling any other registers
1355 *
1356 * LOCKING:
1357 * Kernel thread context (may sleep).
1358 *
1359 * RETURNS:
1360 * Zero on success, AC_ERR_* mask on failure
e58eb583 1361 */
77b08fb5 1362unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
e58eb583
TH
1363{
1364 struct ata_taskfile tf;
e58eb583
TH
1365
1366 ata_tf_init(dev, &tf);
1367
1368 tf.command = cmd;
1369 tf.flags |= ATA_TFLAG_DEVICE;
1370 tf.protocol = ATA_PROT_NODATA;
1371
977e6b9f 1372 return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
e58eb583
TH
1373}
1374
1bc4ccff
AC
1375/**
1376 * ata_pio_need_iordy - check if iordy needed
1377 * @adev: ATA device
1378 *
1379 * Check if the current speed of the device requires IORDY. Used
1380 * by various controllers for chip configuration.
1381 */
432729f0 1382
1bc4ccff
AC
1383unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1384{
432729f0
AC
1385 /* Controller doesn't support IORDY. Probably a pointless check
1386 as the caller should know this */
1387 if (adev->ap->flags & ATA_FLAG_NO_IORDY)
1bc4ccff 1388 return 0;
432729f0
AC
1389 /* PIO3 and higher it is mandatory */
1390 if (adev->pio_mode > XFER_PIO_2)
1391 return 1;
1392 /* We turn it on when possible */
1393 if (ata_id_has_iordy(adev->id))
1bc4ccff 1394 return 1;
432729f0
AC
1395 return 0;
1396}
2e9edbf8 1397
432729f0
AC
1398/**
1399 * ata_pio_mask_no_iordy - Return the non IORDY mask
1400 * @adev: ATA device
1401 *
1402 * Compute the highest mode possible if we are not using iordy. Return
1403 * -1 if no iordy mode is available.
1404 */
1405
1406static u32 ata_pio_mask_no_iordy(const struct ata_device *adev)
1407{
1bc4ccff 1408 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1bc4ccff 1409 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
432729f0 1410 u16 pio = adev->id[ATA_ID_EIDE_PIO];
1bc4ccff
AC
1411 /* Is the speed faster than the drive allows non IORDY ? */
1412 if (pio) {
1413 /* This is cycle times not frequency - watch the logic! */
1414 if (pio > 240) /* PIO2 is 240nS per cycle */
432729f0
AC
1415 return 3 << ATA_SHIFT_PIO;
1416 return 7 << ATA_SHIFT_PIO;
1bc4ccff
AC
1417 }
1418 }
432729f0 1419 return 3 << ATA_SHIFT_PIO;
1bc4ccff
AC
1420}
1421
1da177e4 1422/**
49016aca 1423 * ata_dev_read_id - Read ID data from the specified device
49016aca
TH
1424 * @dev: target device
1425 * @p_class: pointer to class of the target device (may be changed)
bff04647 1426 * @flags: ATA_READID_* flags
fe635c7e 1427 * @id: buffer to read IDENTIFY data into
1da177e4 1428 *
49016aca
TH
1429 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1430 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
aec5c3c1
TH
1431 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1432 * for pre-ATA4 drives.
1da177e4
LT
1433 *
1434 * LOCKING:
49016aca
TH
1435 * Kernel thread context (may sleep)
1436 *
1437 * RETURNS:
1438 * 0 on success, -errno otherwise.
1da177e4 1439 */
a9beec95 1440int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
bff04647 1441 unsigned int flags, u16 *id)
1da177e4 1442{
3373efd8 1443 struct ata_port *ap = dev->ap;
49016aca 1444 unsigned int class = *p_class;
a0123703 1445 struct ata_taskfile tf;
49016aca
TH
1446 unsigned int err_mask = 0;
1447 const char *reason;
1448 int rc;
1da177e4 1449
0dd4b21f 1450 if (ata_msg_ctl(ap))
44877b4e 1451 ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER\n", __FUNCTION__);
1da177e4 1452
49016aca 1453 ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
1da177e4 1454
49016aca 1455 retry:
3373efd8 1456 ata_tf_init(dev, &tf);
a0123703 1457
49016aca
TH
1458 switch (class) {
1459 case ATA_DEV_ATA:
a0123703 1460 tf.command = ATA_CMD_ID_ATA;
49016aca
TH
1461 break;
1462 case ATA_DEV_ATAPI:
a0123703 1463 tf.command = ATA_CMD_ID_ATAPI;
49016aca
TH
1464 break;
1465 default:
1466 rc = -ENODEV;
1467 reason = "unsupported class";
1468 goto err_out;
1da177e4
LT
1469 }
1470
a0123703 1471 tf.protocol = ATA_PROT_PIO;
81afe893
TH
1472
1473 /* Some devices choke if TF registers contain garbage. Make
1474 * sure those are properly initialized.
1475 */
1476 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
1477
1478 /* Device presence detection is unreliable on some
1479 * controllers. Always poll IDENTIFY if available.
1480 */
1481 tf.flags |= ATA_TFLAG_POLLING;
1da177e4 1482
3373efd8 1483 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
49016aca 1484 id, sizeof(id[0]) * ATA_ID_WORDS);
a0123703 1485 if (err_mask) {
800b3996 1486 if (err_mask & AC_ERR_NODEV_HINT) {
55a8e2c8 1487 DPRINTK("ata%u.%d: NODEV after polling detection\n",
44877b4e 1488 ap->print_id, dev->devno);
55a8e2c8
TH
1489 return -ENOENT;
1490 }
1491
49016aca
TH
1492 rc = -EIO;
1493 reason = "I/O error";
1da177e4
LT
1494 goto err_out;
1495 }
1496
49016aca 1497 swap_buf_le16(id, ATA_ID_WORDS);
1da177e4 1498
49016aca 1499 /* sanity check */
a4f5749b
TH
1500 rc = -EINVAL;
1501 reason = "device reports illegal type";
1502
1503 if (class == ATA_DEV_ATA) {
1504 if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
1505 goto err_out;
1506 } else {
1507 if (ata_id_is_ata(id))
1508 goto err_out;
49016aca
TH
1509 }
1510
bff04647 1511 if ((flags & ATA_READID_POSTRESET) && class == ATA_DEV_ATA) {
49016aca
TH
1512 /*
1513 * The exact sequence expected by certain pre-ATA4 drives is:
1514 * SRST RESET
1515 * IDENTIFY
1516 * INITIALIZE DEVICE PARAMETERS
1517 * anything else..
1518 * Some drives were very specific about that exact sequence.
1519 */
1520 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
3373efd8 1521 err_mask = ata_dev_init_params(dev, id[3], id[6]);
49016aca
TH
1522 if (err_mask) {
1523 rc = -EIO;
1524 reason = "INIT_DEV_PARAMS failed";
1525 goto err_out;
1526 }
1527
1528 /* current CHS translation info (id[53-58]) might be
1529 * changed. reread the identify device info.
1530 */
bff04647 1531 flags &= ~ATA_READID_POSTRESET;
49016aca
TH
1532 goto retry;
1533 }
1534 }
1535
1536 *p_class = class;
fe635c7e 1537
49016aca
TH
1538 return 0;
1539
1540 err_out:
88574551 1541 if (ata_msg_warn(ap))
0dd4b21f 1542 ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
88574551 1543 "(%s, err_mask=0x%x)\n", reason, err_mask);
49016aca
TH
1544 return rc;
1545}
1546
3373efd8 1547static inline u8 ata_dev_knobble(struct ata_device *dev)
4b2f3ede 1548{
3373efd8 1549 return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
4b2f3ede
TH
1550}
1551
a6e6ce8e
TH
1552static void ata_dev_config_ncq(struct ata_device *dev,
1553 char *desc, size_t desc_sz)
1554{
1555 struct ata_port *ap = dev->ap;
1556 int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
1557
1558 if (!ata_id_has_ncq(dev->id)) {
1559 desc[0] = '\0';
1560 return;
1561 }
6919a0a6
AC
1562 if (ata_device_blacklisted(dev) & ATA_HORKAGE_NONCQ) {
1563 snprintf(desc, desc_sz, "NCQ (not used)");
1564 return;
1565 }
a6e6ce8e 1566 if (ap->flags & ATA_FLAG_NCQ) {
cca3974e 1567 hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
a6e6ce8e
TH
1568 dev->flags |= ATA_DFLAG_NCQ;
1569 }
1570
1571 if (hdepth >= ddepth)
1572 snprintf(desc, desc_sz, "NCQ (depth %d)", ddepth);
1573 else
1574 snprintf(desc, desc_sz, "NCQ (depth %d/%d)", hdepth, ddepth);
1575}
1576
49016aca 1577/**
ffeae418 1578 * ata_dev_configure - Configure the specified ATA/ATAPI device
ffeae418
TH
1579 * @dev: Target device to configure
1580 *
1581 * Configure @dev according to @dev->id. Generic and low-level
1582 * driver specific fixups are also applied.
49016aca
TH
1583 *
1584 * LOCKING:
ffeae418
TH
1585 * Kernel thread context (may sleep)
1586 *
1587 * RETURNS:
1588 * 0 on success, -errno otherwise
49016aca 1589 */
efdaedc4 1590int ata_dev_configure(struct ata_device *dev)
49016aca 1591{
3373efd8 1592 struct ata_port *ap = dev->ap;
efdaedc4 1593 int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
1148c3a7 1594 const u16 *id = dev->id;
ff8854b2 1595 unsigned int xfer_mask;
b352e57d 1596 char revbuf[7]; /* XYZ-99\0 */
3f64f565
EM
1597 char fwrevbuf[ATA_ID_FW_REV_LEN+1];
1598 char modelbuf[ATA_ID_PROD_LEN+1];
e6d902a3 1599 int rc;
49016aca 1600
0dd4b21f 1601 if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
44877b4e
TH
1602 ata_dev_printk(dev, KERN_INFO, "%s: ENTER/EXIT -- nodev\n",
1603 __FUNCTION__);
ffeae418 1604 return 0;
49016aca
TH
1605 }
1606
0dd4b21f 1607 if (ata_msg_probe(ap))
44877b4e 1608 ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER\n", __FUNCTION__);
1da177e4 1609
08573a86
KCA
1610 /* set _SDD */
1611 rc = ata_acpi_push_id(ap, dev->devno);
1612 if (rc) {
1613 ata_dev_printk(dev, KERN_WARNING, "failed to set _SDD(%d)\n",
1614 rc);
1615 }
1616
1617 /* retrieve and execute the ATA task file of _GTF */
1618 ata_acpi_exec_tfs(ap);
1619
c39f5ebe 1620 /* print device capabilities */
0dd4b21f 1621 if (ata_msg_probe(ap))
88574551
TH
1622 ata_dev_printk(dev, KERN_DEBUG,
1623 "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
1624 "85:%04x 86:%04x 87:%04x 88:%04x\n",
0dd4b21f 1625 __FUNCTION__,
f15a1daf
TH
1626 id[49], id[82], id[83], id[84],
1627 id[85], id[86], id[87], id[88]);
c39f5ebe 1628
208a9933 1629 /* initialize to-be-configured parameters */
ea1dd4e1 1630 dev->flags &= ~ATA_DFLAG_CFG_MASK;
208a9933
TH
1631 dev->max_sectors = 0;
1632 dev->cdb_len = 0;
1633 dev->n_sectors = 0;
1634 dev->cylinders = 0;
1635 dev->heads = 0;
1636 dev->sectors = 0;
1637
1da177e4
LT
1638 /*
1639 * common ATA, ATAPI feature tests
1640 */
1641
ff8854b2 1642 /* find max transfer mode; for printk only */
1148c3a7 1643 xfer_mask = ata_id_xfermask(id);
1da177e4 1644
0dd4b21f
BP
1645 if (ata_msg_probe(ap))
1646 ata_dump_id(id);
1da177e4
LT
1647
1648 /* ATA-specific feature tests */
1649 if (dev->class == ATA_DEV_ATA) {
b352e57d
AC
1650 if (ata_id_is_cfa(id)) {
1651 if (id[162] & 1) /* CPRM may make this media unusable */
44877b4e
TH
1652 ata_dev_printk(dev, KERN_WARNING,
1653 "supports DRM functions and may "
1654 "not be fully accessable.\n");
b352e57d
AC
1655 snprintf(revbuf, 7, "CFA");
1656 }
1657 else
1658 snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
1659
1148c3a7 1660 dev->n_sectors = ata_id_n_sectors(id);
2940740b 1661
3f64f565 1662 /* SCSI only uses 4-char revisions, dump full 8 chars from ATA */
591a6e8e 1663 ata_id_c_string(dev->id, fwrevbuf, ATA_ID_FW_REV,
3f64f565
EM
1664 sizeof(fwrevbuf));
1665
591a6e8e 1666 ata_id_c_string(dev->id, modelbuf, ATA_ID_PROD,
3f64f565
EM
1667 sizeof(modelbuf));
1668
1669 if (dev->id[59] & 0x100)
1670 dev->multi_count = dev->id[59] & 0xff;
1671
1148c3a7 1672 if (ata_id_has_lba(id)) {
4c2d721a 1673 const char *lba_desc;
a6e6ce8e 1674 char ncq_desc[20];
8bf62ece 1675
4c2d721a
TH
1676 lba_desc = "LBA";
1677 dev->flags |= ATA_DFLAG_LBA;
1148c3a7 1678 if (ata_id_has_lba48(id)) {
8bf62ece 1679 dev->flags |= ATA_DFLAG_LBA48;
4c2d721a 1680 lba_desc = "LBA48";
6fc49adb
TH
1681
1682 if (dev->n_sectors >= (1UL << 28) &&
1683 ata_id_has_flush_ext(id))
1684 dev->flags |= ATA_DFLAG_FLUSH_EXT;
4c2d721a 1685 }
8bf62ece 1686
a6e6ce8e
TH
1687 /* config NCQ */
1688 ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
1689
8bf62ece 1690 /* print device info to dmesg */
3f64f565
EM
1691 if (ata_msg_drv(ap) && print_info) {
1692 ata_dev_printk(dev, KERN_INFO,
1693 "%s: %s, %s, max %s\n",
1694 revbuf, modelbuf, fwrevbuf,
1695 ata_mode_string(xfer_mask));
1696 ata_dev_printk(dev, KERN_INFO,
1697 "%Lu sectors, multi %u: %s %s\n",
f15a1daf 1698 (unsigned long long)dev->n_sectors,
3f64f565
EM
1699 dev->multi_count, lba_desc, ncq_desc);
1700 }
ffeae418 1701 } else {
8bf62ece
AL
1702 /* CHS */
1703
1704 /* Default translation */
1148c3a7
TH
1705 dev->cylinders = id[1];
1706 dev->heads = id[3];
1707 dev->sectors = id[6];
8bf62ece 1708
1148c3a7 1709 if (ata_id_current_chs_valid(id)) {
8bf62ece 1710 /* Current CHS translation is valid. */
1148c3a7
TH
1711 dev->cylinders = id[54];
1712 dev->heads = id[55];
1713 dev->sectors = id[56];
8bf62ece
AL
1714 }
1715
1716 /* print device info to dmesg */
3f64f565 1717 if (ata_msg_drv(ap) && print_info) {
88574551 1718 ata_dev_printk(dev, KERN_INFO,
3f64f565
EM
1719 "%s: %s, %s, max %s\n",
1720 revbuf, modelbuf, fwrevbuf,
1721 ata_mode_string(xfer_mask));
a84471fe 1722 ata_dev_printk(dev, KERN_INFO,
3f64f565
EM
1723 "%Lu sectors, multi %u, CHS %u/%u/%u\n",
1724 (unsigned long long)dev->n_sectors,
1725 dev->multi_count, dev->cylinders,
1726 dev->heads, dev->sectors);
1727 }
07f6f7d0
AL
1728 }
1729
6e7846e9 1730 dev->cdb_len = 16;
1da177e4
LT
1731 }
1732
1733 /* ATAPI-specific feature tests */
2c13b7ce 1734 else if (dev->class == ATA_DEV_ATAPI) {
08a556db
AL
1735 char *cdb_intr_string = "";
1736
1148c3a7 1737 rc = atapi_cdb_len(id);
1da177e4 1738 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
0dd4b21f 1739 if (ata_msg_warn(ap))
88574551
TH
1740 ata_dev_printk(dev, KERN_WARNING,
1741 "unsupported CDB len\n");
ffeae418 1742 rc = -EINVAL;
1da177e4
LT
1743 goto err_out_nosup;
1744 }
6e7846e9 1745 dev->cdb_len = (unsigned int) rc;
1da177e4 1746
08a556db 1747 if (ata_id_cdb_intr(dev->id)) {
312f7da2 1748 dev->flags |= ATA_DFLAG_CDB_INTR;
08a556db
AL
1749 cdb_intr_string = ", CDB intr";
1750 }
312f7da2 1751
1da177e4 1752 /* print device info to dmesg */
5afc8142 1753 if (ata_msg_drv(ap) && print_info)
12436c30
TH
1754 ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s%s\n",
1755 ata_mode_string(xfer_mask),
1756 cdb_intr_string);
1da177e4
LT
1757 }
1758
914ed354
TH
1759 /* determine max_sectors */
1760 dev->max_sectors = ATA_MAX_SECTORS;
1761 if (dev->flags & ATA_DFLAG_LBA48)
1762 dev->max_sectors = ATA_MAX_SECTORS_LBA48;
1763
93590859
AC
1764 if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
1765 /* Let the user know. We don't want to disallow opens for
1766 rescue purposes, or in case the vendor is just a blithering
1767 idiot */
1768 if (print_info) {
1769 ata_dev_printk(dev, KERN_WARNING,
1770"Drive reports diagnostics failure. This may indicate a drive\n");
1771 ata_dev_printk(dev, KERN_WARNING,
1772"fault or invalid emulation. Contact drive vendor for information.\n");
1773 }
1774 }
1775
4b2f3ede 1776 /* limit bridge transfers to udma5, 200 sectors */
3373efd8 1777 if (ata_dev_knobble(dev)) {
5afc8142 1778 if (ata_msg_drv(ap) && print_info)
f15a1daf
TH
1779 ata_dev_printk(dev, KERN_INFO,
1780 "applying bridge limits\n");
5a529139 1781 dev->udma_mask &= ATA_UDMA5;
4b2f3ede
TH
1782 dev->max_sectors = ATA_MAX_SECTORS;
1783 }
1784
18d6e9d5
AL
1785 if (ata_device_blacklisted(dev) & ATA_HORKAGE_MAX_SEC_128)
1786 dev->max_sectors = min(ATA_MAX_SECTORS_128, dev->max_sectors);
1787
6f23a31d
AL
1788 /* limit ATAPI DMA to R/W commands only */
1789 if (ata_device_blacklisted(dev) & ATA_HORKAGE_DMA_RW_ONLY)
1790 dev->horkage |= ATA_HORKAGE_DMA_RW_ONLY;
1791
4b2f3ede 1792 if (ap->ops->dev_config)
cd0d3bbc 1793 ap->ops->dev_config(dev);
4b2f3ede 1794
0dd4b21f
BP
1795 if (ata_msg_probe(ap))
1796 ata_dev_printk(dev, KERN_DEBUG, "%s: EXIT, drv_stat = 0x%x\n",
1797 __FUNCTION__, ata_chk_status(ap));
ffeae418 1798 return 0;
1da177e4
LT
1799
1800err_out_nosup:
0dd4b21f 1801 if (ata_msg_probe(ap))
88574551
TH
1802 ata_dev_printk(dev, KERN_DEBUG,
1803 "%s: EXIT, err\n", __FUNCTION__);
ffeae418 1804 return rc;
1da177e4
LT
1805}
1806
be0d18df 1807/**
2e41e8e6 1808 * ata_cable_40wire - return 40 wire cable type
be0d18df
AC
1809 * @ap: port
1810 *
2e41e8e6 1811 * Helper method for drivers which want to hardwire 40 wire cable
be0d18df
AC
1812 * detection.
1813 */
1814
1815int ata_cable_40wire(struct ata_port *ap)
1816{
1817 return ATA_CBL_PATA40;
1818}
1819
1820/**
2e41e8e6 1821 * ata_cable_80wire - return 80 wire cable type
be0d18df
AC
1822 * @ap: port
1823 *
2e41e8e6 1824 * Helper method for drivers which want to hardwire 80 wire cable
be0d18df
AC
1825 * detection.
1826 */
1827
1828int ata_cable_80wire(struct ata_port *ap)
1829{
1830 return ATA_CBL_PATA80;
1831}
1832
1833/**
1834 * ata_cable_unknown - return unknown PATA cable.
1835 * @ap: port
1836 *
1837 * Helper method for drivers which have no PATA cable detection.
1838 */
1839
1840int ata_cable_unknown(struct ata_port *ap)
1841{
1842 return ATA_CBL_PATA_UNK;
1843}
1844
1845/**
1846 * ata_cable_sata - return SATA cable type
1847 * @ap: port
1848 *
1849 * Helper method for drivers which have SATA cables
1850 */
1851
1852int ata_cable_sata(struct ata_port *ap)
1853{
1854 return ATA_CBL_SATA;
1855}
1856
1da177e4
LT
1857/**
1858 * ata_bus_probe - Reset and probe ATA bus
1859 * @ap: Bus to probe
1860 *
0cba632b
JG
1861 * Master ATA bus probing function. Initiates a hardware-dependent
1862 * bus reset, then attempts to identify any devices found on
1863 * the bus.
1864 *
1da177e4 1865 * LOCKING:
0cba632b 1866 * PCI/etc. bus probe sem.
1da177e4
LT
1867 *
1868 * RETURNS:
96072e69 1869 * Zero on success, negative errno otherwise.
1da177e4
LT
1870 */
1871
80289167 1872int ata_bus_probe(struct ata_port *ap)
1da177e4 1873{
28ca5c57 1874 unsigned int classes[ATA_MAX_DEVICES];
14d2bac1 1875 int tries[ATA_MAX_DEVICES];
4ae72a1e 1876 int i, rc;
e82cbdb9 1877 struct ata_device *dev;
1da177e4 1878
28ca5c57 1879 ata_port_probe(ap);
c19ba8af 1880
14d2bac1
TH
1881 for (i = 0; i < ATA_MAX_DEVICES; i++)
1882 tries[i] = ATA_PROBE_MAX_TRIES;
1883
1884 retry:
2044470c 1885 /* reset and determine device classes */
52783c5d 1886 ap->ops->phy_reset(ap);
2061a47a 1887
52783c5d
TH
1888 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1889 dev = &ap->device[i];
c19ba8af 1890
52783c5d
TH
1891 if (!(ap->flags & ATA_FLAG_DISABLED) &&
1892 dev->class != ATA_DEV_UNKNOWN)
1893 classes[dev->devno] = dev->class;
1894 else
1895 classes[dev->devno] = ATA_DEV_NONE;
2044470c 1896
52783c5d 1897 dev->class = ATA_DEV_UNKNOWN;
28ca5c57 1898 }
1da177e4 1899
52783c5d 1900 ata_port_probe(ap);
2044470c 1901
b6079ca4
AC
1902 /* after the reset the device state is PIO 0 and the controller
1903 state is undefined. Record the mode */
1904
1905 for (i = 0; i < ATA_MAX_DEVICES; i++)
1906 ap->device[i].pio_mode = XFER_PIO_0;
1907
f31f0cc2
JG
1908 /* read IDENTIFY page and configure devices. We have to do the identify
1909 specific sequence bass-ackwards so that PDIAG- is released by
1910 the slave device */
1911
1912 for (i = ATA_MAX_DEVICES - 1; i >= 0; i--) {
e82cbdb9 1913 dev = &ap->device[i];
28ca5c57 1914
ec573755
TH
1915 if (tries[i])
1916 dev->class = classes[i];
ffeae418 1917
14d2bac1 1918 if (!ata_dev_enabled(dev))
ffeae418 1919 continue;
ffeae418 1920
bff04647
TH
1921 rc = ata_dev_read_id(dev, &dev->class, ATA_READID_POSTRESET,
1922 dev->id);
14d2bac1
TH
1923 if (rc)
1924 goto fail;
f31f0cc2
JG
1925 }
1926
be0d18df
AC
1927 /* Now ask for the cable type as PDIAG- should have been released */
1928 if (ap->ops->cable_detect)
1929 ap->cbl = ap->ops->cable_detect(ap);
1930
f31f0cc2
JG
1931 /* After the identify sequence we can now set up the devices. We do
1932 this in the normal order so that the user doesn't get confused */
1933
1934 for(i = 0; i < ATA_MAX_DEVICES; i++) {
1935 dev = &ap->device[i];
1936 if (!ata_dev_enabled(dev))
1937 continue;
14d2bac1 1938
efdaedc4
TH
1939 ap->eh_context.i.flags |= ATA_EHI_PRINTINFO;
1940 rc = ata_dev_configure(dev);
1941 ap->eh_context.i.flags &= ~ATA_EHI_PRINTINFO;
14d2bac1
TH
1942 if (rc)
1943 goto fail;
1da177e4
LT
1944 }
1945
e82cbdb9 1946 /* configure transfer mode */
3adcebb2 1947 rc = ata_set_mode(ap, &dev);
4ae72a1e 1948 if (rc)
51713d35 1949 goto fail;
1da177e4 1950
e82cbdb9
TH
1951 for (i = 0; i < ATA_MAX_DEVICES; i++)
1952 if (ata_dev_enabled(&ap->device[i]))
1953 return 0;
1da177e4 1954
e82cbdb9
TH
1955 /* no device present, disable port */
1956 ata_port_disable(ap);
1da177e4 1957 ap->ops->port_disable(ap);
96072e69 1958 return -ENODEV;
14d2bac1
TH
1959
1960 fail:
4ae72a1e
TH
1961 tries[dev->devno]--;
1962
14d2bac1
TH
1963 switch (rc) {
1964 case -EINVAL:
4ae72a1e 1965 /* eeek, something went very wrong, give up */
14d2bac1
TH
1966 tries[dev->devno] = 0;
1967 break;
4ae72a1e
TH
1968
1969 case -ENODEV:
1970 /* give it just one more chance */
1971 tries[dev->devno] = min(tries[dev->devno], 1);
14d2bac1 1972 case -EIO:
4ae72a1e
TH
1973 if (tries[dev->devno] == 1) {
1974 /* This is the last chance, better to slow
1975 * down than lose it.
1976 */
1977 sata_down_spd_limit(ap);
1978 ata_down_xfermask_limit(dev, ATA_DNXFER_PIO);
1979 }
14d2bac1
TH
1980 }
1981
4ae72a1e 1982 if (!tries[dev->devno])
3373efd8 1983 ata_dev_disable(dev);
ec573755 1984
14d2bac1 1985 goto retry;
1da177e4
LT
1986}
1987
1988/**
0cba632b
JG
1989 * ata_port_probe - Mark port as enabled
1990 * @ap: Port for which we indicate enablement
1da177e4 1991 *
0cba632b
JG
1992 * Modify @ap data structure such that the system
1993 * thinks that the entire port is enabled.
1994 *
cca3974e 1995 * LOCKING: host lock, or some other form of
0cba632b 1996 * serialization.
1da177e4
LT
1997 */
1998
1999void ata_port_probe(struct ata_port *ap)
2000{
198e0fed 2001 ap->flags &= ~ATA_FLAG_DISABLED;
1da177e4
LT
2002}
2003
3be680b7
TH
2004/**
2005 * sata_print_link_status - Print SATA link status
2006 * @ap: SATA port to printk link status about
2007 *
2008 * This function prints link speed and status of a SATA link.
2009 *
2010 * LOCKING:
2011 * None.
2012 */
43727fbc 2013void sata_print_link_status(struct ata_port *ap)
3be680b7 2014{
6d5f9732 2015 u32 sstatus, scontrol, tmp;
3be680b7 2016
81952c54 2017 if (sata_scr_read(ap, SCR_STATUS, &sstatus))
3be680b7 2018 return;
81952c54 2019 sata_scr_read(ap, SCR_CONTROL, &scontrol);
3be680b7 2020
81952c54 2021 if (ata_port_online(ap)) {
3be680b7 2022 tmp = (sstatus >> 4) & 0xf;
f15a1daf
TH
2023 ata_port_printk(ap, KERN_INFO,
2024 "SATA link up %s (SStatus %X SControl %X)\n",
2025 sata_spd_string(tmp), sstatus, scontrol);
3be680b7 2026 } else {
f15a1daf
TH
2027 ata_port_printk(ap, KERN_INFO,
2028 "SATA link down (SStatus %X SControl %X)\n",
2029 sstatus, scontrol);
3be680b7
TH
2030 }
2031}
2032
1da177e4 2033/**
780a87f7
JG
2034 * __sata_phy_reset - Wake/reset a low-level SATA PHY
2035 * @ap: SATA port associated with target SATA PHY.
1da177e4 2036 *
780a87f7
JG
2037 * This function issues commands to standard SATA Sxxx
2038 * PHY registers, to wake up the phy (and device), and
2039 * clear any reset condition.
1da177e4
LT
2040 *
2041 * LOCKING:
0cba632b 2042 * PCI/etc. bus probe sem.
1da177e4
LT
2043 *
2044 */
2045void __sata_phy_reset(struct ata_port *ap)
2046{
2047 u32 sstatus;
2048 unsigned long timeout = jiffies + (HZ * 5);
2049
2050 if (ap->flags & ATA_FLAG_SATA_RESET) {
cdcca89e 2051 /* issue phy wake/reset */
81952c54 2052 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
62ba2841
TH
2053 /* Couldn't find anything in SATA I/II specs, but
2054 * AHCI-1.1 10.4.2 says at least 1 ms. */
2055 mdelay(1);
1da177e4 2056 }
81952c54
TH
2057 /* phy wake/clear reset */
2058 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1da177e4
LT
2059
2060 /* wait for phy to become ready, if necessary */
2061 do {
2062 msleep(200);
81952c54 2063 sata_scr_read(ap, SCR_STATUS, &sstatus);
1da177e4
LT
2064 if ((sstatus & 0xf) != 1)
2065 break;
2066 } while (time_before(jiffies, timeout));
2067
3be680b7
TH
2068 /* print link status */
2069 sata_print_link_status(ap);
656563e3 2070
3be680b7 2071 /* TODO: phy layer with polling, timeouts, etc. */
81952c54 2072 if (!ata_port_offline(ap))
1da177e4 2073 ata_port_probe(ap);
3be680b7 2074 else
1da177e4 2075 ata_port_disable(ap);
1da177e4 2076
198e0fed 2077 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
2078 return;
2079
2080 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
2081 ata_port_disable(ap);
2082 return;
2083 }
2084
2085 ap->cbl = ATA_CBL_SATA;
2086}
2087
2088/**
780a87f7
JG
2089 * sata_phy_reset - Reset SATA bus.
2090 * @ap: SATA port associated with target SATA PHY.
1da177e4 2091 *
780a87f7
JG
2092 * This function resets the SATA bus, and then probes
2093 * the bus for devices.
1da177e4
LT
2094 *
2095 * LOCKING:
0cba632b 2096 * PCI/etc. bus probe sem.
1da177e4
LT
2097 *
2098 */
2099void sata_phy_reset(struct ata_port *ap)
2100{
2101 __sata_phy_reset(ap);
198e0fed 2102 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
2103 return;
2104 ata_bus_reset(ap);
2105}
2106
ebdfca6e
AC
2107/**
2108 * ata_dev_pair - return other device on cable
ebdfca6e
AC
2109 * @adev: device
2110 *
2111 * Obtain the other device on the same cable, or if none is
2112 * present NULL is returned
2113 */
2e9edbf8 2114
3373efd8 2115struct ata_device *ata_dev_pair(struct ata_device *adev)
ebdfca6e 2116{
3373efd8 2117 struct ata_port *ap = adev->ap;
ebdfca6e 2118 struct ata_device *pair = &ap->device[1 - adev->devno];
e1211e3f 2119 if (!ata_dev_enabled(pair))
ebdfca6e
AC
2120 return NULL;
2121 return pair;
2122}
2123
1da177e4 2124/**
780a87f7
JG
2125 * ata_port_disable - Disable port.
2126 * @ap: Port to be disabled.
1da177e4 2127 *
780a87f7
JG
2128 * Modify @ap data structure such that the system
2129 * thinks that the entire port is disabled, and should
2130 * never attempt to probe or communicate with devices
2131 * on this port.
2132 *
cca3974e 2133 * LOCKING: host lock, or some other form of
780a87f7 2134 * serialization.
1da177e4
LT
2135 */
2136
2137void ata_port_disable(struct ata_port *ap)
2138{
2139 ap->device[0].class = ATA_DEV_NONE;
2140 ap->device[1].class = ATA_DEV_NONE;
198e0fed 2141 ap->flags |= ATA_FLAG_DISABLED;
1da177e4
LT
2142}
2143
1c3fae4d 2144/**
3c567b7d 2145 * sata_down_spd_limit - adjust SATA spd limit downward
1c3fae4d
TH
2146 * @ap: Port to adjust SATA spd limit for
2147 *
2148 * Adjust SATA spd limit of @ap downward. Note that this
2149 * function only adjusts the limit. The change must be applied
3c567b7d 2150 * using sata_set_spd().
1c3fae4d
TH
2151 *
2152 * LOCKING:
2153 * Inherited from caller.
2154 *
2155 * RETURNS:
2156 * 0 on success, negative errno on failure
2157 */
3c567b7d 2158int sata_down_spd_limit(struct ata_port *ap)
1c3fae4d 2159{
81952c54
TH
2160 u32 sstatus, spd, mask;
2161 int rc, highbit;
1c3fae4d 2162
81952c54
TH
2163 rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
2164 if (rc)
2165 return rc;
1c3fae4d
TH
2166
2167 mask = ap->sata_spd_limit;
2168 if (mask <= 1)
2169 return -EINVAL;
2170 highbit = fls(mask) - 1;
2171 mask &= ~(1 << highbit);
2172
81952c54 2173 spd = (sstatus >> 4) & 0xf;
1c3fae4d
TH
2174 if (spd <= 1)
2175 return -EINVAL;
2176 spd--;
2177 mask &= (1 << spd) - 1;
2178 if (!mask)
2179 return -EINVAL;
2180
2181 ap->sata_spd_limit = mask;
2182
f15a1daf
TH
2183 ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
2184 sata_spd_string(fls(mask)));
1c3fae4d
TH
2185
2186 return 0;
2187}
2188
3c567b7d 2189static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
1c3fae4d
TH
2190{
2191 u32 spd, limit;
2192
2193 if (ap->sata_spd_limit == UINT_MAX)
2194 limit = 0;
2195 else
2196 limit = fls(ap->sata_spd_limit);
2197
2198 spd = (*scontrol >> 4) & 0xf;
2199 *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
2200
2201 return spd != limit;
2202}
2203
2204/**
3c567b7d 2205 * sata_set_spd_needed - is SATA spd configuration needed
1c3fae4d
TH
2206 * @ap: Port in question
2207 *
2208 * Test whether the spd limit in SControl matches
2209 * @ap->sata_spd_limit. This function is used to determine
2210 * whether hardreset is necessary to apply SATA spd
2211 * configuration.
2212 *
2213 * LOCKING:
2214 * Inherited from caller.
2215 *
2216 * RETURNS:
2217 * 1 if SATA spd configuration is needed, 0 otherwise.
2218 */
3c567b7d 2219int sata_set_spd_needed(struct ata_port *ap)
1c3fae4d
TH
2220{
2221 u32 scontrol;
2222
81952c54 2223 if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
1c3fae4d
TH
2224 return 0;
2225
3c567b7d 2226 return __sata_set_spd_needed(ap, &scontrol);
1c3fae4d
TH
2227}
2228
2229/**
3c567b7d 2230 * sata_set_spd - set SATA spd according to spd limit
1c3fae4d
TH
2231 * @ap: Port to set SATA spd for
2232 *
2233 * Set SATA spd of @ap according to sata_spd_limit.
2234 *
2235 * LOCKING:
2236 * Inherited from caller.
2237 *
2238 * RETURNS:
2239 * 0 if spd doesn't need to be changed, 1 if spd has been
81952c54 2240 * changed. Negative errno if SCR registers are inaccessible.
1c3fae4d 2241 */
3c567b7d 2242int sata_set_spd(struct ata_port *ap)
1c3fae4d
TH
2243{
2244 u32 scontrol;
81952c54 2245 int rc;
1c3fae4d 2246
81952c54
TH
2247 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2248 return rc;
1c3fae4d 2249
3c567b7d 2250 if (!__sata_set_spd_needed(ap, &scontrol))
1c3fae4d
TH
2251 return 0;
2252
81952c54
TH
2253 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2254 return rc;
2255
1c3fae4d
TH
2256 return 1;
2257}
2258
452503f9
AC
2259/*
2260 * This mode timing computation functionality is ported over from
2261 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
2262 */
2263/*
b352e57d 2264 * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
452503f9 2265 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
b352e57d
AC
2266 * for UDMA6, which is currently supported only by Maxtor drives.
2267 *
2268 * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
452503f9
AC
2269 */
2270
2271static const struct ata_timing ata_timing[] = {
2272
2273 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
2274 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
2275 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
2276 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
2277
b352e57d
AC
2278 { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 80, 0 },
2279 { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 100, 0 },
452503f9
AC
2280 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
2281 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
2282 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
2283
2284/* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2e9edbf8 2285
452503f9
AC
2286 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
2287 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
2288 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
2e9edbf8 2289
452503f9
AC
2290 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
2291 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
2292 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
2293
b352e57d
AC
2294 { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 80, 0 },
2295 { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 100, 0 },
452503f9
AC
2296 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
2297 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
2298
2299 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
2300 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
2301 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
2302
2303/* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
2304
2305 { 0xFF }
2306};
2307
2308#define ENOUGH(v,unit) (((v)-1)/(unit)+1)
2309#define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
2310
2311static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
2312{
2313 q->setup = EZ(t->setup * 1000, T);
2314 q->act8b = EZ(t->act8b * 1000, T);
2315 q->rec8b = EZ(t->rec8b * 1000, T);
2316 q->cyc8b = EZ(t->cyc8b * 1000, T);
2317 q->active = EZ(t->active * 1000, T);
2318 q->recover = EZ(t->recover * 1000, T);
2319 q->cycle = EZ(t->cycle * 1000, T);
2320 q->udma = EZ(t->udma * 1000, UT);
2321}
2322
2323void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
2324 struct ata_timing *m, unsigned int what)
2325{
2326 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
2327 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
2328 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
2329 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
2330 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
2331 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
2332 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
2333 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
2334}
2335
2336static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
2337{
2338 const struct ata_timing *t;
2339
2340 for (t = ata_timing; t->mode != speed; t++)
91190758 2341 if (t->mode == 0xFF)
452503f9 2342 return NULL;
2e9edbf8 2343 return t;
452503f9
AC
2344}
2345
2346int ata_timing_compute(struct ata_device *adev, unsigned short speed,
2347 struct ata_timing *t, int T, int UT)
2348{
2349 const struct ata_timing *s;
2350 struct ata_timing p;
2351
2352 /*
2e9edbf8 2353 * Find the mode.
75b1f2f8 2354 */
452503f9
AC
2355
2356 if (!(s = ata_timing_find_mode(speed)))
2357 return -EINVAL;
2358
75b1f2f8
AL
2359 memcpy(t, s, sizeof(*s));
2360
452503f9
AC
2361 /*
2362 * If the drive is an EIDE drive, it can tell us it needs extended
2363 * PIO/MW_DMA cycle timing.
2364 */
2365
2366 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
2367 memset(&p, 0, sizeof(p));
2368 if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
2369 if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
2370 else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
2371 } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
2372 p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
2373 }
2374 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
2375 }
2376
2377 /*
2378 * Convert the timing to bus clock counts.
2379 */
2380
75b1f2f8 2381 ata_timing_quantize(t, t, T, UT);
452503f9
AC
2382
2383 /*
c893a3ae
RD
2384 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
2385 * S.M.A.R.T * and some other commands. We have to ensure that the
2386 * DMA cycle timing is slower/equal than the fastest PIO timing.
452503f9
AC
2387 */
2388
fd3367af 2389 if (speed > XFER_PIO_6) {
452503f9
AC
2390 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
2391 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
2392 }
2393
2394 /*
c893a3ae 2395 * Lengthen active & recovery time so that cycle time is correct.
452503f9
AC
2396 */
2397
2398 if (t->act8b + t->rec8b < t->cyc8b) {
2399 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
2400 t->rec8b = t->cyc8b - t->act8b;
2401 }
2402
2403 if (t->active + t->recover < t->cycle) {
2404 t->active += (t->cycle - (t->active + t->recover)) / 2;
2405 t->recover = t->cycle - t->active;
2406 }
2407
2408 return 0;
2409}
2410
cf176e1a
TH
2411/**
2412 * ata_down_xfermask_limit - adjust dev xfer masks downward
cf176e1a 2413 * @dev: Device to adjust xfer masks
458337db 2414 * @sel: ATA_DNXFER_* selector
cf176e1a
TH
2415 *
2416 * Adjust xfer masks of @dev downward. Note that this function
2417 * does not apply the change. Invoking ata_set_mode() afterwards
2418 * will apply the limit.
2419 *
2420 * LOCKING:
2421 * Inherited from caller.
2422 *
2423 * RETURNS:
2424 * 0 on success, negative errno on failure
2425 */
458337db 2426int ata_down_xfermask_limit(struct ata_device *dev, unsigned int sel)
cf176e1a 2427{
458337db
TH
2428 char buf[32];
2429 unsigned int orig_mask, xfer_mask;
2430 unsigned int pio_mask, mwdma_mask, udma_mask;
2431 int quiet, highbit;
cf176e1a 2432
458337db
TH
2433 quiet = !!(sel & ATA_DNXFER_QUIET);
2434 sel &= ~ATA_DNXFER_QUIET;
cf176e1a 2435
458337db
TH
2436 xfer_mask = orig_mask = ata_pack_xfermask(dev->pio_mask,
2437 dev->mwdma_mask,
2438 dev->udma_mask);
2439 ata_unpack_xfermask(xfer_mask, &pio_mask, &mwdma_mask, &udma_mask);
cf176e1a 2440
458337db
TH
2441 switch (sel) {
2442 case ATA_DNXFER_PIO:
2443 highbit = fls(pio_mask) - 1;
2444 pio_mask &= ~(1 << highbit);
2445 break;
2446
2447 case ATA_DNXFER_DMA:
2448 if (udma_mask) {
2449 highbit = fls(udma_mask) - 1;
2450 udma_mask &= ~(1 << highbit);
2451 if (!udma_mask)
2452 return -ENOENT;
2453 } else if (mwdma_mask) {
2454 highbit = fls(mwdma_mask) - 1;
2455 mwdma_mask &= ~(1 << highbit);
2456 if (!mwdma_mask)
2457 return -ENOENT;
2458 }
2459 break;
2460
2461 case ATA_DNXFER_40C:
2462 udma_mask &= ATA_UDMA_MASK_40C;
2463 break;
2464
2465 case ATA_DNXFER_FORCE_PIO0:
2466 pio_mask &= 1;
2467 case ATA_DNXFER_FORCE_PIO:
2468 mwdma_mask = 0;
2469 udma_mask = 0;
2470 break;
2471
458337db
TH
2472 default:
2473 BUG();
2474 }
2475
2476 xfer_mask &= ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
2477
2478 if (!(xfer_mask & ATA_MASK_PIO) || xfer_mask == orig_mask)
2479 return -ENOENT;
2480
2481 if (!quiet) {
2482 if (xfer_mask & (ATA_MASK_MWDMA | ATA_MASK_UDMA))
2483 snprintf(buf, sizeof(buf), "%s:%s",
2484 ata_mode_string(xfer_mask),
2485 ata_mode_string(xfer_mask & ATA_MASK_PIO));
2486 else
2487 snprintf(buf, sizeof(buf), "%s",
2488 ata_mode_string(xfer_mask));
2489
2490 ata_dev_printk(dev, KERN_WARNING,
2491 "limiting speed to %s\n", buf);
2492 }
cf176e1a
TH
2493
2494 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
2495 &dev->udma_mask);
2496
cf176e1a 2497 return 0;
cf176e1a
TH
2498}
2499
3373efd8 2500static int ata_dev_set_mode(struct ata_device *dev)
1da177e4 2501{
baa1e78a 2502 struct ata_eh_context *ehc = &dev->ap->eh_context;
83206a29
TH
2503 unsigned int err_mask;
2504 int rc;
1da177e4 2505
e8384607 2506 dev->flags &= ~ATA_DFLAG_PIO;
1da177e4
LT
2507 if (dev->xfer_shift == ATA_SHIFT_PIO)
2508 dev->flags |= ATA_DFLAG_PIO;
2509
3373efd8 2510 err_mask = ata_dev_set_xfermode(dev);
11750a40
AC
2511 /* Old CFA may refuse this command, which is just fine */
2512 if (dev->xfer_shift == ATA_SHIFT_PIO && ata_id_is_cfa(dev->id))
2513 err_mask &= ~AC_ERR_DEV;
2514
83206a29 2515 if (err_mask) {
f15a1daf
TH
2516 ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
2517 "(err_mask=0x%x)\n", err_mask);
83206a29
TH
2518 return -EIO;
2519 }
1da177e4 2520
baa1e78a 2521 ehc->i.flags |= ATA_EHI_POST_SETMODE;
3373efd8 2522 rc = ata_dev_revalidate(dev, 0);
baa1e78a 2523 ehc->i.flags &= ~ATA_EHI_POST_SETMODE;
5eb45c02 2524 if (rc)
83206a29 2525 return rc;
48a8a14f 2526
23e71c3d
TH
2527 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
2528 dev->xfer_shift, (int)dev->xfer_mode);
1da177e4 2529
f15a1daf
TH
2530 ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
2531 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
83206a29 2532 return 0;
1da177e4
LT
2533}
2534
1da177e4 2535/**
04351821 2536 * ata_do_set_mode - Program timings and issue SET FEATURES - XFER
1da177e4 2537 * @ap: port on which timings will be programmed
e82cbdb9 2538 * @r_failed_dev: out paramter for failed device
1da177e4 2539 *
04351821
AC
2540 * Standard implementation of the function used to tune and set
2541 * ATA device disk transfer mode (PIO3, UDMA6, etc.). If
2542 * ata_dev_set_mode() fails, pointer to the failing device is
e82cbdb9 2543 * returned in @r_failed_dev.
780a87f7 2544 *
1da177e4 2545 * LOCKING:
0cba632b 2546 * PCI/etc. bus probe sem.
e82cbdb9
TH
2547 *
2548 * RETURNS:
2549 * 0 on success, negative errno otherwise
1da177e4 2550 */
04351821
AC
2551
2552int ata_do_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
1da177e4 2553{
e8e0619f 2554 struct ata_device *dev;
e82cbdb9 2555 int i, rc = 0, used_dma = 0, found = 0;
1da177e4 2556
3adcebb2 2557
a6d5a51c
TH
2558 /* step 1: calculate xfer_mask */
2559 for (i = 0; i < ATA_MAX_DEVICES; i++) {
acf356b1 2560 unsigned int pio_mask, dma_mask;
a6d5a51c 2561
e8e0619f
TH
2562 dev = &ap->device[i];
2563
e1211e3f 2564 if (!ata_dev_enabled(dev))
a6d5a51c
TH
2565 continue;
2566
3373efd8 2567 ata_dev_xfermask(dev);
1da177e4 2568
acf356b1
TH
2569 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
2570 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
2571 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
2572 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
5444a6f4 2573
4f65977d 2574 found = 1;
5444a6f4
AC
2575 if (dev->dma_mode)
2576 used_dma = 1;
a6d5a51c 2577 }
4f65977d 2578 if (!found)
e82cbdb9 2579 goto out;
a6d5a51c
TH
2580
2581 /* step 2: always set host PIO timings */
e8e0619f
TH
2582 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2583 dev = &ap->device[i];
2584 if (!ata_dev_enabled(dev))
2585 continue;
2586
2587 if (!dev->pio_mode) {
f15a1daf 2588 ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
e8e0619f 2589 rc = -EINVAL;
e82cbdb9 2590 goto out;
e8e0619f
TH
2591 }
2592
2593 dev->xfer_mode = dev->pio_mode;
2594 dev->xfer_shift = ATA_SHIFT_PIO;
2595 if (ap->ops->set_piomode)
2596 ap->ops->set_piomode(ap, dev);
2597 }
1da177e4 2598
a6d5a51c 2599 /* step 3: set host DMA timings */
e8e0619f
TH
2600 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2601 dev = &ap->device[i];
2602
2603 if (!ata_dev_enabled(dev) || !dev->dma_mode)
2604 continue;
2605
2606 dev->xfer_mode = dev->dma_mode;
2607 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
2608 if (ap->ops->set_dmamode)
2609 ap->ops->set_dmamode(ap, dev);
2610 }
1da177e4
LT
2611
2612 /* step 4: update devices' xfer mode */
83206a29 2613 for (i = 0; i < ATA_MAX_DEVICES; i++) {
e8e0619f 2614 dev = &ap->device[i];
1da177e4 2615
18d90deb 2616 /* don't update suspended devices' xfer mode */
02670bf3 2617 if (!ata_dev_ready(dev))
83206a29
TH
2618 continue;
2619
3373efd8 2620 rc = ata_dev_set_mode(dev);
5bbc53f4 2621 if (rc)
e82cbdb9 2622 goto out;
83206a29 2623 }
1da177e4 2624
e8e0619f
TH
2625 /* Record simplex status. If we selected DMA then the other
2626 * host channels are not permitted to do so.
5444a6f4 2627 */
cca3974e 2628 if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
032af1ce 2629 ap->host->simplex_claimed = ap;
5444a6f4 2630
e8e0619f 2631 /* step5: chip specific finalisation */
1da177e4
LT
2632 if (ap->ops->post_set_mode)
2633 ap->ops->post_set_mode(ap);
e82cbdb9
TH
2634 out:
2635 if (rc)
2636 *r_failed_dev = dev;
2637 return rc;
1da177e4
LT
2638}
2639
04351821
AC
2640/**
2641 * ata_set_mode - Program timings and issue SET FEATURES - XFER
2642 * @ap: port on which timings will be programmed
2643 * @r_failed_dev: out paramter for failed device
2644 *
2645 * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
2646 * ata_set_mode() fails, pointer to the failing device is
2647 * returned in @r_failed_dev.
2648 *
2649 * LOCKING:
2650 * PCI/etc. bus probe sem.
2651 *
2652 * RETURNS:
2653 * 0 on success, negative errno otherwise
2654 */
2655int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
2656{
2657 /* has private set_mode? */
2658 if (ap->ops->set_mode)
2659 return ap->ops->set_mode(ap, r_failed_dev);
2660 return ata_do_set_mode(ap, r_failed_dev);
2661}
2662
1fdffbce
JG
2663/**
2664 * ata_tf_to_host - issue ATA taskfile to host controller
2665 * @ap: port to which command is being issued
2666 * @tf: ATA taskfile register set
2667 *
2668 * Issues ATA taskfile register set to ATA host controller,
2669 * with proper synchronization with interrupt handler and
2670 * other threads.
2671 *
2672 * LOCKING:
cca3974e 2673 * spin_lock_irqsave(host lock)
1fdffbce
JG
2674 */
2675
2676static inline void ata_tf_to_host(struct ata_port *ap,
2677 const struct ata_taskfile *tf)
2678{
2679 ap->ops->tf_load(ap, tf);
2680 ap->ops->exec_command(ap, tf);
2681}
2682
1da177e4
LT
2683/**
2684 * ata_busy_sleep - sleep until BSY clears, or timeout
2685 * @ap: port containing status register to be polled
2686 * @tmout_pat: impatience timeout
2687 * @tmout: overall timeout
2688 *
780a87f7
JG
2689 * Sleep until ATA Status register bit BSY clears,
2690 * or a timeout occurs.
2691 *
d1adc1bb
TH
2692 * LOCKING:
2693 * Kernel thread context (may sleep).
2694 *
2695 * RETURNS:
2696 * 0 on success, -errno otherwise.
1da177e4 2697 */
d1adc1bb
TH
2698int ata_busy_sleep(struct ata_port *ap,
2699 unsigned long tmout_pat, unsigned long tmout)
1da177e4
LT
2700{
2701 unsigned long timer_start, timeout;
2702 u8 status;
2703
2704 status = ata_busy_wait(ap, ATA_BUSY, 300);
2705 timer_start = jiffies;
2706 timeout = timer_start + tmout_pat;
d1adc1bb
TH
2707 while (status != 0xff && (status & ATA_BUSY) &&
2708 time_before(jiffies, timeout)) {
1da177e4
LT
2709 msleep(50);
2710 status = ata_busy_wait(ap, ATA_BUSY, 3);
2711 }
2712
d1adc1bb 2713 if (status != 0xff && (status & ATA_BUSY))
f15a1daf 2714 ata_port_printk(ap, KERN_WARNING,
35aa7a43
JG
2715 "port is slow to respond, please be patient "
2716 "(Status 0x%x)\n", status);
1da177e4
LT
2717
2718 timeout = timer_start + tmout;
d1adc1bb
TH
2719 while (status != 0xff && (status & ATA_BUSY) &&
2720 time_before(jiffies, timeout)) {
1da177e4
LT
2721 msleep(50);
2722 status = ata_chk_status(ap);
2723 }
2724
d1adc1bb
TH
2725 if (status == 0xff)
2726 return -ENODEV;
2727
1da177e4 2728 if (status & ATA_BUSY) {
f15a1daf 2729 ata_port_printk(ap, KERN_ERR, "port failed to respond "
35aa7a43
JG
2730 "(%lu secs, Status 0x%x)\n",
2731 tmout / HZ, status);
d1adc1bb 2732 return -EBUSY;
1da177e4
LT
2733 }
2734
2735 return 0;
2736}
2737
2738static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
2739{
2740 struct ata_ioports *ioaddr = &ap->ioaddr;
2741 unsigned int dev0 = devmask & (1 << 0);
2742 unsigned int dev1 = devmask & (1 << 1);
2743 unsigned long timeout;
2744
2745 /* if device 0 was found in ata_devchk, wait for its
2746 * BSY bit to clear
2747 */
2748 if (dev0)
2749 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2750
2751 /* if device 1 was found in ata_devchk, wait for
2752 * register access, then wait for BSY to clear
2753 */
2754 timeout = jiffies + ATA_TMOUT_BOOT;
2755 while (dev1) {
2756 u8 nsect, lbal;
2757
2758 ap->ops->dev_select(ap, 1);
0d5ff566
TH
2759 nsect = ioread8(ioaddr->nsect_addr);
2760 lbal = ioread8(ioaddr->lbal_addr);
1da177e4
LT
2761 if ((nsect == 1) && (lbal == 1))
2762 break;
2763 if (time_after(jiffies, timeout)) {
2764 dev1 = 0;
2765 break;
2766 }
2767 msleep(50); /* give drive a breather */
2768 }
2769 if (dev1)
2770 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2771
2772 /* is all this really necessary? */
2773 ap->ops->dev_select(ap, 0);
2774 if (dev1)
2775 ap->ops->dev_select(ap, 1);
2776 if (dev0)
2777 ap->ops->dev_select(ap, 0);
2778}
2779
1da177e4
LT
2780static unsigned int ata_bus_softreset(struct ata_port *ap,
2781 unsigned int devmask)
2782{
2783 struct ata_ioports *ioaddr = &ap->ioaddr;
2784
44877b4e 2785 DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
1da177e4
LT
2786
2787 /* software reset. causes dev0 to be selected */
0d5ff566
TH
2788 iowrite8(ap->ctl, ioaddr->ctl_addr);
2789 udelay(20); /* FIXME: flush */
2790 iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
2791 udelay(20); /* FIXME: flush */
2792 iowrite8(ap->ctl, ioaddr->ctl_addr);
1da177e4
LT
2793
2794 /* spec mandates ">= 2ms" before checking status.
2795 * We wait 150ms, because that was the magic delay used for
2796 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
2797 * between when the ATA command register is written, and then
2798 * status is checked. Because waiting for "a while" before
2799 * checking status is fine, post SRST, we perform this magic
2800 * delay here as well.
09c7ad79
AC
2801 *
2802 * Old drivers/ide uses the 2mS rule and then waits for ready
1da177e4
LT
2803 */
2804 msleep(150);
2805
2e9edbf8 2806 /* Before we perform post reset processing we want to see if
298a41ca
TH
2807 * the bus shows 0xFF because the odd clown forgets the D7
2808 * pulldown resistor.
2809 */
d1adc1bb
TH
2810 if (ata_check_status(ap) == 0xFF)
2811 return 0;
09c7ad79 2812
1da177e4
LT
2813 ata_bus_post_reset(ap, devmask);
2814
2815 return 0;
2816}
2817
2818/**
2819 * ata_bus_reset - reset host port and associated ATA channel
2820 * @ap: port to reset
2821 *
2822 * This is typically the first time we actually start issuing
2823 * commands to the ATA channel. We wait for BSY to clear, then
2824 * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
2825 * result. Determine what devices, if any, are on the channel
2826 * by looking at the device 0/1 error register. Look at the signature
2827 * stored in each device's taskfile registers, to determine if
2828 * the device is ATA or ATAPI.
2829 *
2830 * LOCKING:
0cba632b 2831 * PCI/etc. bus probe sem.
cca3974e 2832 * Obtains host lock.
1da177e4
LT
2833 *
2834 * SIDE EFFECTS:
198e0fed 2835 * Sets ATA_FLAG_DISABLED if bus reset fails.
1da177e4
LT
2836 */
2837
2838void ata_bus_reset(struct ata_port *ap)
2839{
2840 struct ata_ioports *ioaddr = &ap->ioaddr;
2841 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2842 u8 err;
aec5c3c1 2843 unsigned int dev0, dev1 = 0, devmask = 0;
1da177e4 2844
44877b4e 2845 DPRINTK("ENTER, host %u, port %u\n", ap->print_id, ap->port_no);
1da177e4
LT
2846
2847 /* determine if device 0/1 are present */
2848 if (ap->flags & ATA_FLAG_SATA_RESET)
2849 dev0 = 1;
2850 else {
2851 dev0 = ata_devchk(ap, 0);
2852 if (slave_possible)
2853 dev1 = ata_devchk(ap, 1);
2854 }
2855
2856 if (dev0)
2857 devmask |= (1 << 0);
2858 if (dev1)
2859 devmask |= (1 << 1);
2860
2861 /* select device 0 again */
2862 ap->ops->dev_select(ap, 0);
2863
2864 /* issue bus reset */
2865 if (ap->flags & ATA_FLAG_SRST)
aec5c3c1
TH
2866 if (ata_bus_softreset(ap, devmask))
2867 goto err_out;
1da177e4
LT
2868
2869 /*
2870 * determine by signature whether we have ATA or ATAPI devices
2871 */
b4dc7623 2872 ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
1da177e4 2873 if ((slave_possible) && (err != 0x81))
b4dc7623 2874 ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
1da177e4
LT
2875
2876 /* re-enable interrupts */
83625006 2877 ap->ops->irq_on(ap);
1da177e4
LT
2878
2879 /* is double-select really necessary? */
2880 if (ap->device[1].class != ATA_DEV_NONE)
2881 ap->ops->dev_select(ap, 1);
2882 if (ap->device[0].class != ATA_DEV_NONE)
2883 ap->ops->dev_select(ap, 0);
2884
2885 /* if no devices were detected, disable this port */
2886 if ((ap->device[0].class == ATA_DEV_NONE) &&
2887 (ap->device[1].class == ATA_DEV_NONE))
2888 goto err_out;
2889
2890 if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
2891 /* set up device control for ATA_FLAG_SATA_RESET */
0d5ff566 2892 iowrite8(ap->ctl, ioaddr->ctl_addr);
1da177e4
LT
2893 }
2894
2895 DPRINTK("EXIT\n");
2896 return;
2897
2898err_out:
f15a1daf 2899 ata_port_printk(ap, KERN_ERR, "disabling port\n");
1da177e4
LT
2900 ap->ops->port_disable(ap);
2901
2902 DPRINTK("EXIT\n");
2903}
2904
d7bb4cc7
TH
2905/**
2906 * sata_phy_debounce - debounce SATA phy status
2907 * @ap: ATA port to debounce SATA phy status for
2908 * @params: timing parameters { interval, duratinon, timeout } in msec
2909 *
2910 * Make sure SStatus of @ap reaches stable state, determined by
2911 * holding the same value where DET is not 1 for @duration polled
2912 * every @interval, before @timeout. Timeout constraints the
2913 * beginning of the stable state. Because, after hot unplugging,
2914 * DET gets stuck at 1 on some controllers, this functions waits
2915 * until timeout then returns 0 if DET is stable at 1.
2916 *
2917 * LOCKING:
2918 * Kernel thread context (may sleep)
2919 *
2920 * RETURNS:
2921 * 0 on success, -errno on failure.
2922 */
2923int sata_phy_debounce(struct ata_port *ap, const unsigned long *params)
7a7921e8 2924{
d7bb4cc7
TH
2925 unsigned long interval_msec = params[0];
2926 unsigned long duration = params[1] * HZ / 1000;
2927 unsigned long timeout = jiffies + params[2] * HZ / 1000;
2928 unsigned long last_jiffies;
2929 u32 last, cur;
2930 int rc;
2931
2932 if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
2933 return rc;
2934 cur &= 0xf;
2935
2936 last = cur;
2937 last_jiffies = jiffies;
2938
2939 while (1) {
2940 msleep(interval_msec);
2941 if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
2942 return rc;
2943 cur &= 0xf;
2944
2945 /* DET stable? */
2946 if (cur == last) {
2947 if (cur == 1 && time_before(jiffies, timeout))
2948 continue;
2949 if (time_after(jiffies, last_jiffies + duration))
2950 return 0;
2951 continue;
2952 }
2953
2954 /* unstable, start over */
2955 last = cur;
2956 last_jiffies = jiffies;
2957
2958 /* check timeout */
2959 if (time_after(jiffies, timeout))
2960 return -EBUSY;
2961 }
2962}
2963
2964/**
2965 * sata_phy_resume - resume SATA phy
2966 * @ap: ATA port to resume SATA phy for
2967 * @params: timing parameters { interval, duratinon, timeout } in msec
2968 *
2969 * Resume SATA phy of @ap and debounce it.
2970 *
2971 * LOCKING:
2972 * Kernel thread context (may sleep)
2973 *
2974 * RETURNS:
2975 * 0 on success, -errno on failure.
2976 */
2977int sata_phy_resume(struct ata_port *ap, const unsigned long *params)
2978{
2979 u32 scontrol;
81952c54
TH
2980 int rc;
2981
2982 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
2983 return rc;
7a7921e8 2984
852ee16a 2985 scontrol = (scontrol & 0x0f0) | 0x300;
81952c54
TH
2986
2987 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
2988 return rc;
7a7921e8 2989
d7bb4cc7
TH
2990 /* Some PHYs react badly if SStatus is pounded immediately
2991 * after resuming. Delay 200ms before debouncing.
2992 */
2993 msleep(200);
7a7921e8 2994
d7bb4cc7 2995 return sata_phy_debounce(ap, params);
7a7921e8
TH
2996}
2997
f5914a46
TH
2998static void ata_wait_spinup(struct ata_port *ap)
2999{
3000 struct ata_eh_context *ehc = &ap->eh_context;
3001 unsigned long end, secs;
3002 int rc;
3003
3004 /* first, debounce phy if SATA */
3005 if (ap->cbl == ATA_CBL_SATA) {
e9c83914 3006 rc = sata_phy_debounce(ap, sata_deb_timing_hotplug);
f5914a46
TH
3007
3008 /* if debounced successfully and offline, no need to wait */
3009 if ((rc == 0 || rc == -EOPNOTSUPP) && ata_port_offline(ap))
3010 return;
3011 }
3012
3013 /* okay, let's give the drive time to spin up */
3014 end = ehc->i.hotplug_timestamp + ATA_SPINUP_WAIT * HZ / 1000;
3015 secs = ((end - jiffies) + HZ - 1) / HZ;
3016
3017 if (time_after(jiffies, end))
3018 return;
3019
3020 if (secs > 5)
3021 ata_port_printk(ap, KERN_INFO, "waiting for device to spin up "
3022 "(%lu secs)\n", secs);
3023
3024 schedule_timeout_uninterruptible(end - jiffies);
3025}
3026
3027/**
3028 * ata_std_prereset - prepare for reset
3029 * @ap: ATA port to be reset
3030 *
3031 * @ap is about to be reset. Initialize it.
3032 *
3033 * LOCKING:
3034 * Kernel thread context (may sleep)
3035 *
3036 * RETURNS:
3037 * 0 on success, -errno otherwise.
3038 */
3039int ata_std_prereset(struct ata_port *ap)
3040{
3041 struct ata_eh_context *ehc = &ap->eh_context;
e9c83914 3042 const unsigned long *timing = sata_ehc_deb_timing(ehc);
f5914a46
TH
3043 int rc;
3044
28324304
TH
3045 /* handle link resume & hotplug spinup */
3046 if ((ehc->i.flags & ATA_EHI_RESUME_LINK) &&
3047 (ap->flags & ATA_FLAG_HRST_TO_RESUME))
3048 ehc->i.action |= ATA_EH_HARDRESET;
3049
3050 if ((ehc->i.flags & ATA_EHI_HOTPLUGGED) &&
3051 (ap->flags & ATA_FLAG_SKIP_D2H_BSY))
3052 ata_wait_spinup(ap);
f5914a46
TH
3053
3054 /* if we're about to do hardreset, nothing more to do */
3055 if (ehc->i.action & ATA_EH_HARDRESET)
3056 return 0;
3057
3058 /* if SATA, resume phy */
3059 if (ap->cbl == ATA_CBL_SATA) {
f5914a46
TH
3060 rc = sata_phy_resume(ap, timing);
3061 if (rc && rc != -EOPNOTSUPP) {
3062 /* phy resume failed */
3063 ata_port_printk(ap, KERN_WARNING, "failed to resume "
3064 "link for reset (errno=%d)\n", rc);
3065 return rc;
3066 }
3067 }
3068
3069 /* Wait for !BSY if the controller can wait for the first D2H
3070 * Reg FIS and we don't know that no device is attached.
3071 */
3072 if (!(ap->flags & ATA_FLAG_SKIP_D2H_BSY) && !ata_port_offline(ap))
3073 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
3074
3075 return 0;
3076}
3077
c2bd5804
TH
3078/**
3079 * ata_std_softreset - reset host port via ATA SRST
3080 * @ap: port to reset
c2bd5804
TH
3081 * @classes: resulting classes of attached devices
3082 *
52783c5d 3083 * Reset host port using ATA SRST.
c2bd5804
TH
3084 *
3085 * LOCKING:
3086 * Kernel thread context (may sleep)
3087 *
3088 * RETURNS:
3089 * 0 on success, -errno otherwise.
3090 */
2bf2cb26 3091int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
c2bd5804
TH
3092{
3093 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
3094 unsigned int devmask = 0, err_mask;
3095 u8 err;
3096
3097 DPRINTK("ENTER\n");
3098
81952c54 3099 if (ata_port_offline(ap)) {
3a39746a
TH
3100 classes[0] = ATA_DEV_NONE;
3101 goto out;
3102 }
3103
c2bd5804
TH
3104 /* determine if device 0/1 are present */
3105 if (ata_devchk(ap, 0))
3106 devmask |= (1 << 0);
3107 if (slave_possible && ata_devchk(ap, 1))
3108 devmask |= (1 << 1);
3109
c2bd5804
TH
3110 /* select device 0 again */
3111 ap->ops->dev_select(ap, 0);
3112
3113 /* issue bus reset */
3114 DPRINTK("about to softreset, devmask=%x\n", devmask);
3115 err_mask = ata_bus_softreset(ap, devmask);
3116 if (err_mask) {
f15a1daf
TH
3117 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
3118 err_mask);
c2bd5804
TH
3119 return -EIO;
3120 }
3121
3122 /* determine by signature whether we have ATA or ATAPI devices */
3123 classes[0] = ata_dev_try_classify(ap, 0, &err);
3124 if (slave_possible && err != 0x81)
3125 classes[1] = ata_dev_try_classify(ap, 1, &err);
3126
3a39746a 3127 out:
c2bd5804
TH
3128 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
3129 return 0;
3130}
3131
3132/**
b6103f6d 3133 * sata_port_hardreset - reset port via SATA phy reset
c2bd5804 3134 * @ap: port to reset
b6103f6d 3135 * @timing: timing parameters { interval, duratinon, timeout } in msec
c2bd5804
TH
3136 *
3137 * SATA phy-reset host port using DET bits of SControl register.
c2bd5804
TH
3138 *
3139 * LOCKING:
3140 * Kernel thread context (may sleep)
3141 *
3142 * RETURNS:
3143 * 0 on success, -errno otherwise.
3144 */
b6103f6d 3145int sata_port_hardreset(struct ata_port *ap, const unsigned long *timing)
c2bd5804 3146{
852ee16a 3147 u32 scontrol;
81952c54 3148 int rc;
852ee16a 3149
c2bd5804
TH
3150 DPRINTK("ENTER\n");
3151
3c567b7d 3152 if (sata_set_spd_needed(ap)) {
1c3fae4d
TH
3153 /* SATA spec says nothing about how to reconfigure
3154 * spd. To be on the safe side, turn off phy during
3155 * reconfiguration. This works for at least ICH7 AHCI
3156 * and Sil3124.
3157 */
81952c54 3158 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
b6103f6d 3159 goto out;
81952c54 3160
a34b6fc0 3161 scontrol = (scontrol & 0x0f0) | 0x304;
81952c54
TH
3162
3163 if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
b6103f6d 3164 goto out;
1c3fae4d 3165
3c567b7d 3166 sata_set_spd(ap);
1c3fae4d
TH
3167 }
3168
3169 /* issue phy wake/reset */
81952c54 3170 if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
b6103f6d 3171 goto out;
81952c54 3172
852ee16a 3173 scontrol = (scontrol & 0x0f0) | 0x301;
81952c54
TH
3174
3175 if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
b6103f6d 3176 goto out;
c2bd5804 3177
1c3fae4d 3178 /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
c2bd5804
TH
3179 * 10.4.2 says at least 1 ms.
3180 */
3181 msleep(1);
3182
1c3fae4d 3183 /* bring phy back */
b6103f6d
TH
3184 rc = sata_phy_resume(ap, timing);
3185 out:
3186 DPRINTK("EXIT, rc=%d\n", rc);
3187 return rc;
3188}
3189
3190/**
3191 * sata_std_hardreset - reset host port via SATA phy reset
3192 * @ap: port to reset
3193 * @class: resulting class of attached device
3194 *
3195 * SATA phy-reset host port using DET bits of SControl register,
3196 * wait for !BSY and classify the attached device.
3197 *
3198 * LOCKING:
3199 * Kernel thread context (may sleep)
3200 *
3201 * RETURNS:
3202 * 0 on success, -errno otherwise.
3203 */
3204int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
3205{
3206 const unsigned long *timing = sata_ehc_deb_timing(&ap->eh_context);
3207 int rc;
3208
3209 DPRINTK("ENTER\n");
3210
3211 /* do hardreset */
3212 rc = sata_port_hardreset(ap, timing);
3213 if (rc) {
3214 ata_port_printk(ap, KERN_ERR,
3215 "COMRESET failed (errno=%d)\n", rc);
3216 return rc;
3217 }
c2bd5804 3218
c2bd5804 3219 /* TODO: phy layer with polling, timeouts, etc. */
81952c54 3220 if (ata_port_offline(ap)) {
c2bd5804
TH
3221 *class = ATA_DEV_NONE;
3222 DPRINTK("EXIT, link offline\n");
3223 return 0;
3224 }
3225
34fee227
TH
3226 /* wait a while before checking status, see SRST for more info */
3227 msleep(150);
3228
c2bd5804 3229 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
f15a1daf
TH
3230 ata_port_printk(ap, KERN_ERR,
3231 "COMRESET failed (device not ready)\n");
c2bd5804
TH
3232 return -EIO;
3233 }
3234
3a39746a
TH
3235 ap->ops->dev_select(ap, 0); /* probably unnecessary */
3236
c2bd5804
TH
3237 *class = ata_dev_try_classify(ap, 0, NULL);
3238
3239 DPRINTK("EXIT, class=%u\n", *class);
3240 return 0;
3241}
3242
3243/**
3244 * ata_std_postreset - standard postreset callback
3245 * @ap: the target ata_port
3246 * @classes: classes of attached devices
3247 *
3248 * This function is invoked after a successful reset. Note that
3249 * the device might have been reset more than once using
3250 * different reset methods before postreset is invoked.
c2bd5804 3251 *
c2bd5804
TH
3252 * LOCKING:
3253 * Kernel thread context (may sleep)
3254 */
3255void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
3256{
dc2b3515
TH
3257 u32 serror;
3258
c2bd5804
TH
3259 DPRINTK("ENTER\n");
3260
c2bd5804 3261 /* print link status */
81952c54 3262 sata_print_link_status(ap);
c2bd5804 3263
dc2b3515
TH
3264 /* clear SError */
3265 if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
3266 sata_scr_write(ap, SCR_ERROR, serror);
3267
3a39746a 3268 /* re-enable interrupts */
83625006
AI
3269 if (!ap->ops->error_handler)
3270 ap->ops->irq_on(ap);
c2bd5804
TH
3271
3272 /* is double-select really necessary? */
3273 if (classes[0] != ATA_DEV_NONE)
3274 ap->ops->dev_select(ap, 1);
3275 if (classes[1] != ATA_DEV_NONE)
3276 ap->ops->dev_select(ap, 0);
3277
3a39746a
TH
3278 /* bail out if no device is present */
3279 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
3280 DPRINTK("EXIT, no device\n");
3281 return;
3282 }
3283
3284 /* set up device control */
0d5ff566
TH
3285 if (ap->ioaddr.ctl_addr)
3286 iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
c2bd5804
TH
3287
3288 DPRINTK("EXIT\n");
3289}
3290
623a3128
TH
3291/**
3292 * ata_dev_same_device - Determine whether new ID matches configured device
623a3128
TH
3293 * @dev: device to compare against
3294 * @new_class: class of the new device
3295 * @new_id: IDENTIFY page of the new device
3296 *
3297 * Compare @new_class and @new_id against @dev and determine
3298 * whether @dev is the device indicated by @new_class and
3299 * @new_id.
3300 *
3301 * LOCKING:
3302 * None.
3303 *
3304 * RETURNS:
3305 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
3306 */
3373efd8
TH
3307static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
3308 const u16 *new_id)
623a3128
TH
3309{
3310 const u16 *old_id = dev->id;
a0cf733b
TH
3311 unsigned char model[2][ATA_ID_PROD_LEN + 1];
3312 unsigned char serial[2][ATA_ID_SERNO_LEN + 1];
623a3128
TH
3313 u64 new_n_sectors;
3314
3315 if (dev->class != new_class) {
f15a1daf
TH
3316 ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
3317 dev->class, new_class);
623a3128
TH
3318 return 0;
3319 }
3320
a0cf733b
TH
3321 ata_id_c_string(old_id, model[0], ATA_ID_PROD, sizeof(model[0]));
3322 ata_id_c_string(new_id, model[1], ATA_ID_PROD, sizeof(model[1]));
3323 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO, sizeof(serial[0]));
3324 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO, sizeof(serial[1]));
623a3128
TH
3325 new_n_sectors = ata_id_n_sectors(new_id);
3326
3327 if (strcmp(model[0], model[1])) {
f15a1daf
TH
3328 ata_dev_printk(dev, KERN_INFO, "model number mismatch "
3329 "'%s' != '%s'\n", model[0], model[1]);
623a3128
TH
3330 return 0;
3331 }
3332
3333 if (strcmp(serial[0], serial[1])) {
f15a1daf
TH
3334 ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
3335 "'%s' != '%s'\n", serial[0], serial[1]);
623a3128
TH
3336 return 0;
3337 }
3338
3339 if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
f15a1daf
TH
3340 ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
3341 "%llu != %llu\n",
3342 (unsigned long long)dev->n_sectors,
3343 (unsigned long long)new_n_sectors);
623a3128
TH
3344 return 0;
3345 }
3346
3347 return 1;
3348}
3349
3350/**
3351 * ata_dev_revalidate - Revalidate ATA device
623a3128 3352 * @dev: device to revalidate
bff04647 3353 * @readid_flags: read ID flags
623a3128
TH
3354 *
3355 * Re-read IDENTIFY page and make sure @dev is still attached to
3356 * the port.
3357 *
3358 * LOCKING:
3359 * Kernel thread context (may sleep)
3360 *
3361 * RETURNS:
3362 * 0 on success, negative errno otherwise
3363 */
bff04647 3364int ata_dev_revalidate(struct ata_device *dev, unsigned int readid_flags)
623a3128 3365{
5eb45c02 3366 unsigned int class = dev->class;
f15a1daf 3367 u16 *id = (void *)dev->ap->sector_buf;
623a3128
TH
3368 int rc;
3369
5eb45c02
TH
3370 if (!ata_dev_enabled(dev)) {
3371 rc = -ENODEV;
3372 goto fail;
3373 }
623a3128 3374
fe635c7e 3375 /* read ID data */
bff04647 3376 rc = ata_dev_read_id(dev, &class, readid_flags, id);
623a3128
TH
3377 if (rc)
3378 goto fail;
3379
3380 /* is the device still there? */
3373efd8 3381 if (!ata_dev_same_device(dev, class, id)) {
623a3128
TH
3382 rc = -ENODEV;
3383 goto fail;
3384 }
3385
fe635c7e 3386 memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
623a3128
TH
3387
3388 /* configure device according to the new ID */
efdaedc4 3389 rc = ata_dev_configure(dev);
5eb45c02
TH
3390 if (rc == 0)
3391 return 0;
623a3128
TH
3392
3393 fail:
f15a1daf 3394 ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
623a3128
TH
3395 return rc;
3396}
3397
6919a0a6
AC
3398struct ata_blacklist_entry {
3399 const char *model_num;
3400 const char *model_rev;
3401 unsigned long horkage;
3402};
3403
3404static const struct ata_blacklist_entry ata_device_blacklist [] = {
3405 /* Devices with DMA related problems under Linux */
3406 { "WDC AC11000H", NULL, ATA_HORKAGE_NODMA },
3407 { "WDC AC22100H", NULL, ATA_HORKAGE_NODMA },
3408 { "WDC AC32500H", NULL, ATA_HORKAGE_NODMA },
3409 { "WDC AC33100H", NULL, ATA_HORKAGE_NODMA },
3410 { "WDC AC31600H", NULL, ATA_HORKAGE_NODMA },
3411 { "WDC AC32100H", "24.09P07", ATA_HORKAGE_NODMA },
3412 { "WDC AC23200L", "21.10N21", ATA_HORKAGE_NODMA },
3413 { "Compaq CRD-8241B", NULL, ATA_HORKAGE_NODMA },
3414 { "CRD-8400B", NULL, ATA_HORKAGE_NODMA },
3415 { "CRD-8480B", NULL, ATA_HORKAGE_NODMA },
3416 { "CRD-8482B", NULL, ATA_HORKAGE_NODMA },
3417 { "CRD-84", NULL, ATA_HORKAGE_NODMA },
3418 { "SanDisk SDP3B", NULL, ATA_HORKAGE_NODMA },
3419 { "SanDisk SDP3B-64", NULL, ATA_HORKAGE_NODMA },
3420 { "SANYO CD-ROM CRD", NULL, ATA_HORKAGE_NODMA },
3421 { "HITACHI CDR-8", NULL, ATA_HORKAGE_NODMA },
3422 { "HITACHI CDR-8335", NULL, ATA_HORKAGE_NODMA },
3423 { "HITACHI CDR-8435", NULL, ATA_HORKAGE_NODMA },
3424 { "Toshiba CD-ROM XM-6202B", NULL, ATA_HORKAGE_NODMA },
3425 { "TOSHIBA CD-ROM XM-1702BC", NULL, ATA_HORKAGE_NODMA },
3426 { "CD-532E-A", NULL, ATA_HORKAGE_NODMA },
3427 { "E-IDE CD-ROM CR-840",NULL, ATA_HORKAGE_NODMA },
3428 { "CD-ROM Drive/F5A", NULL, ATA_HORKAGE_NODMA },
3429 { "WPI CDD-820", NULL, ATA_HORKAGE_NODMA },
3430 { "SAMSUNG CD-ROM SC-148C", NULL, ATA_HORKAGE_NODMA },
3431 { "SAMSUNG CD-ROM SC", NULL, ATA_HORKAGE_NODMA },
6919a0a6
AC
3432 { "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,ATA_HORKAGE_NODMA },
3433 { "_NEC DV5800A", NULL, ATA_HORKAGE_NODMA },
3434 { "SAMSUNG CD-ROM SN-124","N001", ATA_HORKAGE_NODMA },
3435
18d6e9d5 3436 /* Weird ATAPI devices */
6f23a31d
AL
3437 { "TORiSAN DVD-ROM DRD-N216", NULL, ATA_HORKAGE_MAX_SEC_128 |
3438 ATA_HORKAGE_DMA_RW_ONLY },
18d6e9d5 3439
6919a0a6
AC
3440 /* Devices we expect to fail diagnostics */
3441
3442 /* Devices where NCQ should be avoided */
3443 /* NCQ is slow */
3444 { "WDC WD740ADFD-00", NULL, ATA_HORKAGE_NONCQ },
09125ea6
TH
3445 /* http://thread.gmane.org/gmane.linux.ide/14907 */
3446 { "FUJITSU MHT2060BH", NULL, ATA_HORKAGE_NONCQ },
7acfaf30
PR
3447 /* NCQ is broken */
3448 { "Maxtor 6L250S0", "BANC1G10", ATA_HORKAGE_NONCQ },
96442925
JA
3449 /* NCQ hard hangs device under heavier load, needs hard power cycle */
3450 { "Maxtor 6B250S0", "BANC1B70", ATA_HORKAGE_NONCQ },
36e337d0
RH
3451 /* Blacklist entries taken from Silicon Image 3124/3132
3452 Windows driver .inf file - also several Linux problem reports */
3453 { "HTS541060G9SA00", "MB3OC60D", ATA_HORKAGE_NONCQ, },
3454 { "HTS541080G9SA00", "MB4OC60D", ATA_HORKAGE_NONCQ, },
3455 { "HTS541010G9SA00", "MBZOC60D", ATA_HORKAGE_NONCQ, },
6919a0a6
AC
3456
3457 /* Devices with NCQ limits */
3458
3459 /* End Marker */
3460 { }
1da177e4 3461};
2e9edbf8 3462
6919a0a6 3463unsigned long ata_device_blacklisted(const struct ata_device *dev)
1da177e4 3464{
8bfa79fc
TH
3465 unsigned char model_num[ATA_ID_PROD_LEN + 1];
3466 unsigned char model_rev[ATA_ID_FW_REV_LEN + 1];
6919a0a6 3467 const struct ata_blacklist_entry *ad = ata_device_blacklist;
3a778275 3468
8bfa79fc
TH
3469 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
3470 ata_id_c_string(dev->id, model_rev, ATA_ID_FW_REV, sizeof(model_rev));
1da177e4 3471
6919a0a6 3472 while (ad->model_num) {
8bfa79fc 3473 if (!strcmp(ad->model_num, model_num)) {
6919a0a6
AC
3474 if (ad->model_rev == NULL)
3475 return ad->horkage;
8bfa79fc 3476 if (!strcmp(ad->model_rev, model_rev))
6919a0a6 3477 return ad->horkage;
f4b15fef 3478 }
6919a0a6 3479 ad++;
f4b15fef 3480 }
1da177e4
LT
3481 return 0;
3482}
3483
6919a0a6
AC
3484static int ata_dma_blacklisted(const struct ata_device *dev)
3485{
3486 /* We don't support polling DMA.
3487 * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
3488 * if the LLDD handles only interrupts in the HSM_ST_LAST state.
3489 */
3490 if ((dev->ap->flags & ATA_FLAG_PIO_POLLING) &&
3491 (dev->flags & ATA_DFLAG_CDB_INTR))
3492 return 1;
3493 return (ata_device_blacklisted(dev) & ATA_HORKAGE_NODMA) ? 1 : 0;
3494}
3495
a6d5a51c
TH
3496/**
3497 * ata_dev_xfermask - Compute supported xfermask of the given device
a6d5a51c
TH
3498 * @dev: Device to compute xfermask for
3499 *
acf356b1
TH
3500 * Compute supported xfermask of @dev and store it in
3501 * dev->*_mask. This function is responsible for applying all
3502 * known limits including host controller limits, device
3503 * blacklist, etc...
a6d5a51c
TH
3504 *
3505 * LOCKING:
3506 * None.
a6d5a51c 3507 */
3373efd8 3508static void ata_dev_xfermask(struct ata_device *dev)
1da177e4 3509{
3373efd8 3510 struct ata_port *ap = dev->ap;
cca3974e 3511 struct ata_host *host = ap->host;
a6d5a51c 3512 unsigned long xfer_mask;
1da177e4 3513
37deecb5 3514 /* controller modes available */
565083e1
TH
3515 xfer_mask = ata_pack_xfermask(ap->pio_mask,
3516 ap->mwdma_mask, ap->udma_mask);
3517
8343f889 3518 /* drive modes available */
37deecb5
TH
3519 xfer_mask &= ata_pack_xfermask(dev->pio_mask,
3520 dev->mwdma_mask, dev->udma_mask);
3521 xfer_mask &= ata_id_xfermask(dev->id);
565083e1 3522
b352e57d
AC
3523 /*
3524 * CFA Advanced TrueIDE timings are not allowed on a shared
3525 * cable
3526 */
3527 if (ata_dev_pair(dev)) {
3528 /* No PIO5 or PIO6 */
3529 xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
3530 /* No MWDMA3 or MWDMA 4 */
3531 xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
3532 }
3533
37deecb5
TH
3534 if (ata_dma_blacklisted(dev)) {
3535 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
f15a1daf
TH
3536 ata_dev_printk(dev, KERN_WARNING,
3537 "device is on DMA blacklist, disabling DMA\n");
37deecb5 3538 }
a6d5a51c 3539
14d66ab7
PV
3540 if ((host->flags & ATA_HOST_SIMPLEX) &&
3541 host->simplex_claimed && host->simplex_claimed != ap) {
37deecb5
TH
3542 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
3543 ata_dev_printk(dev, KERN_WARNING, "simplex DMA is claimed by "
3544 "other device, disabling DMA\n");
5444a6f4 3545 }
565083e1 3546
5444a6f4 3547 if (ap->ops->mode_filter)
a76b62ca 3548 xfer_mask = ap->ops->mode_filter(dev, xfer_mask);
5444a6f4 3549
8343f889
RH
3550 /* Apply cable rule here. Don't apply it early because when
3551 * we handle hot plug the cable type can itself change.
3552 * Check this last so that we know if the transfer rate was
3553 * solely limited by the cable.
3554 * Unknown or 80 wire cables reported host side are checked
3555 * drive side as well. Cases where we know a 40wire cable
3556 * is used safely for 80 are not checked here.
3557 */
3558 if (xfer_mask & (0xF8 << ATA_SHIFT_UDMA))
3559 /* UDMA/44 or higher would be available */
3560 if((ap->cbl == ATA_CBL_PATA40) ||
3561 (ata_drive_40wire(dev->id) &&
3562 (ap->cbl == ATA_CBL_PATA_UNK ||
3563 ap->cbl == ATA_CBL_PATA80))) {
3564 ata_dev_printk(dev, KERN_WARNING,
3565 "limited to UDMA/33 due to 40-wire cable\n");
3566 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
3567 }
3568
565083e1
TH
3569 ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
3570 &dev->mwdma_mask, &dev->udma_mask);
1da177e4
LT
3571}
3572
1da177e4
LT
3573/**
3574 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
1da177e4
LT
3575 * @dev: Device to which command will be sent
3576 *
780a87f7
JG
3577 * Issue SET FEATURES - XFER MODE command to device @dev
3578 * on port @ap.
3579 *
1da177e4 3580 * LOCKING:
0cba632b 3581 * PCI/etc. bus probe sem.
83206a29
TH
3582 *
3583 * RETURNS:
3584 * 0 on success, AC_ERR_* mask otherwise.
1da177e4
LT
3585 */
3586
3373efd8 3587static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
1da177e4 3588{
a0123703 3589 struct ata_taskfile tf;
83206a29 3590 unsigned int err_mask;
1da177e4
LT
3591
3592 /* set up set-features taskfile */
3593 DPRINTK("set features - xfer mode\n");
3594
3373efd8 3595 ata_tf_init(dev, &tf);
a0123703
TH
3596 tf.command = ATA_CMD_SET_FEATURES;
3597 tf.feature = SETFEATURES_XFER;
3598 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3599 tf.protocol = ATA_PROT_NODATA;
3600 tf.nsect = dev->xfer_mode;
1da177e4 3601
3373efd8 3602 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
1da177e4 3603
83206a29
TH
3604 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3605 return err_mask;
1da177e4
LT
3606}
3607
8bf62ece
AL
3608/**
3609 * ata_dev_init_params - Issue INIT DEV PARAMS command
8bf62ece 3610 * @dev: Device to which command will be sent
e2a7f77a
RD
3611 * @heads: Number of heads (taskfile parameter)
3612 * @sectors: Number of sectors (taskfile parameter)
8bf62ece
AL
3613 *
3614 * LOCKING:
6aff8f1f
TH
3615 * Kernel thread context (may sleep)
3616 *
3617 * RETURNS:
3618 * 0 on success, AC_ERR_* mask otherwise.
8bf62ece 3619 */
3373efd8
TH
3620static unsigned int ata_dev_init_params(struct ata_device *dev,
3621 u16 heads, u16 sectors)
8bf62ece 3622{
a0123703 3623 struct ata_taskfile tf;
6aff8f1f 3624 unsigned int err_mask;
8bf62ece
AL
3625
3626 /* Number of sectors per track 1-255. Number of heads 1-16 */
3627 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
00b6f5e9 3628 return AC_ERR_INVALID;
8bf62ece
AL
3629
3630 /* set up init dev params taskfile */
3631 DPRINTK("init dev params \n");
3632
3373efd8 3633 ata_tf_init(dev, &tf);
a0123703
TH
3634 tf.command = ATA_CMD_INIT_DEV_PARAMS;
3635 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3636 tf.protocol = ATA_PROT_NODATA;
3637 tf.nsect = sectors;
3638 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
8bf62ece 3639
3373efd8 3640 err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
8bf62ece 3641
6aff8f1f
TH
3642 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3643 return err_mask;
8bf62ece
AL
3644}
3645
1da177e4 3646/**
0cba632b
JG
3647 * ata_sg_clean - Unmap DMA memory associated with command
3648 * @qc: Command containing DMA memory to be released
3649 *
3650 * Unmap all mapped DMA memory associated with this command.
1da177e4
LT
3651 *
3652 * LOCKING:
cca3974e 3653 * spin_lock_irqsave(host lock)
1da177e4 3654 */
70e6ad0c 3655void ata_sg_clean(struct ata_queued_cmd *qc)
1da177e4
LT
3656{
3657 struct ata_port *ap = qc->ap;
cedc9a47 3658 struct scatterlist *sg = qc->__sg;
1da177e4 3659 int dir = qc->dma_dir;
cedc9a47 3660 void *pad_buf = NULL;
1da177e4 3661
a4631474
TH
3662 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
3663 WARN_ON(sg == NULL);
1da177e4
LT
3664
3665 if (qc->flags & ATA_QCFLAG_SINGLE)
f131883e 3666 WARN_ON(qc->n_elem > 1);
1da177e4 3667
2c13b7ce 3668 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
1da177e4 3669
cedc9a47
JG
3670 /* if we padded the buffer out to 32-bit bound, and data
3671 * xfer direction is from-device, we must copy from the
3672 * pad buffer back into the supplied buffer
3673 */
3674 if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
3675 pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3676
3677 if (qc->flags & ATA_QCFLAG_SG) {
e1410f2d 3678 if (qc->n_elem)
2f1f610b 3679 dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
cedc9a47
JG
3680 /* restore last sg */
3681 sg[qc->orig_n_elem - 1].length += qc->pad_len;
3682 if (pad_buf) {
3683 struct scatterlist *psg = &qc->pad_sgent;
3684 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3685 memcpy(addr + psg->offset, pad_buf, qc->pad_len);
dfa15988 3686 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3687 }
3688 } else {
2e242fa9 3689 if (qc->n_elem)
2f1f610b 3690 dma_unmap_single(ap->dev,
e1410f2d
JG
3691 sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
3692 dir);
cedc9a47
JG
3693 /* restore sg */
3694 sg->length += qc->pad_len;
3695 if (pad_buf)
3696 memcpy(qc->buf_virt + sg->length - qc->pad_len,
3697 pad_buf, qc->pad_len);
3698 }
1da177e4
LT
3699
3700 qc->flags &= ~ATA_QCFLAG_DMAMAP;
cedc9a47 3701 qc->__sg = NULL;
1da177e4
LT
3702}
3703
3704/**
3705 * ata_fill_sg - Fill PCI IDE PRD table
3706 * @qc: Metadata associated with taskfile to be transferred
3707 *
780a87f7
JG
3708 * Fill PCI IDE PRD (scatter-gather) table with segments
3709 * associated with the current disk command.
3710 *
1da177e4 3711 * LOCKING:
cca3974e 3712 * spin_lock_irqsave(host lock)
1da177e4
LT
3713 *
3714 */
3715static void ata_fill_sg(struct ata_queued_cmd *qc)
3716{
1da177e4 3717 struct ata_port *ap = qc->ap;
cedc9a47
JG
3718 struct scatterlist *sg;
3719 unsigned int idx;
1da177e4 3720
a4631474 3721 WARN_ON(qc->__sg == NULL);
f131883e 3722 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
1da177e4
LT
3723
3724 idx = 0;
cedc9a47 3725 ata_for_each_sg(sg, qc) {
1da177e4
LT
3726 u32 addr, offset;
3727 u32 sg_len, len;
3728
3729 /* determine if physical DMA addr spans 64K boundary.
3730 * Note h/w doesn't support 64-bit, so we unconditionally
3731 * truncate dma_addr_t to u32.
3732 */
3733 addr = (u32) sg_dma_address(sg);
3734 sg_len = sg_dma_len(sg);
3735
3736 while (sg_len) {
3737 offset = addr & 0xffff;
3738 len = sg_len;
3739 if ((offset + sg_len) > 0x10000)
3740 len = 0x10000 - offset;
3741
3742 ap->prd[idx].addr = cpu_to_le32(addr);
3743 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
3744 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
3745
3746 idx++;
3747 sg_len -= len;
3748 addr += len;
3749 }
3750 }
3751
3752 if (idx)
3753 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
3754}
3755/**
3756 * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
3757 * @qc: Metadata associated with taskfile to check
3758 *
780a87f7
JG
3759 * Allow low-level driver to filter ATA PACKET commands, returning
3760 * a status indicating whether or not it is OK to use DMA for the
3761 * supplied PACKET command.
3762 *
1da177e4 3763 * LOCKING:
cca3974e 3764 * spin_lock_irqsave(host lock)
0cba632b 3765 *
1da177e4
LT
3766 * RETURNS: 0 when ATAPI DMA can be used
3767 * nonzero otherwise
3768 */
3769int ata_check_atapi_dma(struct ata_queued_cmd *qc)
3770{
3771 struct ata_port *ap = qc->ap;
3772 int rc = 0; /* Assume ATAPI DMA is OK by default */
3773
6f23a31d
AL
3774 /* some drives can only do ATAPI DMA on read/write */
3775 if (unlikely(qc->dev->horkage & ATA_HORKAGE_DMA_RW_ONLY)) {
3776 struct scsi_cmnd *cmd = qc->scsicmd;
3777 u8 *scsicmd = cmd->cmnd;
3778
3779 switch (scsicmd[0]) {
3780 case READ_10:
3781 case WRITE_10:
3782 case READ_12:
3783 case WRITE_12:
3784 case READ_6:
3785 case WRITE_6:
3786 /* atapi dma maybe ok */
3787 break;
3788 default:
3789 /* turn off atapi dma */
3790 return 1;
3791 }
3792 }
3793
1da177e4
LT
3794 if (ap->ops->check_atapi_dma)
3795 rc = ap->ops->check_atapi_dma(qc);
3796
3797 return rc;
3798}
3799/**
3800 * ata_qc_prep - Prepare taskfile for submission
3801 * @qc: Metadata associated with taskfile to be prepared
3802 *
780a87f7
JG
3803 * Prepare ATA taskfile for submission.
3804 *
1da177e4 3805 * LOCKING:
cca3974e 3806 * spin_lock_irqsave(host lock)
1da177e4
LT
3807 */
3808void ata_qc_prep(struct ata_queued_cmd *qc)
3809{
3810 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
3811 return;
3812
3813 ata_fill_sg(qc);
3814}
3815
e46834cd
BK
3816void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
3817
0cba632b
JG
3818/**
3819 * ata_sg_init_one - Associate command with memory buffer
3820 * @qc: Command to be associated
3821 * @buf: Memory buffer
3822 * @buflen: Length of memory buffer, in bytes.
3823 *
3824 * Initialize the data-related elements of queued_cmd @qc
3825 * to point to a single memory buffer, @buf of byte length @buflen.
3826 *
3827 * LOCKING:
cca3974e 3828 * spin_lock_irqsave(host lock)
0cba632b
JG
3829 */
3830
1da177e4
LT
3831void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
3832{
1da177e4
LT
3833 qc->flags |= ATA_QCFLAG_SINGLE;
3834
cedc9a47 3835 qc->__sg = &qc->sgent;
1da177e4 3836 qc->n_elem = 1;
cedc9a47 3837 qc->orig_n_elem = 1;
1da177e4 3838 qc->buf_virt = buf;
233277ca 3839 qc->nbytes = buflen;
1da177e4 3840
61c0596c 3841 sg_init_one(&qc->sgent, buf, buflen);
1da177e4
LT
3842}
3843
0cba632b
JG
3844/**
3845 * ata_sg_init - Associate command with scatter-gather table.
3846 * @qc: Command to be associated
3847 * @sg: Scatter-gather table.
3848 * @n_elem: Number of elements in s/g table.
3849 *
3850 * Initialize the data-related elements of queued_cmd @qc
3851 * to point to a scatter-gather table @sg, containing @n_elem
3852 * elements.
3853 *
3854 * LOCKING:
cca3974e 3855 * spin_lock_irqsave(host lock)
0cba632b
JG
3856 */
3857
1da177e4
LT
3858void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
3859 unsigned int n_elem)
3860{
3861 qc->flags |= ATA_QCFLAG_SG;
cedc9a47 3862 qc->__sg = sg;
1da177e4 3863 qc->n_elem = n_elem;
cedc9a47 3864 qc->orig_n_elem = n_elem;
1da177e4
LT
3865}
3866
3867/**
0cba632b
JG
3868 * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
3869 * @qc: Command with memory buffer to be mapped.
3870 *
3871 * DMA-map the memory buffer associated with queued_cmd @qc.
1da177e4
LT
3872 *
3873 * LOCKING:
cca3974e 3874 * spin_lock_irqsave(host lock)
1da177e4
LT
3875 *
3876 * RETURNS:
0cba632b 3877 * Zero on success, negative on error.
1da177e4
LT
3878 */
3879
3880static int ata_sg_setup_one(struct ata_queued_cmd *qc)
3881{
3882 struct ata_port *ap = qc->ap;
3883 int dir = qc->dma_dir;
cedc9a47 3884 struct scatterlist *sg = qc->__sg;
1da177e4 3885 dma_addr_t dma_address;
2e242fa9 3886 int trim_sg = 0;
1da177e4 3887
cedc9a47
JG
3888 /* we must lengthen transfers to end on a 32-bit boundary */
3889 qc->pad_len = sg->length & 3;
3890 if (qc->pad_len) {
3891 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3892 struct scatterlist *psg = &qc->pad_sgent;
3893
a4631474 3894 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3895
3896 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3897
3898 if (qc->tf.flags & ATA_TFLAG_WRITE)
3899 memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
3900 qc->pad_len);
3901
3902 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3903 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3904 /* trim sg */
3905 sg->length -= qc->pad_len;
2e242fa9
TH
3906 if (sg->length == 0)
3907 trim_sg = 1;
cedc9a47
JG
3908
3909 DPRINTK("padding done, sg->length=%u pad_len=%u\n",
3910 sg->length, qc->pad_len);
3911 }
3912
2e242fa9
TH
3913 if (trim_sg) {
3914 qc->n_elem--;
e1410f2d
JG
3915 goto skip_map;
3916 }
3917
2f1f610b 3918 dma_address = dma_map_single(ap->dev, qc->buf_virt,
32529e01 3919 sg->length, dir);
537a95d9
TH
3920 if (dma_mapping_error(dma_address)) {
3921 /* restore sg */
3922 sg->length += qc->pad_len;
1da177e4 3923 return -1;
537a95d9 3924 }
1da177e4
LT
3925
3926 sg_dma_address(sg) = dma_address;
32529e01 3927 sg_dma_len(sg) = sg->length;
1da177e4 3928
2e242fa9 3929skip_map:
1da177e4
LT
3930 DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
3931 qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3932
3933 return 0;
3934}
3935
3936/**
0cba632b
JG
3937 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
3938 * @qc: Command with scatter-gather table to be mapped.
3939 *
3940 * DMA-map the scatter-gather table associated with queued_cmd @qc.
1da177e4
LT
3941 *
3942 * LOCKING:
cca3974e 3943 * spin_lock_irqsave(host lock)
1da177e4
LT
3944 *
3945 * RETURNS:
0cba632b 3946 * Zero on success, negative on error.
1da177e4
LT
3947 *
3948 */
3949
3950static int ata_sg_setup(struct ata_queued_cmd *qc)
3951{
3952 struct ata_port *ap = qc->ap;
cedc9a47
JG
3953 struct scatterlist *sg = qc->__sg;
3954 struct scatterlist *lsg = &sg[qc->n_elem - 1];
e1410f2d 3955 int n_elem, pre_n_elem, dir, trim_sg = 0;
1da177e4 3956
44877b4e 3957 VPRINTK("ENTER, ata%u\n", ap->print_id);
a4631474 3958 WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
1da177e4 3959
cedc9a47
JG
3960 /* we must lengthen transfers to end on a 32-bit boundary */
3961 qc->pad_len = lsg->length & 3;
3962 if (qc->pad_len) {
3963 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3964 struct scatterlist *psg = &qc->pad_sgent;
3965 unsigned int offset;
3966
a4631474 3967 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3968
3969 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3970
3971 /*
3972 * psg->page/offset are used to copy to-be-written
3973 * data in this function or read data in ata_sg_clean.
3974 */
3975 offset = lsg->offset + lsg->length - qc->pad_len;
3976 psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
3977 psg->offset = offset_in_page(offset);
3978
3979 if (qc->tf.flags & ATA_TFLAG_WRITE) {
3980 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3981 memcpy(pad_buf, addr + psg->offset, qc->pad_len);
dfa15988 3982 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3983 }
3984
3985 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3986 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3987 /* trim last sg */
3988 lsg->length -= qc->pad_len;
e1410f2d
JG
3989 if (lsg->length == 0)
3990 trim_sg = 1;
cedc9a47
JG
3991
3992 DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
3993 qc->n_elem - 1, lsg->length, qc->pad_len);
3994 }
3995
e1410f2d
JG
3996 pre_n_elem = qc->n_elem;
3997 if (trim_sg && pre_n_elem)
3998 pre_n_elem--;
3999
4000 if (!pre_n_elem) {
4001 n_elem = 0;
4002 goto skip_map;
4003 }
4004
1da177e4 4005 dir = qc->dma_dir;
2f1f610b 4006 n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
537a95d9
TH
4007 if (n_elem < 1) {
4008 /* restore last sg */
4009 lsg->length += qc->pad_len;
1da177e4 4010 return -1;
537a95d9 4011 }
1da177e4
LT
4012
4013 DPRINTK("%d sg elements mapped\n", n_elem);
4014
e1410f2d 4015skip_map:
1da177e4
LT
4016 qc->n_elem = n_elem;
4017
4018 return 0;
4019}
4020
0baab86b 4021/**
c893a3ae 4022 * swap_buf_le16 - swap halves of 16-bit words in place
0baab86b
EF
4023 * @buf: Buffer to swap
4024 * @buf_words: Number of 16-bit words in buffer.
4025 *
4026 * Swap halves of 16-bit words if needed to convert from
4027 * little-endian byte order to native cpu byte order, or
4028 * vice-versa.
4029 *
4030 * LOCKING:
6f0ef4fa 4031 * Inherited from caller.
0baab86b 4032 */
1da177e4
LT
4033void swap_buf_le16(u16 *buf, unsigned int buf_words)
4034{
4035#ifdef __BIG_ENDIAN
4036 unsigned int i;
4037
4038 for (i = 0; i < buf_words; i++)
4039 buf[i] = le16_to_cpu(buf[i]);
4040#endif /* __BIG_ENDIAN */
4041}
4042
6ae4cfb5 4043/**
0d5ff566 4044 * ata_data_xfer - Transfer data by PIO
a6b2c5d4 4045 * @adev: device to target
6ae4cfb5
AL
4046 * @buf: data buffer
4047 * @buflen: buffer length
344babaa 4048 * @write_data: read/write
6ae4cfb5
AL
4049 *
4050 * Transfer data from/to the device data register by PIO.
4051 *
4052 * LOCKING:
4053 * Inherited from caller.
6ae4cfb5 4054 */
0d5ff566
TH
4055void ata_data_xfer(struct ata_device *adev, unsigned char *buf,
4056 unsigned int buflen, int write_data)
1da177e4 4057{
a6b2c5d4 4058 struct ata_port *ap = adev->ap;
6ae4cfb5 4059 unsigned int words = buflen >> 1;
1da177e4 4060
6ae4cfb5 4061 /* Transfer multiple of 2 bytes */
1da177e4 4062 if (write_data)
0d5ff566 4063 iowrite16_rep(ap->ioaddr.data_addr, buf, words);
1da177e4 4064 else
0d5ff566 4065 ioread16_rep(ap->ioaddr.data_addr, buf, words);
6ae4cfb5
AL
4066
4067 /* Transfer trailing 1 byte, if any. */
4068 if (unlikely(buflen & 0x01)) {
4069 u16 align_buf[1] = { 0 };
4070 unsigned char *trailing_buf = buf + buflen - 1;
4071
4072 if (write_data) {
4073 memcpy(align_buf, trailing_buf, 1);
0d5ff566 4074 iowrite16(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
6ae4cfb5 4075 } else {
0d5ff566 4076 align_buf[0] = cpu_to_le16(ioread16(ap->ioaddr.data_addr));
6ae4cfb5
AL
4077 memcpy(trailing_buf, align_buf, 1);
4078 }
4079 }
1da177e4
LT
4080}
4081
75e99585 4082/**
0d5ff566 4083 * ata_data_xfer_noirq - Transfer data by PIO
75e99585
AC
4084 * @adev: device to target
4085 * @buf: data buffer
4086 * @buflen: buffer length
4087 * @write_data: read/write
4088 *
88574551 4089 * Transfer data from/to the device data register by PIO. Do the
75e99585
AC
4090 * transfer with interrupts disabled.
4091 *
4092 * LOCKING:
4093 * Inherited from caller.
4094 */
0d5ff566
TH
4095void ata_data_xfer_noirq(struct ata_device *adev, unsigned char *buf,
4096 unsigned int buflen, int write_data)
75e99585
AC
4097{
4098 unsigned long flags;
4099 local_irq_save(flags);
0d5ff566 4100 ata_data_xfer(adev, buf, buflen, write_data);
75e99585
AC
4101 local_irq_restore(flags);
4102}
4103
4104
6ae4cfb5
AL
4105/**
4106 * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
4107 * @qc: Command on going
4108 *
4109 * Transfer ATA_SECT_SIZE of data from/to the ATA device.
4110 *
4111 * LOCKING:
4112 * Inherited from caller.
4113 */
4114
1da177e4
LT
4115static void ata_pio_sector(struct ata_queued_cmd *qc)
4116{
4117 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 4118 struct scatterlist *sg = qc->__sg;
1da177e4
LT
4119 struct ata_port *ap = qc->ap;
4120 struct page *page;
4121 unsigned int offset;
4122 unsigned char *buf;
4123
726f0785 4124 if (qc->curbytes == qc->nbytes - ATA_SECT_SIZE)
14be71f4 4125 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
4126
4127 page = sg[qc->cursg].page;
726f0785 4128 offset = sg[qc->cursg].offset + qc->cursg_ofs;
1da177e4
LT
4129
4130 /* get the current page and offset */
4131 page = nth_page(page, (offset >> PAGE_SHIFT));
4132 offset %= PAGE_SIZE;
4133
1da177e4
LT
4134 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
4135
91b8b313
AL
4136 if (PageHighMem(page)) {
4137 unsigned long flags;
4138
a6b2c5d4 4139 /* FIXME: use a bounce buffer */
91b8b313
AL
4140 local_irq_save(flags);
4141 buf = kmap_atomic(page, KM_IRQ0);
083958d3 4142
91b8b313 4143 /* do the actual data transfer */
a6b2c5d4 4144 ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
1da177e4 4145
91b8b313
AL
4146 kunmap_atomic(buf, KM_IRQ0);
4147 local_irq_restore(flags);
4148 } else {
4149 buf = page_address(page);
a6b2c5d4 4150 ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
91b8b313 4151 }
1da177e4 4152
726f0785
TH
4153 qc->curbytes += ATA_SECT_SIZE;
4154 qc->cursg_ofs += ATA_SECT_SIZE;
1da177e4 4155
726f0785 4156 if (qc->cursg_ofs == (&sg[qc->cursg])->length) {
1da177e4
LT
4157 qc->cursg++;
4158 qc->cursg_ofs = 0;
4159 }
1da177e4 4160}
1da177e4 4161
07f6f7d0
AL
4162/**
4163 * ata_pio_sectors - Transfer one or many 512-byte sectors.
4164 * @qc: Command on going
4165 *
c81e29b4 4166 * Transfer one or many ATA_SECT_SIZE of data from/to the
07f6f7d0
AL
4167 * ATA device for the DRQ request.
4168 *
4169 * LOCKING:
4170 * Inherited from caller.
4171 */
1da177e4 4172
07f6f7d0
AL
4173static void ata_pio_sectors(struct ata_queued_cmd *qc)
4174{
4175 if (is_multi_taskfile(&qc->tf)) {
4176 /* READ/WRITE MULTIPLE */
4177 unsigned int nsect;
4178
587005de 4179 WARN_ON(qc->dev->multi_count == 0);
1da177e4 4180
726f0785
TH
4181 nsect = min((qc->nbytes - qc->curbytes) / ATA_SECT_SIZE,
4182 qc->dev->multi_count);
07f6f7d0
AL
4183 while (nsect--)
4184 ata_pio_sector(qc);
4185 } else
4186 ata_pio_sector(qc);
4187}
4188
c71c1857
AL
4189/**
4190 * atapi_send_cdb - Write CDB bytes to hardware
4191 * @ap: Port to which ATAPI device is attached.
4192 * @qc: Taskfile currently active
4193 *
4194 * When device has indicated its readiness to accept
4195 * a CDB, this function is called. Send the CDB.
4196 *
4197 * LOCKING:
4198 * caller.
4199 */
4200
4201static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
4202{
4203 /* send SCSI cdb */
4204 DPRINTK("send cdb\n");
db024d53 4205 WARN_ON(qc->dev->cdb_len < 12);
c71c1857 4206
a6b2c5d4 4207 ap->ops->data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
c71c1857
AL
4208 ata_altstatus(ap); /* flush */
4209
4210 switch (qc->tf.protocol) {
4211 case ATA_PROT_ATAPI:
4212 ap->hsm_task_state = HSM_ST;
4213 break;
4214 case ATA_PROT_ATAPI_NODATA:
4215 ap->hsm_task_state = HSM_ST_LAST;
4216 break;
4217 case ATA_PROT_ATAPI_DMA:
4218 ap->hsm_task_state = HSM_ST_LAST;
4219 /* initiate bmdma */
4220 ap->ops->bmdma_start(qc);
4221 break;
4222 }
1da177e4
LT
4223}
4224
6ae4cfb5
AL
4225/**
4226 * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
4227 * @qc: Command on going
4228 * @bytes: number of bytes
4229 *
4230 * Transfer Transfer data from/to the ATAPI device.
4231 *
4232 * LOCKING:
4233 * Inherited from caller.
4234 *
4235 */
4236
1da177e4
LT
4237static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
4238{
4239 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 4240 struct scatterlist *sg = qc->__sg;
1da177e4
LT
4241 struct ata_port *ap = qc->ap;
4242 struct page *page;
4243 unsigned char *buf;
4244 unsigned int offset, count;
4245
563a6e1f 4246 if (qc->curbytes + bytes >= qc->nbytes)
14be71f4 4247 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
4248
4249next_sg:
563a6e1f 4250 if (unlikely(qc->cursg >= qc->n_elem)) {
7fb6ec28 4251 /*
563a6e1f
AL
4252 * The end of qc->sg is reached and the device expects
4253 * more data to transfer. In order not to overrun qc->sg
4254 * and fulfill length specified in the byte count register,
4255 * - for read case, discard trailing data from the device
4256 * - for write case, padding zero data to the device
4257 */
4258 u16 pad_buf[1] = { 0 };
4259 unsigned int words = bytes >> 1;
4260 unsigned int i;
4261
4262 if (words) /* warning if bytes > 1 */
f15a1daf
TH
4263 ata_dev_printk(qc->dev, KERN_WARNING,
4264 "%u bytes trailing data\n", bytes);
563a6e1f
AL
4265
4266 for (i = 0; i < words; i++)
a6b2c5d4 4267 ap->ops->data_xfer(qc->dev, (unsigned char*)pad_buf, 2, do_write);
563a6e1f 4268
14be71f4 4269 ap->hsm_task_state = HSM_ST_LAST;
563a6e1f
AL
4270 return;
4271 }
4272
cedc9a47 4273 sg = &qc->__sg[qc->cursg];
1da177e4 4274
1da177e4
LT
4275 page = sg->page;
4276 offset = sg->offset + qc->cursg_ofs;
4277
4278 /* get the current page and offset */
4279 page = nth_page(page, (offset >> PAGE_SHIFT));
4280 offset %= PAGE_SIZE;
4281
6952df03 4282 /* don't overrun current sg */
32529e01 4283 count = min(sg->length - qc->cursg_ofs, bytes);
1da177e4
LT
4284
4285 /* don't cross page boundaries */
4286 count = min(count, (unsigned int)PAGE_SIZE - offset);
4287
7282aa4b
AL
4288 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
4289
91b8b313
AL
4290 if (PageHighMem(page)) {
4291 unsigned long flags;
4292
a6b2c5d4 4293 /* FIXME: use bounce buffer */
91b8b313
AL
4294 local_irq_save(flags);
4295 buf = kmap_atomic(page, KM_IRQ0);
083958d3 4296
91b8b313 4297 /* do the actual data transfer */
a6b2c5d4 4298 ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
7282aa4b 4299
91b8b313
AL
4300 kunmap_atomic(buf, KM_IRQ0);
4301 local_irq_restore(flags);
4302 } else {
4303 buf = page_address(page);
a6b2c5d4 4304 ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
91b8b313 4305 }
1da177e4
LT
4306
4307 bytes -= count;
4308 qc->curbytes += count;
4309 qc->cursg_ofs += count;
4310
32529e01 4311 if (qc->cursg_ofs == sg->length) {
1da177e4
LT
4312 qc->cursg++;
4313 qc->cursg_ofs = 0;
4314 }
4315
563a6e1f 4316 if (bytes)
1da177e4 4317 goto next_sg;
1da177e4
LT
4318}
4319
6ae4cfb5
AL
4320/**
4321 * atapi_pio_bytes - Transfer data from/to the ATAPI device.
4322 * @qc: Command on going
4323 *
4324 * Transfer Transfer data from/to the ATAPI device.
4325 *
4326 * LOCKING:
4327 * Inherited from caller.
6ae4cfb5
AL
4328 */
4329
1da177e4
LT
4330static void atapi_pio_bytes(struct ata_queued_cmd *qc)
4331{
4332 struct ata_port *ap = qc->ap;
4333 struct ata_device *dev = qc->dev;
4334 unsigned int ireason, bc_lo, bc_hi, bytes;
4335 int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
4336
eec4c3f3
AL
4337 /* Abuse qc->result_tf for temp storage of intermediate TF
4338 * here to save some kernel stack usage.
4339 * For normal completion, qc->result_tf is not relevant. For
4340 * error, qc->result_tf is later overwritten by ata_qc_complete().
4341 * So, the correctness of qc->result_tf is not affected.
4342 */
4343 ap->ops->tf_read(ap, &qc->result_tf);
4344 ireason = qc->result_tf.nsect;
4345 bc_lo = qc->result_tf.lbam;
4346 bc_hi = qc->result_tf.lbah;
1da177e4
LT
4347 bytes = (bc_hi << 8) | bc_lo;
4348
4349 /* shall be cleared to zero, indicating xfer of data */
4350 if (ireason & (1 << 0))
4351 goto err_out;
4352
4353 /* make sure transfer direction matches expected */
4354 i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
4355 if (do_write != i_write)
4356 goto err_out;
4357
44877b4e 4358 VPRINTK("ata%u: xfering %d bytes\n", ap->print_id, bytes);
312f7da2 4359
1da177e4
LT
4360 __atapi_pio_bytes(qc, bytes);
4361
4362 return;
4363
4364err_out:
f15a1daf 4365 ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
11a56d24 4366 qc->err_mask |= AC_ERR_HSM;
14be71f4 4367 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
4368}
4369
4370/**
c234fb00
AL
4371 * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
4372 * @ap: the target ata_port
4373 * @qc: qc on going
1da177e4 4374 *
c234fb00
AL
4375 * RETURNS:
4376 * 1 if ok in workqueue, 0 otherwise.
1da177e4 4377 */
c234fb00
AL
4378
4379static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
1da177e4 4380{
c234fb00
AL
4381 if (qc->tf.flags & ATA_TFLAG_POLLING)
4382 return 1;
1da177e4 4383
c234fb00
AL
4384 if (ap->hsm_task_state == HSM_ST_FIRST) {
4385 if (qc->tf.protocol == ATA_PROT_PIO &&
4386 (qc->tf.flags & ATA_TFLAG_WRITE))
4387 return 1;
1da177e4 4388
c234fb00
AL
4389 if (is_atapi_taskfile(&qc->tf) &&
4390 !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
4391 return 1;
fe79e683
AL
4392 }
4393
c234fb00
AL
4394 return 0;
4395}
1da177e4 4396
c17ea20d
TH
4397/**
4398 * ata_hsm_qc_complete - finish a qc running on standard HSM
4399 * @qc: Command to complete
4400 * @in_wq: 1 if called from workqueue, 0 otherwise
4401 *
4402 * Finish @qc which is running on standard HSM.
4403 *
4404 * LOCKING:
cca3974e 4405 * If @in_wq is zero, spin_lock_irqsave(host lock).
c17ea20d
TH
4406 * Otherwise, none on entry and grabs host lock.
4407 */
4408static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
4409{
4410 struct ata_port *ap = qc->ap;
4411 unsigned long flags;
4412
4413 if (ap->ops->error_handler) {
4414 if (in_wq) {
ba6a1308 4415 spin_lock_irqsave(ap->lock, flags);
c17ea20d 4416
cca3974e
JG
4417 /* EH might have kicked in while host lock is
4418 * released.
c17ea20d
TH
4419 */
4420 qc = ata_qc_from_tag(ap, qc->tag);
4421 if (qc) {
4422 if (likely(!(qc->err_mask & AC_ERR_HSM))) {
83625006 4423 ap->ops->irq_on(ap);
c17ea20d
TH
4424 ata_qc_complete(qc);
4425 } else
4426 ata_port_freeze(ap);
4427 }
4428
ba6a1308 4429 spin_unlock_irqrestore(ap->lock, flags);
c17ea20d
TH
4430 } else {
4431 if (likely(!(qc->err_mask & AC_ERR_HSM)))
4432 ata_qc_complete(qc);
4433 else
4434 ata_port_freeze(ap);
4435 }
4436 } else {
4437 if (in_wq) {
ba6a1308 4438 spin_lock_irqsave(ap->lock, flags);
83625006 4439 ap->ops->irq_on(ap);
c17ea20d 4440 ata_qc_complete(qc);
ba6a1308 4441 spin_unlock_irqrestore(ap->lock, flags);
c17ea20d
TH
4442 } else
4443 ata_qc_complete(qc);
4444 }
1da177e4 4445
c81e29b4 4446 ata_altstatus(ap); /* flush */
c17ea20d
TH
4447}
4448
bb5cb290
AL
4449/**
4450 * ata_hsm_move - move the HSM to the next state.
4451 * @ap: the target ata_port
4452 * @qc: qc on going
4453 * @status: current device status
4454 * @in_wq: 1 if called from workqueue, 0 otherwise
4455 *
4456 * RETURNS:
4457 * 1 when poll next status needed, 0 otherwise.
4458 */
9a1004d0
TH
4459int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
4460 u8 status, int in_wq)
e2cec771 4461{
bb5cb290
AL
4462 unsigned long flags = 0;
4463 int poll_next;
4464
6912ccd5
AL
4465 WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
4466
bb5cb290
AL
4467 /* Make sure ata_qc_issue_prot() does not throw things
4468 * like DMA polling into the workqueue. Notice that
4469 * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
4470 */
c234fb00 4471 WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
bb5cb290 4472
e2cec771 4473fsm_start:
999bb6f4 4474 DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
44877b4e 4475 ap->print_id, qc->tf.protocol, ap->hsm_task_state, status);
999bb6f4 4476
e2cec771
AL
4477 switch (ap->hsm_task_state) {
4478 case HSM_ST_FIRST:
bb5cb290
AL
4479 /* Send first data block or PACKET CDB */
4480
4481 /* If polling, we will stay in the work queue after
4482 * sending the data. Otherwise, interrupt handler
4483 * takes over after sending the data.
4484 */
4485 poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
4486
e2cec771 4487 /* check device status */
3655d1d3
AL
4488 if (unlikely((status & ATA_DRQ) == 0)) {
4489 /* handle BSY=0, DRQ=0 as error */
4490 if (likely(status & (ATA_ERR | ATA_DF)))
4491 /* device stops HSM for abort/error */
4492 qc->err_mask |= AC_ERR_DEV;
4493 else
4494 /* HSM violation. Let EH handle this */
4495 qc->err_mask |= AC_ERR_HSM;
4496
14be71f4 4497 ap->hsm_task_state = HSM_ST_ERR;
e2cec771 4498 goto fsm_start;
1da177e4
LT
4499 }
4500
71601958
AL
4501 /* Device should not ask for data transfer (DRQ=1)
4502 * when it finds something wrong.
eee6c32f
AL
4503 * We ignore DRQ here and stop the HSM by
4504 * changing hsm_task_state to HSM_ST_ERR and
4505 * let the EH abort the command or reset the device.
71601958
AL
4506 */
4507 if (unlikely(status & (ATA_ERR | ATA_DF))) {
44877b4e
TH
4508 ata_port_printk(ap, KERN_WARNING, "DRQ=1 with device "
4509 "error, dev_stat 0x%X\n", status);
3655d1d3 4510 qc->err_mask |= AC_ERR_HSM;
eee6c32f
AL
4511 ap->hsm_task_state = HSM_ST_ERR;
4512 goto fsm_start;
71601958 4513 }
1da177e4 4514
bb5cb290
AL
4515 /* Send the CDB (atapi) or the first data block (ata pio out).
4516 * During the state transition, interrupt handler shouldn't
4517 * be invoked before the data transfer is complete and
4518 * hsm_task_state is changed. Hence, the following locking.
4519 */
4520 if (in_wq)
ba6a1308 4521 spin_lock_irqsave(ap->lock, flags);
1da177e4 4522
bb5cb290
AL
4523 if (qc->tf.protocol == ATA_PROT_PIO) {
4524 /* PIO data out protocol.
4525 * send first data block.
4526 */
0565c26d 4527
bb5cb290
AL
4528 /* ata_pio_sectors() might change the state
4529 * to HSM_ST_LAST. so, the state is changed here
4530 * before ata_pio_sectors().
4531 */
4532 ap->hsm_task_state = HSM_ST;
4533 ata_pio_sectors(qc);
4534 ata_altstatus(ap); /* flush */
4535 } else
4536 /* send CDB */
4537 atapi_send_cdb(ap, qc);
4538
4539 if (in_wq)
ba6a1308 4540 spin_unlock_irqrestore(ap->lock, flags);
bb5cb290
AL
4541
4542 /* if polling, ata_pio_task() handles the rest.
4543 * otherwise, interrupt handler takes over from here.
4544 */
e2cec771 4545 break;
1c848984 4546
e2cec771
AL
4547 case HSM_ST:
4548 /* complete command or read/write the data register */
4549 if (qc->tf.protocol == ATA_PROT_ATAPI) {
4550 /* ATAPI PIO protocol */
4551 if ((status & ATA_DRQ) == 0) {
3655d1d3
AL
4552 /* No more data to transfer or device error.
4553 * Device error will be tagged in HSM_ST_LAST.
4554 */
e2cec771
AL
4555 ap->hsm_task_state = HSM_ST_LAST;
4556 goto fsm_start;
4557 }
1da177e4 4558
71601958
AL
4559 /* Device should not ask for data transfer (DRQ=1)
4560 * when it finds something wrong.
eee6c32f
AL
4561 * We ignore DRQ here and stop the HSM by
4562 * changing hsm_task_state to HSM_ST_ERR and
4563 * let the EH abort the command or reset the device.
71601958
AL
4564 */
4565 if (unlikely(status & (ATA_ERR | ATA_DF))) {
44877b4e
TH
4566 ata_port_printk(ap, KERN_WARNING, "DRQ=1 with "
4567 "device error, dev_stat 0x%X\n",
4568 status);
3655d1d3 4569 qc->err_mask |= AC_ERR_HSM;
eee6c32f
AL
4570 ap->hsm_task_state = HSM_ST_ERR;
4571 goto fsm_start;
71601958 4572 }
1da177e4 4573
e2cec771 4574 atapi_pio_bytes(qc);
7fb6ec28 4575
e2cec771
AL
4576 if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
4577 /* bad ireason reported by device */
4578 goto fsm_start;
1da177e4 4579
e2cec771
AL
4580 } else {
4581 /* ATA PIO protocol */
4582 if (unlikely((status & ATA_DRQ) == 0)) {
4583 /* handle BSY=0, DRQ=0 as error */
3655d1d3
AL
4584 if (likely(status & (ATA_ERR | ATA_DF)))
4585 /* device stops HSM for abort/error */
4586 qc->err_mask |= AC_ERR_DEV;
4587 else
55a8e2c8
TH
4588 /* HSM violation. Let EH handle this.
4589 * Phantom devices also trigger this
4590 * condition. Mark hint.
4591 */
4592 qc->err_mask |= AC_ERR_HSM |
4593 AC_ERR_NODEV_HINT;
3655d1d3 4594
e2cec771
AL
4595 ap->hsm_task_state = HSM_ST_ERR;
4596 goto fsm_start;
4597 }
1da177e4 4598
eee6c32f
AL
4599 /* For PIO reads, some devices may ask for
4600 * data transfer (DRQ=1) alone with ERR=1.
4601 * We respect DRQ here and transfer one
4602 * block of junk data before changing the
4603 * hsm_task_state to HSM_ST_ERR.
4604 *
4605 * For PIO writes, ERR=1 DRQ=1 doesn't make
4606 * sense since the data block has been
4607 * transferred to the device.
71601958
AL
4608 */
4609 if (unlikely(status & (ATA_ERR | ATA_DF))) {
71601958
AL
4610 /* data might be corrputed */
4611 qc->err_mask |= AC_ERR_DEV;
eee6c32f
AL
4612
4613 if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
4614 ata_pio_sectors(qc);
4615 ata_altstatus(ap);
4616 status = ata_wait_idle(ap);
4617 }
4618
3655d1d3
AL
4619 if (status & (ATA_BUSY | ATA_DRQ))
4620 qc->err_mask |= AC_ERR_HSM;
4621
eee6c32f
AL
4622 /* ata_pio_sectors() might change the
4623 * state to HSM_ST_LAST. so, the state
4624 * is changed after ata_pio_sectors().
4625 */
4626 ap->hsm_task_state = HSM_ST_ERR;
4627 goto fsm_start;
71601958
AL
4628 }
4629
e2cec771
AL
4630 ata_pio_sectors(qc);
4631
4632 if (ap->hsm_task_state == HSM_ST_LAST &&
4633 (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
4634 /* all data read */
4635 ata_altstatus(ap);
52a32205 4636 status = ata_wait_idle(ap);
e2cec771
AL
4637 goto fsm_start;
4638 }
4639 }
4640
4641 ata_altstatus(ap); /* flush */
bb5cb290 4642 poll_next = 1;
1da177e4
LT
4643 break;
4644
14be71f4 4645 case HSM_ST_LAST:
6912ccd5
AL
4646 if (unlikely(!ata_ok(status))) {
4647 qc->err_mask |= __ac_err_mask(status);
e2cec771
AL
4648 ap->hsm_task_state = HSM_ST_ERR;
4649 goto fsm_start;
4650 }
4651
4652 /* no more data to transfer */
4332a771 4653 DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
44877b4e 4654 ap->print_id, qc->dev->devno, status);
e2cec771 4655
6912ccd5
AL
4656 WARN_ON(qc->err_mask);
4657
e2cec771 4658 ap->hsm_task_state = HSM_ST_IDLE;
1da177e4 4659
e2cec771 4660 /* complete taskfile transaction */
c17ea20d 4661 ata_hsm_qc_complete(qc, in_wq);
bb5cb290
AL
4662
4663 poll_next = 0;
1da177e4
LT
4664 break;
4665
14be71f4 4666 case HSM_ST_ERR:
e2cec771
AL
4667 /* make sure qc->err_mask is available to
4668 * know what's wrong and recover
4669 */
4670 WARN_ON(qc->err_mask == 0);
4671
4672 ap->hsm_task_state = HSM_ST_IDLE;
bb5cb290 4673
999bb6f4 4674 /* complete taskfile transaction */
c17ea20d 4675 ata_hsm_qc_complete(qc, in_wq);
bb5cb290
AL
4676
4677 poll_next = 0;
e2cec771
AL
4678 break;
4679 default:
bb5cb290 4680 poll_next = 0;
6912ccd5 4681 BUG();
1da177e4
LT
4682 }
4683
bb5cb290 4684 return poll_next;
1da177e4
LT
4685}
4686
65f27f38 4687static void ata_pio_task(struct work_struct *work)
8061f5f0 4688{
65f27f38
DH
4689 struct ata_port *ap =
4690 container_of(work, struct ata_port, port_task.work);
4691 struct ata_queued_cmd *qc = ap->port_task_data;
8061f5f0 4692 u8 status;
a1af3734 4693 int poll_next;
8061f5f0 4694
7fb6ec28 4695fsm_start:
a1af3734 4696 WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
8061f5f0 4697
a1af3734
AL
4698 /*
4699 * This is purely heuristic. This is a fast path.
4700 * Sometimes when we enter, BSY will be cleared in
4701 * a chk-status or two. If not, the drive is probably seeking
4702 * or something. Snooze for a couple msecs, then
4703 * chk-status again. If still busy, queue delayed work.
4704 */
4705 status = ata_busy_wait(ap, ATA_BUSY, 5);
4706 if (status & ATA_BUSY) {
4707 msleep(2);
4708 status = ata_busy_wait(ap, ATA_BUSY, 10);
4709 if (status & ATA_BUSY) {
31ce6dae 4710 ata_port_queue_task(ap, ata_pio_task, qc, ATA_SHORT_PAUSE);
a1af3734
AL
4711 return;
4712 }
8061f5f0
TH
4713 }
4714
a1af3734
AL
4715 /* move the HSM */
4716 poll_next = ata_hsm_move(ap, qc, status, 1);
8061f5f0 4717
a1af3734
AL
4718 /* another command or interrupt handler
4719 * may be running at this point.
4720 */
4721 if (poll_next)
7fb6ec28 4722 goto fsm_start;
8061f5f0
TH
4723}
4724
1da177e4
LT
4725/**
4726 * ata_qc_new - Request an available ATA command, for queueing
4727 * @ap: Port associated with device @dev
4728 * @dev: Device from whom we request an available command structure
4729 *
4730 * LOCKING:
0cba632b 4731 * None.
1da177e4
LT
4732 */
4733
4734static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
4735{
4736 struct ata_queued_cmd *qc = NULL;
4737 unsigned int i;
4738
e3180499 4739 /* no command while frozen */
b51e9e5d 4740 if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
e3180499
TH
4741 return NULL;
4742
2ab7db1f
TH
4743 /* the last tag is reserved for internal command. */
4744 for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
6cec4a39 4745 if (!test_and_set_bit(i, &ap->qc_allocated)) {
f69499f4 4746 qc = __ata_qc_from_tag(ap, i);
1da177e4
LT
4747 break;
4748 }
4749
4750 if (qc)
4751 qc->tag = i;
4752
4753 return qc;
4754}
4755
4756/**
4757 * ata_qc_new_init - Request an available ATA command, and initialize it
1da177e4
LT
4758 * @dev: Device from whom we request an available command structure
4759 *
4760 * LOCKING:
0cba632b 4761 * None.
1da177e4
LT
4762 */
4763
3373efd8 4764struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
1da177e4 4765{
3373efd8 4766 struct ata_port *ap = dev->ap;
1da177e4
LT
4767 struct ata_queued_cmd *qc;
4768
4769 qc = ata_qc_new(ap);
4770 if (qc) {
1da177e4
LT
4771 qc->scsicmd = NULL;
4772 qc->ap = ap;
4773 qc->dev = dev;
1da177e4 4774
2c13b7ce 4775 ata_qc_reinit(qc);
1da177e4
LT
4776 }
4777
4778 return qc;
4779}
4780
1da177e4
LT
4781/**
4782 * ata_qc_free - free unused ata_queued_cmd
4783 * @qc: Command to complete
4784 *
4785 * Designed to free unused ata_queued_cmd object
4786 * in case something prevents using it.
4787 *
4788 * LOCKING:
cca3974e 4789 * spin_lock_irqsave(host lock)
1da177e4
LT
4790 */
4791void ata_qc_free(struct ata_queued_cmd *qc)
4792{
4ba946e9
TH
4793 struct ata_port *ap = qc->ap;
4794 unsigned int tag;
4795
a4631474 4796 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
1da177e4 4797
4ba946e9
TH
4798 qc->flags = 0;
4799 tag = qc->tag;
4800 if (likely(ata_tag_valid(tag))) {
4ba946e9 4801 qc->tag = ATA_TAG_POISON;
6cec4a39 4802 clear_bit(tag, &ap->qc_allocated);
4ba946e9 4803 }
1da177e4
LT
4804}
4805
76014427 4806void __ata_qc_complete(struct ata_queued_cmd *qc)
1da177e4 4807{
dedaf2b0
TH
4808 struct ata_port *ap = qc->ap;
4809
a4631474
TH
4810 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4811 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
1da177e4
LT
4812
4813 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
4814 ata_sg_clean(qc);
4815
7401abf2 4816 /* command should be marked inactive atomically with qc completion */
dedaf2b0
TH
4817 if (qc->tf.protocol == ATA_PROT_NCQ)
4818 ap->sactive &= ~(1 << qc->tag);
4819 else
4820 ap->active_tag = ATA_TAG_POISON;
7401abf2 4821
3f3791d3
AL
4822 /* atapi: mark qc as inactive to prevent the interrupt handler
4823 * from completing the command twice later, before the error handler
4824 * is called. (when rc != 0 and atapi request sense is needed)
4825 */
4826 qc->flags &= ~ATA_QCFLAG_ACTIVE;
dedaf2b0 4827 ap->qc_active &= ~(1 << qc->tag);
3f3791d3 4828
1da177e4 4829 /* call completion callback */
77853bf2 4830 qc->complete_fn(qc);
1da177e4
LT
4831}
4832
39599a53
TH
4833static void fill_result_tf(struct ata_queued_cmd *qc)
4834{
4835 struct ata_port *ap = qc->ap;
4836
39599a53 4837 qc->result_tf.flags = qc->tf.flags;
4742d54f 4838 ap->ops->tf_read(ap, &qc->result_tf);
39599a53
TH
4839}
4840
f686bcb8
TH
4841/**
4842 * ata_qc_complete - Complete an active ATA command
4843 * @qc: Command to complete
4844 * @err_mask: ATA Status register contents
4845 *
4846 * Indicate to the mid and upper layers that an ATA
4847 * command has completed, with either an ok or not-ok status.
4848 *
4849 * LOCKING:
cca3974e 4850 * spin_lock_irqsave(host lock)
f686bcb8
TH
4851 */
4852void ata_qc_complete(struct ata_queued_cmd *qc)
4853{
4854 struct ata_port *ap = qc->ap;
4855
4856 /* XXX: New EH and old EH use different mechanisms to
4857 * synchronize EH with regular execution path.
4858 *
4859 * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
4860 * Normal execution path is responsible for not accessing a
4861 * failed qc. libata core enforces the rule by returning NULL
4862 * from ata_qc_from_tag() for failed qcs.
4863 *
4864 * Old EH depends on ata_qc_complete() nullifying completion
4865 * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
4866 * not synchronize with interrupt handler. Only PIO task is
4867 * taken care of.
4868 */
4869 if (ap->ops->error_handler) {
b51e9e5d 4870 WARN_ON(ap->pflags & ATA_PFLAG_FROZEN);
f686bcb8
TH
4871
4872 if (unlikely(qc->err_mask))
4873 qc->flags |= ATA_QCFLAG_FAILED;
4874
4875 if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
4876 if (!ata_tag_internal(qc->tag)) {
4877 /* always fill result TF for failed qc */
39599a53 4878 fill_result_tf(qc);
f686bcb8
TH
4879 ata_qc_schedule_eh(qc);
4880 return;
4881 }
4882 }
4883
4884 /* read result TF if requested */
4885 if (qc->flags & ATA_QCFLAG_RESULT_TF)
39599a53 4886 fill_result_tf(qc);
f686bcb8
TH
4887
4888 __ata_qc_complete(qc);
4889 } else {
4890 if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
4891 return;
4892
4893 /* read result TF if failed or requested */
4894 if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
39599a53 4895 fill_result_tf(qc);
f686bcb8
TH
4896
4897 __ata_qc_complete(qc);
4898 }
4899}
4900
dedaf2b0
TH
4901/**
4902 * ata_qc_complete_multiple - Complete multiple qcs successfully
4903 * @ap: port in question
4904 * @qc_active: new qc_active mask
4905 * @finish_qc: LLDD callback invoked before completing a qc
4906 *
4907 * Complete in-flight commands. This functions is meant to be
4908 * called from low-level driver's interrupt routine to complete
4909 * requests normally. ap->qc_active and @qc_active is compared
4910 * and commands are completed accordingly.
4911 *
4912 * LOCKING:
cca3974e 4913 * spin_lock_irqsave(host lock)
dedaf2b0
TH
4914 *
4915 * RETURNS:
4916 * Number of completed commands on success, -errno otherwise.
4917 */
4918int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active,
4919 void (*finish_qc)(struct ata_queued_cmd *))
4920{
4921 int nr_done = 0;
4922 u32 done_mask;
4923 int i;
4924
4925 done_mask = ap->qc_active ^ qc_active;
4926
4927 if (unlikely(done_mask & qc_active)) {
4928 ata_port_printk(ap, KERN_ERR, "illegal qc_active transition "
4929 "(%08x->%08x)\n", ap->qc_active, qc_active);
4930 return -EINVAL;
4931 }
4932
4933 for (i = 0; i < ATA_MAX_QUEUE; i++) {
4934 struct ata_queued_cmd *qc;
4935
4936 if (!(done_mask & (1 << i)))
4937 continue;
4938
4939 if ((qc = ata_qc_from_tag(ap, i))) {
4940 if (finish_qc)
4941 finish_qc(qc);
4942 ata_qc_complete(qc);
4943 nr_done++;
4944 }
4945 }
4946
4947 return nr_done;
4948}
4949
1da177e4
LT
4950static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
4951{
4952 struct ata_port *ap = qc->ap;
4953
4954 switch (qc->tf.protocol) {
3dc1d881 4955 case ATA_PROT_NCQ:
1da177e4
LT
4956 case ATA_PROT_DMA:
4957 case ATA_PROT_ATAPI_DMA:
4958 return 1;
4959
4960 case ATA_PROT_ATAPI:
4961 case ATA_PROT_PIO:
1da177e4
LT
4962 if (ap->flags & ATA_FLAG_PIO_DMA)
4963 return 1;
4964
4965 /* fall through */
4966
4967 default:
4968 return 0;
4969 }
4970
4971 /* never reached */
4972}
4973
4974/**
4975 * ata_qc_issue - issue taskfile to device
4976 * @qc: command to issue to device
4977 *
4978 * Prepare an ATA command to submission to device.
4979 * This includes mapping the data into a DMA-able
4980 * area, filling in the S/G table, and finally
4981 * writing the taskfile to hardware, starting the command.
4982 *
4983 * LOCKING:
cca3974e 4984 * spin_lock_irqsave(host lock)
1da177e4 4985 */
8e0e694a 4986void ata_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
4987{
4988 struct ata_port *ap = qc->ap;
4989
dedaf2b0
TH
4990 /* Make sure only one non-NCQ command is outstanding. The
4991 * check is skipped for old EH because it reuses active qc to
4992 * request ATAPI sense.
4993 */
4994 WARN_ON(ap->ops->error_handler && ata_tag_valid(ap->active_tag));
4995
4996 if (qc->tf.protocol == ATA_PROT_NCQ) {
4997 WARN_ON(ap->sactive & (1 << qc->tag));
4998 ap->sactive |= 1 << qc->tag;
4999 } else {
5000 WARN_ON(ap->sactive);
5001 ap->active_tag = qc->tag;
5002 }
5003
e4a70e76 5004 qc->flags |= ATA_QCFLAG_ACTIVE;
dedaf2b0 5005 ap->qc_active |= 1 << qc->tag;
e4a70e76 5006
1da177e4
LT
5007 if (ata_should_dma_map(qc)) {
5008 if (qc->flags & ATA_QCFLAG_SG) {
5009 if (ata_sg_setup(qc))
8e436af9 5010 goto sg_err;
1da177e4
LT
5011 } else if (qc->flags & ATA_QCFLAG_SINGLE) {
5012 if (ata_sg_setup_one(qc))
8e436af9 5013 goto sg_err;
1da177e4
LT
5014 }
5015 } else {
5016 qc->flags &= ~ATA_QCFLAG_DMAMAP;
5017 }
5018
5019 ap->ops->qc_prep(qc);
5020
8e0e694a
TH
5021 qc->err_mask |= ap->ops->qc_issue(qc);
5022 if (unlikely(qc->err_mask))
5023 goto err;
5024 return;
1da177e4 5025
8e436af9
TH
5026sg_err:
5027 qc->flags &= ~ATA_QCFLAG_DMAMAP;
8e0e694a
TH
5028 qc->err_mask |= AC_ERR_SYSTEM;
5029err:
5030 ata_qc_complete(qc);
1da177e4
LT
5031}
5032
5033/**
5034 * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
5035 * @qc: command to issue to device
5036 *
5037 * Using various libata functions and hooks, this function
5038 * starts an ATA command. ATA commands are grouped into
5039 * classes called "protocols", and issuing each type of protocol
5040 * is slightly different.
5041 *
0baab86b
EF
5042 * May be used as the qc_issue() entry in ata_port_operations.
5043 *
1da177e4 5044 * LOCKING:
cca3974e 5045 * spin_lock_irqsave(host lock)
1da177e4
LT
5046 *
5047 * RETURNS:
9a3d9eb0 5048 * Zero on success, AC_ERR_* mask on failure
1da177e4
LT
5049 */
5050
9a3d9eb0 5051unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
5052{
5053 struct ata_port *ap = qc->ap;
5054
e50362ec
AL
5055 /* Use polling pio if the LLD doesn't handle
5056 * interrupt driven pio and atapi CDB interrupt.
5057 */
5058 if (ap->flags & ATA_FLAG_PIO_POLLING) {
5059 switch (qc->tf.protocol) {
5060 case ATA_PROT_PIO:
e3472cbe 5061 case ATA_PROT_NODATA:
e50362ec
AL
5062 case ATA_PROT_ATAPI:
5063 case ATA_PROT_ATAPI_NODATA:
5064 qc->tf.flags |= ATA_TFLAG_POLLING;
5065 break;
5066 case ATA_PROT_ATAPI_DMA:
5067 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
3a778275 5068 /* see ata_dma_blacklisted() */
e50362ec
AL
5069 BUG();
5070 break;
5071 default:
5072 break;
5073 }
5074 }
5075
3d3cca37
TH
5076 /* Some controllers show flaky interrupt behavior after
5077 * setting xfer mode. Use polling instead.
5078 */
5079 if (unlikely(qc->tf.command == ATA_CMD_SET_FEATURES &&
5080 qc->tf.feature == SETFEATURES_XFER) &&
5081 (ap->flags & ATA_FLAG_SETXFER_POLLING))
5082 qc->tf.flags |= ATA_TFLAG_POLLING;
5083
312f7da2 5084 /* select the device */
1da177e4
LT
5085 ata_dev_select(ap, qc->dev->devno, 1, 0);
5086
312f7da2 5087 /* start the command */
1da177e4
LT
5088 switch (qc->tf.protocol) {
5089 case ATA_PROT_NODATA:
312f7da2
AL
5090 if (qc->tf.flags & ATA_TFLAG_POLLING)
5091 ata_qc_set_polling(qc);
5092
e5338254 5093 ata_tf_to_host(ap, &qc->tf);
312f7da2
AL
5094 ap->hsm_task_state = HSM_ST_LAST;
5095
5096 if (qc->tf.flags & ATA_TFLAG_POLLING)
31ce6dae 5097 ata_port_queue_task(ap, ata_pio_task, qc, 0);
312f7da2 5098
1da177e4
LT
5099 break;
5100
5101 case ATA_PROT_DMA:
587005de 5102 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
312f7da2 5103
1da177e4
LT
5104 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
5105 ap->ops->bmdma_setup(qc); /* set up bmdma */
5106 ap->ops->bmdma_start(qc); /* initiate bmdma */
312f7da2 5107 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
5108 break;
5109
312f7da2
AL
5110 case ATA_PROT_PIO:
5111 if (qc->tf.flags & ATA_TFLAG_POLLING)
5112 ata_qc_set_polling(qc);
1da177e4 5113
e5338254 5114 ata_tf_to_host(ap, &qc->tf);
312f7da2 5115
54f00389
AL
5116 if (qc->tf.flags & ATA_TFLAG_WRITE) {
5117 /* PIO data out protocol */
5118 ap->hsm_task_state = HSM_ST_FIRST;
31ce6dae 5119 ata_port_queue_task(ap, ata_pio_task, qc, 0);
54f00389
AL
5120
5121 /* always send first data block using
e27486db 5122 * the ata_pio_task() codepath.
54f00389 5123 */
312f7da2 5124 } else {
54f00389
AL
5125 /* PIO data in protocol */
5126 ap->hsm_task_state = HSM_ST;
5127
5128 if (qc->tf.flags & ATA_TFLAG_POLLING)
31ce6dae 5129 ata_port_queue_task(ap, ata_pio_task, qc, 0);
54f00389
AL
5130
5131 /* if polling, ata_pio_task() handles the rest.
5132 * otherwise, interrupt handler takes over from here.
5133 */
312f7da2
AL
5134 }
5135
1da177e4
LT
5136 break;
5137
1da177e4 5138 case ATA_PROT_ATAPI:
1da177e4 5139 case ATA_PROT_ATAPI_NODATA:
312f7da2
AL
5140 if (qc->tf.flags & ATA_TFLAG_POLLING)
5141 ata_qc_set_polling(qc);
5142
e5338254 5143 ata_tf_to_host(ap, &qc->tf);
f6ef65e6 5144
312f7da2
AL
5145 ap->hsm_task_state = HSM_ST_FIRST;
5146
5147 /* send cdb by polling if no cdb interrupt */
5148 if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
5149 (qc->tf.flags & ATA_TFLAG_POLLING))
31ce6dae 5150 ata_port_queue_task(ap, ata_pio_task, qc, 0);
1da177e4
LT
5151 break;
5152
5153 case ATA_PROT_ATAPI_DMA:
587005de 5154 WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
312f7da2 5155
1da177e4
LT
5156 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
5157 ap->ops->bmdma_setup(qc); /* set up bmdma */
312f7da2
AL
5158 ap->hsm_task_state = HSM_ST_FIRST;
5159
5160 /* send cdb by polling if no cdb interrupt */
5161 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
31ce6dae 5162 ata_port_queue_task(ap, ata_pio_task, qc, 0);
1da177e4
LT
5163 break;
5164
5165 default:
5166 WARN_ON(1);
9a3d9eb0 5167 return AC_ERR_SYSTEM;
1da177e4
LT
5168 }
5169
5170 return 0;
5171}
5172
1da177e4
LT
5173/**
5174 * ata_host_intr - Handle host interrupt for given (port, task)
5175 * @ap: Port on which interrupt arrived (possibly...)
5176 * @qc: Taskfile currently active in engine
5177 *
5178 * Handle host interrupt for given queued command. Currently,
5179 * only DMA interrupts are handled. All other commands are
5180 * handled via polling with interrupts disabled (nIEN bit).
5181 *
5182 * LOCKING:
cca3974e 5183 * spin_lock_irqsave(host lock)
1da177e4
LT
5184 *
5185 * RETURNS:
5186 * One if interrupt was handled, zero if not (shared irq).
5187 */
5188
5189inline unsigned int ata_host_intr (struct ata_port *ap,
5190 struct ata_queued_cmd *qc)
5191{
ea54763f 5192 struct ata_eh_info *ehi = &ap->eh_info;
312f7da2 5193 u8 status, host_stat = 0;
1da177e4 5194
312f7da2 5195 VPRINTK("ata%u: protocol %d task_state %d\n",
44877b4e 5196 ap->print_id, qc->tf.protocol, ap->hsm_task_state);
1da177e4 5197
312f7da2
AL
5198 /* Check whether we are expecting interrupt in this state */
5199 switch (ap->hsm_task_state) {
5200 case HSM_ST_FIRST:
6912ccd5
AL
5201 /* Some pre-ATAPI-4 devices assert INTRQ
5202 * at this state when ready to receive CDB.
5203 */
1da177e4 5204
312f7da2
AL
5205 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
5206 * The flag was turned on only for atapi devices.
5207 * No need to check is_atapi_taskfile(&qc->tf) again.
5208 */
5209 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
1da177e4 5210 goto idle_irq;
1da177e4 5211 break;
312f7da2
AL
5212 case HSM_ST_LAST:
5213 if (qc->tf.protocol == ATA_PROT_DMA ||
5214 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
5215 /* check status of DMA engine */
5216 host_stat = ap->ops->bmdma_status(ap);
44877b4e
TH
5217 VPRINTK("ata%u: host_stat 0x%X\n",
5218 ap->print_id, host_stat);
312f7da2
AL
5219
5220 /* if it's not our irq... */
5221 if (!(host_stat & ATA_DMA_INTR))
5222 goto idle_irq;
5223
5224 /* before we do anything else, clear DMA-Start bit */
5225 ap->ops->bmdma_stop(qc);
a4f16610
AL
5226
5227 if (unlikely(host_stat & ATA_DMA_ERR)) {
5228 /* error when transfering data to/from memory */
5229 qc->err_mask |= AC_ERR_HOST_BUS;
5230 ap->hsm_task_state = HSM_ST_ERR;
5231 }
312f7da2
AL
5232 }
5233 break;
5234 case HSM_ST:
5235 break;
1da177e4
LT
5236 default:
5237 goto idle_irq;
5238 }
5239
312f7da2
AL
5240 /* check altstatus */
5241 status = ata_altstatus(ap);
5242 if (status & ATA_BUSY)
5243 goto idle_irq;
1da177e4 5244
312f7da2
AL
5245 /* check main status, clearing INTRQ */
5246 status = ata_chk_status(ap);
5247 if (unlikely(status & ATA_BUSY))
5248 goto idle_irq;
1da177e4 5249
312f7da2
AL
5250 /* ack bmdma irq events */
5251 ap->ops->irq_clear(ap);
1da177e4 5252
bb5cb290 5253 ata_hsm_move(ap, qc, status, 0);
ea54763f
TH
5254
5255 if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
5256 qc->tf.protocol == ATA_PROT_ATAPI_DMA))
5257 ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
5258
1da177e4
LT
5259 return 1; /* irq handled */
5260
5261idle_irq:
5262 ap->stats.idle_irq++;
5263
5264#ifdef ATA_IRQ_TRAP
5265 if ((ap->stats.idle_irq % 1000) == 0) {
83625006 5266 ap->ops->irq_ack(ap, 0); /* debug trap */
f15a1daf 5267 ata_port_printk(ap, KERN_WARNING, "irq trap\n");
23cfce89 5268 return 1;
1da177e4
LT
5269 }
5270#endif
5271 return 0; /* irq not handled */
5272}
5273
5274/**
5275 * ata_interrupt - Default ATA host interrupt handler
0cba632b 5276 * @irq: irq line (unused)
cca3974e 5277 * @dev_instance: pointer to our ata_host information structure
1da177e4 5278 *
0cba632b
JG
5279 * Default interrupt handler for PCI IDE devices. Calls
5280 * ata_host_intr() for each port that is not disabled.
5281 *
1da177e4 5282 * LOCKING:
cca3974e 5283 * Obtains host lock during operation.
1da177e4
LT
5284 *
5285 * RETURNS:
0cba632b 5286 * IRQ_NONE or IRQ_HANDLED.
1da177e4
LT
5287 */
5288
7d12e780 5289irqreturn_t ata_interrupt (int irq, void *dev_instance)
1da177e4 5290{
cca3974e 5291 struct ata_host *host = dev_instance;
1da177e4
LT
5292 unsigned int i;
5293 unsigned int handled = 0;
5294 unsigned long flags;
5295
5296 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
cca3974e 5297 spin_lock_irqsave(&host->lock, flags);
1da177e4 5298
cca3974e 5299 for (i = 0; i < host->n_ports; i++) {
1da177e4
LT
5300 struct ata_port *ap;
5301
cca3974e 5302 ap = host->ports[i];
c1389503 5303 if (ap &&
029f5468 5304 !(ap->flags & ATA_FLAG_DISABLED)) {
1da177e4
LT
5305 struct ata_queued_cmd *qc;
5306
5307 qc = ata_qc_from_tag(ap, ap->active_tag);
312f7da2 5308 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
21b1ed74 5309 (qc->flags & ATA_QCFLAG_ACTIVE))
1da177e4
LT
5310 handled |= ata_host_intr(ap, qc);
5311 }
5312 }
5313
cca3974e 5314 spin_unlock_irqrestore(&host->lock, flags);
1da177e4
LT
5315
5316 return IRQ_RETVAL(handled);
5317}
5318
34bf2170
TH
5319/**
5320 * sata_scr_valid - test whether SCRs are accessible
5321 * @ap: ATA port to test SCR accessibility for
5322 *
5323 * Test whether SCRs are accessible for @ap.
5324 *
5325 * LOCKING:
5326 * None.
5327 *
5328 * RETURNS:
5329 * 1 if SCRs are accessible, 0 otherwise.
5330 */
5331int sata_scr_valid(struct ata_port *ap)
5332{
5333 return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
5334}
5335
5336/**
5337 * sata_scr_read - read SCR register of the specified port
5338 * @ap: ATA port to read SCR for
5339 * @reg: SCR to read
5340 * @val: Place to store read value
5341 *
5342 * Read SCR register @reg of @ap into *@val. This function is
5343 * guaranteed to succeed if the cable type of the port is SATA
5344 * and the port implements ->scr_read.
5345 *
5346 * LOCKING:
5347 * None.
5348 *
5349 * RETURNS:
5350 * 0 on success, negative errno on failure.
5351 */
5352int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
5353{
5354 if (sata_scr_valid(ap)) {
5355 *val = ap->ops->scr_read(ap, reg);
5356 return 0;
5357 }
5358 return -EOPNOTSUPP;
5359}
5360
5361/**
5362 * sata_scr_write - write SCR register of the specified port
5363 * @ap: ATA port to write SCR for
5364 * @reg: SCR to write
5365 * @val: value to write
5366 *
5367 * Write @val to SCR register @reg of @ap. This function is
5368 * guaranteed to succeed if the cable type of the port is SATA
5369 * and the port implements ->scr_read.
5370 *
5371 * LOCKING:
5372 * None.
5373 *
5374 * RETURNS:
5375 * 0 on success, negative errno on failure.
5376 */
5377int sata_scr_write(struct ata_port *ap, int reg, u32 val)
5378{
5379 if (sata_scr_valid(ap)) {
5380 ap->ops->scr_write(ap, reg, val);
5381 return 0;
5382 }
5383 return -EOPNOTSUPP;
5384}
5385
5386/**
5387 * sata_scr_write_flush - write SCR register of the specified port and flush
5388 * @ap: ATA port to write SCR for
5389 * @reg: SCR to write
5390 * @val: value to write
5391 *
5392 * This function is identical to sata_scr_write() except that this
5393 * function performs flush after writing to the register.
5394 *
5395 * LOCKING:
5396 * None.
5397 *
5398 * RETURNS:
5399 * 0 on success, negative errno on failure.
5400 */
5401int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
5402{
5403 if (sata_scr_valid(ap)) {
5404 ap->ops->scr_write(ap, reg, val);
5405 ap->ops->scr_read(ap, reg);
5406 return 0;
5407 }
5408 return -EOPNOTSUPP;
5409}
5410
5411/**
5412 * ata_port_online - test whether the given port is online
5413 * @ap: ATA port to test
5414 *
5415 * Test whether @ap is online. Note that this function returns 0
5416 * if online status of @ap cannot be obtained, so
5417 * ata_port_online(ap) != !ata_port_offline(ap).
5418 *
5419 * LOCKING:
5420 * None.
5421 *
5422 * RETURNS:
5423 * 1 if the port online status is available and online.
5424 */
5425int ata_port_online(struct ata_port *ap)
5426{
5427 u32 sstatus;
5428
5429 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
5430 return 1;
5431 return 0;
5432}
5433
5434/**
5435 * ata_port_offline - test whether the given port is offline
5436 * @ap: ATA port to test
5437 *
5438 * Test whether @ap is offline. Note that this function returns
5439 * 0 if offline status of @ap cannot be obtained, so
5440 * ata_port_online(ap) != !ata_port_offline(ap).
5441 *
5442 * LOCKING:
5443 * None.
5444 *
5445 * RETURNS:
5446 * 1 if the port offline status is available and offline.
5447 */
5448int ata_port_offline(struct ata_port *ap)
5449{
5450 u32 sstatus;
5451
5452 if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
5453 return 1;
5454 return 0;
5455}
0baab86b 5456
77b08fb5 5457int ata_flush_cache(struct ata_device *dev)
9b847548 5458{
977e6b9f 5459 unsigned int err_mask;
9b847548
JA
5460 u8 cmd;
5461
5462 if (!ata_try_flush_cache(dev))
5463 return 0;
5464
6fc49adb 5465 if (dev->flags & ATA_DFLAG_FLUSH_EXT)
9b847548
JA
5466 cmd = ATA_CMD_FLUSH_EXT;
5467 else
5468 cmd = ATA_CMD_FLUSH;
5469
977e6b9f
TH
5470 err_mask = ata_do_simple_cmd(dev, cmd);
5471 if (err_mask) {
5472 ata_dev_printk(dev, KERN_ERR, "failed to flush cache\n");
5473 return -EIO;
5474 }
5475
5476 return 0;
9b847548
JA
5477}
5478
6ffa01d8 5479#ifdef CONFIG_PM
cca3974e
JG
5480static int ata_host_request_pm(struct ata_host *host, pm_message_t mesg,
5481 unsigned int action, unsigned int ehi_flags,
5482 int wait)
500530f6
TH
5483{
5484 unsigned long flags;
5485 int i, rc;
5486
cca3974e
JG
5487 for (i = 0; i < host->n_ports; i++) {
5488 struct ata_port *ap = host->ports[i];
500530f6
TH
5489
5490 /* Previous resume operation might still be in
5491 * progress. Wait for PM_PENDING to clear.
5492 */
5493 if (ap->pflags & ATA_PFLAG_PM_PENDING) {
5494 ata_port_wait_eh(ap);
5495 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
5496 }
5497
5498 /* request PM ops to EH */
5499 spin_lock_irqsave(ap->lock, flags);
5500
5501 ap->pm_mesg = mesg;
5502 if (wait) {
5503 rc = 0;
5504 ap->pm_result = &rc;
5505 }
5506
5507 ap->pflags |= ATA_PFLAG_PM_PENDING;
5508 ap->eh_info.action |= action;
5509 ap->eh_info.flags |= ehi_flags;
5510
5511 ata_port_schedule_eh(ap);
5512
5513 spin_unlock_irqrestore(ap->lock, flags);
5514
5515 /* wait and check result */
5516 if (wait) {
5517 ata_port_wait_eh(ap);
5518 WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
5519 if (rc)
5520 return rc;
5521 }
5522 }
5523
5524 return 0;
5525}
5526
5527/**
cca3974e
JG
5528 * ata_host_suspend - suspend host
5529 * @host: host to suspend
500530f6
TH
5530 * @mesg: PM message
5531 *
cca3974e 5532 * Suspend @host. Actual operation is performed by EH. This
500530f6
TH
5533 * function requests EH to perform PM operations and waits for EH
5534 * to finish.
5535 *
5536 * LOCKING:
5537 * Kernel thread context (may sleep).
5538 *
5539 * RETURNS:
5540 * 0 on success, -errno on failure.
5541 */
cca3974e 5542int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
500530f6
TH
5543{
5544 int i, j, rc;
5545
cca3974e 5546 rc = ata_host_request_pm(host, mesg, 0, ATA_EHI_QUIET, 1);
500530f6
TH
5547 if (rc)
5548 goto fail;
5549
5550 /* EH is quiescent now. Fail if we have any ready device.
5551 * This happens if hotplug occurs between completion of device
5552 * suspension and here.
5553 */
cca3974e
JG
5554 for (i = 0; i < host->n_ports; i++) {
5555 struct ata_port *ap = host->ports[i];
500530f6
TH
5556
5557 for (j = 0; j < ATA_MAX_DEVICES; j++) {
5558 struct ata_device *dev = &ap->device[j];
5559
5560 if (ata_dev_ready(dev)) {
5561 ata_port_printk(ap, KERN_WARNING,
5562 "suspend failed, device %d "
5563 "still active\n", dev->devno);
5564 rc = -EBUSY;
5565 goto fail;
5566 }
5567 }
5568 }
5569
cca3974e 5570 host->dev->power.power_state = mesg;
500530f6
TH
5571 return 0;
5572
5573 fail:
cca3974e 5574 ata_host_resume(host);
500530f6
TH
5575 return rc;
5576}
5577
5578/**
cca3974e
JG
5579 * ata_host_resume - resume host
5580 * @host: host to resume
500530f6 5581 *
cca3974e 5582 * Resume @host. Actual operation is performed by EH. This
500530f6
TH
5583 * function requests EH to perform PM operations and returns.
5584 * Note that all resume operations are performed parallely.
5585 *
5586 * LOCKING:
5587 * Kernel thread context (may sleep).
5588 */
cca3974e 5589void ata_host_resume(struct ata_host *host)
500530f6 5590{
cca3974e
JG
5591 ata_host_request_pm(host, PMSG_ON, ATA_EH_SOFTRESET,
5592 ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET, 0);
5593 host->dev->power.power_state = PMSG_ON;
500530f6 5594}
6ffa01d8 5595#endif
500530f6 5596
c893a3ae
RD
5597/**
5598 * ata_port_start - Set port up for dma.
5599 * @ap: Port to initialize
5600 *
5601 * Called just after data structures for each port are
5602 * initialized. Allocates space for PRD table.
5603 *
5604 * May be used as the port_start() entry in ata_port_operations.
5605 *
5606 * LOCKING:
5607 * Inherited from caller.
5608 */
f0d36efd 5609int ata_port_start(struct ata_port *ap)
1da177e4 5610{
2f1f610b 5611 struct device *dev = ap->dev;
6037d6bb 5612 int rc;
1da177e4 5613
f0d36efd
TH
5614 ap->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma,
5615 GFP_KERNEL);
1da177e4
LT
5616 if (!ap->prd)
5617 return -ENOMEM;
5618
6037d6bb 5619 rc = ata_pad_alloc(ap, dev);
f0d36efd 5620 if (rc)
6037d6bb 5621 return rc;
1da177e4 5622
f0d36efd
TH
5623 DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd,
5624 (unsigned long long)ap->prd_dma);
1da177e4
LT
5625 return 0;
5626}
5627
3ef3b43d
TH
5628/**
5629 * ata_dev_init - Initialize an ata_device structure
5630 * @dev: Device structure to initialize
5631 *
5632 * Initialize @dev in preparation for probing.
5633 *
5634 * LOCKING:
5635 * Inherited from caller.
5636 */
5637void ata_dev_init(struct ata_device *dev)
5638{
5639 struct ata_port *ap = dev->ap;
72fa4b74
TH
5640 unsigned long flags;
5641
5a04bf4b
TH
5642 /* SATA spd limit is bound to the first device */
5643 ap->sata_spd_limit = ap->hw_sata_spd_limit;
5644
72fa4b74
TH
5645 /* High bits of dev->flags are used to record warm plug
5646 * requests which occur asynchronously. Synchronize using
cca3974e 5647 * host lock.
72fa4b74 5648 */
ba6a1308 5649 spin_lock_irqsave(ap->lock, flags);
72fa4b74 5650 dev->flags &= ~ATA_DFLAG_INIT_MASK;
ba6a1308 5651 spin_unlock_irqrestore(ap->lock, flags);
3ef3b43d 5652
72fa4b74
TH
5653 memset((void *)dev + ATA_DEVICE_CLEAR_OFFSET, 0,
5654 sizeof(*dev) - ATA_DEVICE_CLEAR_OFFSET);
3ef3b43d
TH
5655 dev->pio_mask = UINT_MAX;
5656 dev->mwdma_mask = UINT_MAX;
5657 dev->udma_mask = UINT_MAX;
5658}
5659
1da177e4 5660/**
155a8a9c 5661 * ata_port_init - Initialize an ata_port structure
1da177e4 5662 * @ap: Structure to initialize
cca3974e 5663 * @host: Collection of hosts to which @ap belongs
1da177e4
LT
5664 * @ent: Probe information provided by low-level driver
5665 * @port_no: Port number associated with this ata_port
5666 *
155a8a9c 5667 * Initialize a new ata_port structure.
0cba632b 5668 *
1da177e4 5669 * LOCKING:
0cba632b 5670 * Inherited from caller.
1da177e4 5671 */
cca3974e 5672void ata_port_init(struct ata_port *ap, struct ata_host *host,
155a8a9c 5673 const struct ata_probe_ent *ent, unsigned int port_no)
1da177e4
LT
5674{
5675 unsigned int i;
5676
cca3974e 5677 ap->lock = &host->lock;
198e0fed 5678 ap->flags = ATA_FLAG_DISABLED;
44877b4e 5679 ap->print_id = ata_print_id++;
1da177e4 5680 ap->ctl = ATA_DEVCTL_OBS;
cca3974e 5681 ap->host = host;
2f1f610b 5682 ap->dev = ent->dev;
1da177e4 5683 ap->port_no = port_no;
fea63e38
TH
5684 if (port_no == 1 && ent->pinfo2) {
5685 ap->pio_mask = ent->pinfo2->pio_mask;
5686 ap->mwdma_mask = ent->pinfo2->mwdma_mask;
5687 ap->udma_mask = ent->pinfo2->udma_mask;
5688 ap->flags |= ent->pinfo2->flags;
5689 ap->ops = ent->pinfo2->port_ops;
5690 } else {
5691 ap->pio_mask = ent->pio_mask;
5692 ap->mwdma_mask = ent->mwdma_mask;
5693 ap->udma_mask = ent->udma_mask;
5694 ap->flags |= ent->port_flags;
5695 ap->ops = ent->port_ops;
5696 }
5a04bf4b 5697 ap->hw_sata_spd_limit = UINT_MAX;
1da177e4
LT
5698 ap->active_tag = ATA_TAG_POISON;
5699 ap->last_ctl = 0xFF;
bd5d825c
BP
5700
5701#if defined(ATA_VERBOSE_DEBUG)
5702 /* turn on all debugging levels */
5703 ap->msg_enable = 0x00FF;
5704#elif defined(ATA_DEBUG)
5705 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
88574551 5706#else
0dd4b21f 5707 ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
bd5d825c 5708#endif
1da177e4 5709
65f27f38
DH
5710 INIT_DELAYED_WORK(&ap->port_task, NULL);
5711 INIT_DELAYED_WORK(&ap->hotplug_task, ata_scsi_hotplug);
5712 INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan);
a72ec4ce 5713 INIT_LIST_HEAD(&ap->eh_done_q);
c6cf9e99 5714 init_waitqueue_head(&ap->eh_wait_q);
1da177e4 5715
838df628
TH
5716 /* set cable type */
5717 ap->cbl = ATA_CBL_NONE;
5718 if (ap->flags & ATA_FLAG_SATA)
5719 ap->cbl = ATA_CBL_SATA;
5720
acf356b1
TH
5721 for (i = 0; i < ATA_MAX_DEVICES; i++) {
5722 struct ata_device *dev = &ap->device[i];
38d87234 5723 dev->ap = ap;
72fa4b74 5724 dev->devno = i;
3ef3b43d 5725 ata_dev_init(dev);
acf356b1 5726 }
1da177e4
LT
5727
5728#ifdef ATA_IRQ_TRAP
5729 ap->stats.unhandled_irq = 1;
5730 ap->stats.idle_irq = 1;
5731#endif
5732
5733 memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
5734}
5735
155a8a9c 5736/**
4608c160
TH
5737 * ata_port_init_shost - Initialize SCSI host associated with ATA port
5738 * @ap: ATA port to initialize SCSI host for
5739 * @shost: SCSI host associated with @ap
155a8a9c 5740 *
4608c160 5741 * Initialize SCSI host @shost associated with ATA port @ap.
155a8a9c
BK
5742 *
5743 * LOCKING:
5744 * Inherited from caller.
5745 */
4608c160 5746static void ata_port_init_shost(struct ata_port *ap, struct Scsi_Host *shost)
155a8a9c 5747{
cca3974e 5748 ap->scsi_host = shost;
155a8a9c 5749
44877b4e 5750 shost->unique_id = ap->print_id;
4608c160
TH
5751 shost->max_id = 16;
5752 shost->max_lun = 1;
5753 shost->max_channel = 1;
f0ef88ed 5754 shost->max_cmd_len = 16;
155a8a9c
BK
5755}
5756
1da177e4 5757/**
996139f1 5758 * ata_port_add - Attach low-level ATA driver to system
1da177e4 5759 * @ent: Information provided by low-level driver
cca3974e 5760 * @host: Collections of ports to which we add
1da177e4
LT
5761 * @port_no: Port number associated with this host
5762 *
0cba632b
JG
5763 * Attach low-level ATA driver to system.
5764 *
1da177e4 5765 * LOCKING:
0cba632b 5766 * PCI/etc. bus probe sem.
1da177e4
LT
5767 *
5768 * RETURNS:
0cba632b 5769 * New ata_port on success, for NULL on error.
1da177e4 5770 */
996139f1 5771static struct ata_port * ata_port_add(const struct ata_probe_ent *ent,
cca3974e 5772 struct ata_host *host,
1da177e4
LT
5773 unsigned int port_no)
5774{
996139f1 5775 struct Scsi_Host *shost;
1da177e4 5776 struct ata_port *ap;
1da177e4
LT
5777
5778 DPRINTK("ENTER\n");
aec5c3c1 5779
52783c5d 5780 if (!ent->port_ops->error_handler &&
cca3974e 5781 !(ent->port_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
aec5c3c1
TH
5782 printk(KERN_ERR "ata%u: no reset mechanism available\n",
5783 port_no);
5784 return NULL;
5785 }
5786
996139f1
JG
5787 shost = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
5788 if (!shost)
1da177e4
LT
5789 return NULL;
5790
996139f1 5791 shost->transportt = &ata_scsi_transport_template;
30afc84c 5792
996139f1 5793 ap = ata_shost_to_port(shost);
1da177e4 5794
cca3974e 5795 ata_port_init(ap, host, ent, port_no);
996139f1 5796 ata_port_init_shost(ap, shost);
1da177e4 5797
1da177e4 5798 return ap;
1da177e4
LT
5799}
5800
f0d36efd
TH
5801static void ata_host_release(struct device *gendev, void *res)
5802{
5803 struct ata_host *host = dev_get_drvdata(gendev);
5804 int i;
5805
5806 for (i = 0; i < host->n_ports; i++) {
5807 struct ata_port *ap = host->ports[i];
5808
1aa506e4 5809 if (ap && ap->ops->port_stop)
f0d36efd 5810 ap->ops->port_stop(ap);
f0d36efd
TH
5811 }
5812
5813 if (host->ops->host_stop)
5814 host->ops->host_stop(host);
1aa56cca 5815
1aa506e4
TH
5816 for (i = 0; i < host->n_ports; i++) {
5817 struct ata_port *ap = host->ports[i];
5818
5819 if (ap)
5820 scsi_host_put(ap->scsi_host);
5821
5822 host->ports[i] = NULL;
5823 }
5824
1aa56cca 5825 dev_set_drvdata(gendev, NULL);
f0d36efd
TH
5826}
5827
b03732f0 5828/**
cca3974e
JG
5829 * ata_sas_host_init - Initialize a host struct
5830 * @host: host to initialize
5831 * @dev: device host is attached to
5832 * @flags: host flags
5833 * @ops: port_ops
b03732f0
BK
5834 *
5835 * LOCKING:
5836 * PCI/etc. bus probe sem.
5837 *
5838 */
5839
cca3974e
JG
5840void ata_host_init(struct ata_host *host, struct device *dev,
5841 unsigned long flags, const struct ata_port_operations *ops)
b03732f0 5842{
cca3974e
JG
5843 spin_lock_init(&host->lock);
5844 host->dev = dev;
5845 host->flags = flags;
5846 host->ops = ops;
b03732f0
BK
5847}
5848
1da177e4 5849/**
0cba632b
JG
5850 * ata_device_add - Register hardware device with ATA and SCSI layers
5851 * @ent: Probe information describing hardware device to be registered
5852 *
5853 * This function processes the information provided in the probe
5854 * information struct @ent, allocates the necessary ATA and SCSI
5855 * host information structures, initializes them, and registers
5856 * everything with requisite kernel subsystems.
5857 *
5858 * This function requests irqs, probes the ATA bus, and probes
5859 * the SCSI bus.
1da177e4
LT
5860 *
5861 * LOCKING:
0cba632b 5862 * PCI/etc. bus probe sem.
1da177e4
LT
5863 *
5864 * RETURNS:
0cba632b 5865 * Number of ports registered. Zero on error (no ports registered).
1da177e4 5866 */
057ace5e 5867int ata_device_add(const struct ata_probe_ent *ent)
1da177e4 5868{
6d0500df 5869 unsigned int i;
1da177e4 5870 struct device *dev = ent->dev;
cca3974e 5871 struct ata_host *host;
39b07ce6 5872 int rc;
1da177e4
LT
5873
5874 DPRINTK("ENTER\n");
f20b16ff 5875
02f076aa
AC
5876 if (ent->irq == 0) {
5877 dev_printk(KERN_ERR, dev, "is not available: No interrupt assigned.\n");
5878 return 0;
5879 }
f0d36efd
TH
5880
5881 if (!devres_open_group(dev, ata_device_add, GFP_KERNEL))
5882 return 0;
5883
1da177e4 5884 /* alloc a container for our list of ATA ports (buses) */
f0d36efd
TH
5885 host = devres_alloc(ata_host_release, sizeof(struct ata_host) +
5886 (ent->n_ports * sizeof(void *)), GFP_KERNEL);
cca3974e 5887 if (!host)
f0d36efd
TH
5888 goto err_out;
5889 devres_add(dev, host);
5890 dev_set_drvdata(dev, host);
1da177e4 5891
cca3974e
JG
5892 ata_host_init(host, dev, ent->_host_flags, ent->port_ops);
5893 host->n_ports = ent->n_ports;
5894 host->irq = ent->irq;
5895 host->irq2 = ent->irq2;
0d5ff566 5896 host->iomap = ent->iomap;
cca3974e 5897 host->private_data = ent->private_data;
1da177e4
LT
5898
5899 /* register each port bound to this device */
cca3974e 5900 for (i = 0; i < host->n_ports; i++) {
1da177e4
LT
5901 struct ata_port *ap;
5902 unsigned long xfer_mode_mask;
2ec7df04 5903 int irq_line = ent->irq;
1da177e4 5904
cca3974e 5905 ap = ata_port_add(ent, host, i);
c38778c3 5906 host->ports[i] = ap;
1da177e4
LT
5907 if (!ap)
5908 goto err_out;
5909
dd5b06c4
TH
5910 /* dummy? */
5911 if (ent->dummy_port_mask & (1 << i)) {
5912 ata_port_printk(ap, KERN_INFO, "DUMMY\n");
5913 ap->ops = &ata_dummy_port_ops;
5914 continue;
5915 }
5916
5917 /* start port */
5918 rc = ap->ops->port_start(ap);
5919 if (rc) {
cca3974e
JG
5920 host->ports[i] = NULL;
5921 scsi_host_put(ap->scsi_host);
dd5b06c4
TH
5922 goto err_out;
5923 }
5924
2ec7df04
AC
5925 /* Report the secondary IRQ for second channel legacy */
5926 if (i == 1 && ent->irq2)
5927 irq_line = ent->irq2;
5928
1da177e4
LT
5929 xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
5930 (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
5931 (ap->pio_mask << ATA_SHIFT_PIO);
5932
5933 /* print per-port info to dmesg */
0d5ff566
TH
5934 ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%p "
5935 "ctl 0x%p bmdma 0x%p irq %d\n",
f15a1daf
TH
5936 ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
5937 ata_mode_string(xfer_mode_mask),
5938 ap->ioaddr.cmd_addr,
5939 ap->ioaddr.ctl_addr,
5940 ap->ioaddr.bmdma_addr,
2ec7df04 5941 irq_line);
1da177e4 5942
0f0a3ad3
TH
5943 /* freeze port before requesting IRQ */
5944 ata_eh_freeze_port(ap);
1da177e4
LT
5945 }
5946
2ec7df04 5947 /* obtain irq, that may be shared between channels */
f0d36efd
TH
5948 rc = devm_request_irq(dev, ent->irq, ent->port_ops->irq_handler,
5949 ent->irq_flags, DRV_NAME, host);
39b07ce6
JG
5950 if (rc) {
5951 dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
5952 ent->irq, rc);
1da177e4 5953 goto err_out;
39b07ce6 5954 }
1da177e4 5955
2ec7df04
AC
5956 /* do we have a second IRQ for the other channel, eg legacy mode */
5957 if (ent->irq2) {
5958 /* We will get weird core code crashes later if this is true
5959 so trap it now */
5960 BUG_ON(ent->irq == ent->irq2);
5961
f0d36efd
TH
5962 rc = devm_request_irq(dev, ent->irq2,
5963 ent->port_ops->irq_handler, ent->irq_flags,
5964 DRV_NAME, host);
2ec7df04
AC
5965 if (rc) {
5966 dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
5967 ent->irq2, rc);
f0d36efd 5968 goto err_out;
2ec7df04
AC
5969 }
5970 }
5971
f0d36efd 5972 /* resource acquisition complete */
b878ca5d 5973 devres_remove_group(dev, ata_device_add);
f0d36efd 5974
1da177e4
LT
5975 /* perform each probe synchronously */
5976 DPRINTK("probe begin\n");
cca3974e
JG
5977 for (i = 0; i < host->n_ports; i++) {
5978 struct ata_port *ap = host->ports[i];
5a04bf4b 5979 u32 scontrol;
1da177e4
LT
5980 int rc;
5981
5a04bf4b
TH
5982 /* init sata_spd_limit to the current value */
5983 if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
5984 int spd = (scontrol >> 4) & 0xf;
5985 ap->hw_sata_spd_limit &= (1 << spd) - 1;
5986 }
5987 ap->sata_spd_limit = ap->hw_sata_spd_limit;
5988
cca3974e 5989 rc = scsi_add_host(ap->scsi_host, dev);
1da177e4 5990 if (rc) {
f15a1daf 5991 ata_port_printk(ap, KERN_ERR, "scsi_add_host failed\n");
1da177e4
LT
5992 /* FIXME: do something useful here */
5993 /* FIXME: handle unconditional calls to
5994 * scsi_scan_host and ata_host_remove, below,
5995 * at the very least
5996 */
5997 }
3e706399 5998
52783c5d 5999 if (ap->ops->error_handler) {
1cdaf534 6000 struct ata_eh_info *ehi = &ap->eh_info;
3e706399
TH
6001 unsigned long flags;
6002
6003 ata_port_probe(ap);
6004
6005 /* kick EH for boot probing */
ba6a1308 6006 spin_lock_irqsave(ap->lock, flags);
3e706399 6007
1cdaf534
TH
6008 ehi->probe_mask = (1 << ATA_MAX_DEVICES) - 1;
6009 ehi->action |= ATA_EH_SOFTRESET;
6010 ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
3e706399 6011
b51e9e5d 6012 ap->pflags |= ATA_PFLAG_LOADING;
3e706399
TH
6013 ata_port_schedule_eh(ap);
6014
ba6a1308 6015 spin_unlock_irqrestore(ap->lock, flags);
3e706399
TH
6016
6017 /* wait for EH to finish */
6018 ata_port_wait_eh(ap);
6019 } else {
44877b4e 6020 DPRINTK("ata%u: bus probe begin\n", ap->print_id);
3e706399 6021 rc = ata_bus_probe(ap);
44877b4e 6022 DPRINTK("ata%u: bus probe end\n", ap->print_id);
3e706399
TH
6023
6024 if (rc) {
6025 /* FIXME: do something useful here?
6026 * Current libata behavior will
6027 * tear down everything when
6028 * the module is removed
6029 * or the h/w is unplugged.
6030 */
6031 }
6032 }
1da177e4
LT
6033 }
6034
6035 /* probes are done, now scan each port's disk(s) */
c893a3ae 6036 DPRINTK("host probe begin\n");
cca3974e
JG
6037 for (i = 0; i < host->n_ports; i++) {
6038 struct ata_port *ap = host->ports[i];
1da177e4 6039
644dd0cc 6040 ata_scsi_scan_host(ap);
1da177e4
LT
6041 }
6042
1da177e4
LT
6043 VPRINTK("EXIT, returning %u\n", ent->n_ports);
6044 return ent->n_ports; /* success */
6045
f0d36efd
TH
6046 err_out:
6047 devres_release_group(dev, ata_device_add);
f0d36efd 6048 VPRINTK("EXIT, returning %d\n", rc);
1da177e4
LT
6049 return 0;
6050}
6051
720ba126
TH
6052/**
6053 * ata_port_detach - Detach ATA port in prepration of device removal
6054 * @ap: ATA port to be detached
6055 *
6056 * Detach all ATA devices and the associated SCSI devices of @ap;
6057 * then, remove the associated SCSI host. @ap is guaranteed to
6058 * be quiescent on return from this function.
6059 *
6060 * LOCKING:
6061 * Kernel thread context (may sleep).
6062 */
6063void ata_port_detach(struct ata_port *ap)
6064{
6065 unsigned long flags;
6066 int i;
6067
6068 if (!ap->ops->error_handler)
c3cf30a9 6069 goto skip_eh;
720ba126
TH
6070
6071 /* tell EH we're leaving & flush EH */
ba6a1308 6072 spin_lock_irqsave(ap->lock, flags);
b51e9e5d 6073 ap->pflags |= ATA_PFLAG_UNLOADING;
ba6a1308 6074 spin_unlock_irqrestore(ap->lock, flags);
720ba126
TH
6075
6076 ata_port_wait_eh(ap);
6077
6078 /* EH is now guaranteed to see UNLOADING, so no new device
6079 * will be attached. Disable all existing devices.
6080 */
ba6a1308 6081 spin_lock_irqsave(ap->lock, flags);
720ba126
TH
6082
6083 for (i = 0; i < ATA_MAX_DEVICES; i++)
6084 ata_dev_disable(&ap->device[i]);
6085
ba6a1308 6086 spin_unlock_irqrestore(ap->lock, flags);
720ba126
TH
6087
6088 /* Final freeze & EH. All in-flight commands are aborted. EH
6089 * will be skipped and retrials will be terminated with bad
6090 * target.
6091 */
ba6a1308 6092 spin_lock_irqsave(ap->lock, flags);
720ba126 6093 ata_port_freeze(ap); /* won't be thawed */
ba6a1308 6094 spin_unlock_irqrestore(ap->lock, flags);
720ba126
TH
6095
6096 ata_port_wait_eh(ap);
6097
6098 /* Flush hotplug task. The sequence is similar to
6099 * ata_port_flush_task().
6100 */
6101 flush_workqueue(ata_aux_wq);
6102 cancel_delayed_work(&ap->hotplug_task);
6103 flush_workqueue(ata_aux_wq);
6104
c3cf30a9 6105 skip_eh:
720ba126 6106 /* remove the associated SCSI host */
cca3974e 6107 scsi_remove_host(ap->scsi_host);
720ba126
TH
6108}
6109
0529c159
TH
6110/**
6111 * ata_host_detach - Detach all ports of an ATA host
6112 * @host: Host to detach
6113 *
6114 * Detach all ports of @host.
6115 *
6116 * LOCKING:
6117 * Kernel thread context (may sleep).
6118 */
6119void ata_host_detach(struct ata_host *host)
6120{
6121 int i;
6122
6123 for (i = 0; i < host->n_ports; i++)
6124 ata_port_detach(host->ports[i]);
6125}
6126
f6d950e2
BK
6127struct ata_probe_ent *
6128ata_probe_ent_alloc(struct device *dev, const struct ata_port_info *port)
6129{
6130 struct ata_probe_ent *probe_ent;
6131
4d05447e 6132 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
f6d950e2
BK
6133 if (!probe_ent) {
6134 printk(KERN_ERR DRV_NAME "(%s): out of memory\n",
6135 kobject_name(&(dev->kobj)));
6136 return NULL;
6137 }
6138
6139 INIT_LIST_HEAD(&probe_ent->node);
6140 probe_ent->dev = dev;
6141
6142 probe_ent->sht = port->sht;
cca3974e 6143 probe_ent->port_flags = port->flags;
f6d950e2
BK
6144 probe_ent->pio_mask = port->pio_mask;
6145 probe_ent->mwdma_mask = port->mwdma_mask;
6146 probe_ent->udma_mask = port->udma_mask;
6147 probe_ent->port_ops = port->port_ops;
d639ca94 6148 probe_ent->private_data = port->private_data;
f6d950e2
BK
6149
6150 return probe_ent;
6151}
6152
1da177e4
LT
6153/**
6154 * ata_std_ports - initialize ioaddr with standard port offsets.
6155 * @ioaddr: IO address structure to be initialized
0baab86b
EF
6156 *
6157 * Utility function which initializes data_addr, error_addr,
6158 * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
6159 * device_addr, status_addr, and command_addr to standard offsets
6160 * relative to cmd_addr.
6161 *
6162 * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
1da177e4 6163 */
0baab86b 6164
1da177e4
LT
6165void ata_std_ports(struct ata_ioports *ioaddr)
6166{
6167 ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
6168 ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
6169 ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
6170 ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
6171 ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
6172 ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
6173 ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
6174 ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
6175 ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
6176 ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
6177}
6178
0baab86b 6179
374b1873
JG
6180#ifdef CONFIG_PCI
6181
1da177e4
LT
6182/**
6183 * ata_pci_remove_one - PCI layer callback for device removal
6184 * @pdev: PCI device that was removed
6185 *
b878ca5d
TH
6186 * PCI layer indicates to libata via this hook that hot-unplug or
6187 * module unload event has occurred. Detach all ports. Resource
6188 * release is handled via devres.
1da177e4
LT
6189 *
6190 * LOCKING:
6191 * Inherited from PCI layer (may sleep).
6192 */
f0d36efd 6193void ata_pci_remove_one(struct pci_dev *pdev)
1da177e4
LT
6194{
6195 struct device *dev = pci_dev_to_dev(pdev);
cca3974e 6196 struct ata_host *host = dev_get_drvdata(dev);
1da177e4 6197
b878ca5d 6198 ata_host_detach(host);
1da177e4
LT
6199}
6200
6201/* move to PCI subsystem */
057ace5e 6202int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
1da177e4
LT
6203{
6204 unsigned long tmp = 0;
6205
6206 switch (bits->width) {
6207 case 1: {
6208 u8 tmp8 = 0;
6209 pci_read_config_byte(pdev, bits->reg, &tmp8);
6210 tmp = tmp8;
6211 break;
6212 }
6213 case 2: {
6214 u16 tmp16 = 0;
6215 pci_read_config_word(pdev, bits->reg, &tmp16);
6216 tmp = tmp16;
6217 break;
6218 }
6219 case 4: {
6220 u32 tmp32 = 0;
6221 pci_read_config_dword(pdev, bits->reg, &tmp32);
6222 tmp = tmp32;
6223 break;
6224 }
6225
6226 default:
6227 return -EINVAL;
6228 }
6229
6230 tmp &= bits->mask;
6231
6232 return (tmp == bits->val) ? 1 : 0;
6233}
9b847548 6234
6ffa01d8 6235#ifdef CONFIG_PM
3c5100c1 6236void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
9b847548
JA
6237{
6238 pci_save_state(pdev);
4c90d971 6239 pci_disable_device(pdev);
500530f6 6240
4c90d971 6241 if (mesg.event == PM_EVENT_SUSPEND)
500530f6 6242 pci_set_power_state(pdev, PCI_D3hot);
9b847548
JA
6243}
6244
553c4aa6 6245int ata_pci_device_do_resume(struct pci_dev *pdev)
9b847548 6246{
553c4aa6
TH
6247 int rc;
6248
9b847548
JA
6249 pci_set_power_state(pdev, PCI_D0);
6250 pci_restore_state(pdev);
553c4aa6 6251
b878ca5d 6252 rc = pcim_enable_device(pdev);
553c4aa6
TH
6253 if (rc) {
6254 dev_printk(KERN_ERR, &pdev->dev,
6255 "failed to enable device after resume (%d)\n", rc);
6256 return rc;
6257 }
6258
9b847548 6259 pci_set_master(pdev);
553c4aa6 6260 return 0;
500530f6
TH
6261}
6262
3c5100c1 6263int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
500530f6 6264{
cca3974e 6265 struct ata_host *host = dev_get_drvdata(&pdev->dev);
500530f6
TH
6266 int rc = 0;
6267
cca3974e 6268 rc = ata_host_suspend(host, mesg);
500530f6
TH
6269 if (rc)
6270 return rc;
6271
3c5100c1 6272 ata_pci_device_do_suspend(pdev, mesg);
500530f6
TH
6273
6274 return 0;
6275}
6276
6277int ata_pci_device_resume(struct pci_dev *pdev)
6278{
cca3974e 6279 struct ata_host *host = dev_get_drvdata(&pdev->dev);
553c4aa6 6280 int rc;
500530f6 6281
553c4aa6
TH
6282 rc = ata_pci_device_do_resume(pdev);
6283 if (rc == 0)
6284 ata_host_resume(host);
6285 return rc;
9b847548 6286}
6ffa01d8
TH
6287#endif /* CONFIG_PM */
6288
1da177e4
LT
6289#endif /* CONFIG_PCI */
6290
6291
1da177e4
LT
6292static int __init ata_init(void)
6293{
a8601e5f 6294 ata_probe_timeout *= HZ;
1da177e4
LT
6295 ata_wq = create_workqueue("ata");
6296 if (!ata_wq)
6297 return -ENOMEM;
6298
453b07ac
TH
6299 ata_aux_wq = create_singlethread_workqueue("ata_aux");
6300 if (!ata_aux_wq) {
6301 destroy_workqueue(ata_wq);
6302 return -ENOMEM;
6303 }
6304
1da177e4
LT
6305 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
6306 return 0;
6307}
6308
6309static void __exit ata_exit(void)
6310{
6311 destroy_workqueue(ata_wq);
453b07ac 6312 destroy_workqueue(ata_aux_wq);
1da177e4
LT
6313}
6314
a4625085 6315subsys_initcall(ata_init);
1da177e4
LT
6316module_exit(ata_exit);
6317
67846b30 6318static unsigned long ratelimit_time;
34af946a 6319static DEFINE_SPINLOCK(ata_ratelimit_lock);
67846b30
JG
6320
6321int ata_ratelimit(void)
6322{
6323 int rc;
6324 unsigned long flags;
6325
6326 spin_lock_irqsave(&ata_ratelimit_lock, flags);
6327
6328 if (time_after(jiffies, ratelimit_time)) {
6329 rc = 1;
6330 ratelimit_time = jiffies + (HZ/5);
6331 } else
6332 rc = 0;
6333
6334 spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
6335
6336 return rc;
6337}
6338
c22daff4
TH
6339/**
6340 * ata_wait_register - wait until register value changes
6341 * @reg: IO-mapped register
6342 * @mask: Mask to apply to read register value
6343 * @val: Wait condition
6344 * @interval_msec: polling interval in milliseconds
6345 * @timeout_msec: timeout in milliseconds
6346 *
6347 * Waiting for some bits of register to change is a common
6348 * operation for ATA controllers. This function reads 32bit LE
6349 * IO-mapped register @reg and tests for the following condition.
6350 *
6351 * (*@reg & mask) != val
6352 *
6353 * If the condition is met, it returns; otherwise, the process is
6354 * repeated after @interval_msec until timeout.
6355 *
6356 * LOCKING:
6357 * Kernel thread context (may sleep)
6358 *
6359 * RETURNS:
6360 * The final register value.
6361 */
6362u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
6363 unsigned long interval_msec,
6364 unsigned long timeout_msec)
6365{
6366 unsigned long timeout;
6367 u32 tmp;
6368
6369 tmp = ioread32(reg);
6370
6371 /* Calculate timeout _after_ the first read to make sure
6372 * preceding writes reach the controller before starting to
6373 * eat away the timeout.
6374 */
6375 timeout = jiffies + (timeout_msec * HZ) / 1000;
6376
6377 while ((tmp & mask) == val && time_before(jiffies, timeout)) {
6378 msleep(interval_msec);
6379 tmp = ioread32(reg);
6380 }
6381
6382 return tmp;
6383}
6384
dd5b06c4
TH
6385/*
6386 * Dummy port_ops
6387 */
6388static void ata_dummy_noret(struct ata_port *ap) { }
6389static int ata_dummy_ret0(struct ata_port *ap) { return 0; }
6390static void ata_dummy_qc_noret(struct ata_queued_cmd *qc) { }
6391
6392static u8 ata_dummy_check_status(struct ata_port *ap)
6393{
6394 return ATA_DRDY;
6395}
6396
6397static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
6398{
6399 return AC_ERR_SYSTEM;
6400}
6401
6402const struct ata_port_operations ata_dummy_port_ops = {
6403 .port_disable = ata_port_disable,
6404 .check_status = ata_dummy_check_status,
6405 .check_altstatus = ata_dummy_check_status,
6406 .dev_select = ata_noop_dev_select,
6407 .qc_prep = ata_noop_qc_prep,
6408 .qc_issue = ata_dummy_qc_issue,
6409 .freeze = ata_dummy_noret,
6410 .thaw = ata_dummy_noret,
6411 .error_handler = ata_dummy_noret,
6412 .post_internal_cmd = ata_dummy_qc_noret,
6413 .irq_clear = ata_dummy_noret,
6414 .port_start = ata_dummy_ret0,
6415 .port_stop = ata_dummy_noret,
6416};
6417
1da177e4
LT
6418/*
6419 * libata is essentially a library of internal helper functions for
6420 * low-level ATA host controller drivers. As such, the API/ABI is
6421 * likely to change as new drivers are added and updated.
6422 * Do not depend on ABI/API stability.
6423 */
6424
e9c83914
TH
6425EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
6426EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
6427EXPORT_SYMBOL_GPL(sata_deb_timing_long);
dd5b06c4 6428EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
1da177e4
LT
6429EXPORT_SYMBOL_GPL(ata_std_bios_param);
6430EXPORT_SYMBOL_GPL(ata_std_ports);
cca3974e 6431EXPORT_SYMBOL_GPL(ata_host_init);
1da177e4 6432EXPORT_SYMBOL_GPL(ata_device_add);
0529c159 6433EXPORT_SYMBOL_GPL(ata_host_detach);
1da177e4
LT
6434EXPORT_SYMBOL_GPL(ata_sg_init);
6435EXPORT_SYMBOL_GPL(ata_sg_init_one);
9a1004d0 6436EXPORT_SYMBOL_GPL(ata_hsm_move);
f686bcb8 6437EXPORT_SYMBOL_GPL(ata_qc_complete);
dedaf2b0 6438EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
1da177e4 6439EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
1da177e4
LT
6440EXPORT_SYMBOL_GPL(ata_tf_load);
6441EXPORT_SYMBOL_GPL(ata_tf_read);
6442EXPORT_SYMBOL_GPL(ata_noop_dev_select);
6443EXPORT_SYMBOL_GPL(ata_std_dev_select);
43727fbc 6444EXPORT_SYMBOL_GPL(sata_print_link_status);
1da177e4
LT
6445EXPORT_SYMBOL_GPL(ata_tf_to_fis);
6446EXPORT_SYMBOL_GPL(ata_tf_from_fis);
6447EXPORT_SYMBOL_GPL(ata_check_status);
6448EXPORT_SYMBOL_GPL(ata_altstatus);
1da177e4
LT
6449EXPORT_SYMBOL_GPL(ata_exec_command);
6450EXPORT_SYMBOL_GPL(ata_port_start);
1da177e4 6451EXPORT_SYMBOL_GPL(ata_interrupt);
04351821 6452EXPORT_SYMBOL_GPL(ata_do_set_mode);
0d5ff566
TH
6453EXPORT_SYMBOL_GPL(ata_data_xfer);
6454EXPORT_SYMBOL_GPL(ata_data_xfer_noirq);
1da177e4 6455EXPORT_SYMBOL_GPL(ata_qc_prep);
e46834cd 6456EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
1da177e4
LT
6457EXPORT_SYMBOL_GPL(ata_bmdma_setup);
6458EXPORT_SYMBOL_GPL(ata_bmdma_start);
6459EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
6460EXPORT_SYMBOL_GPL(ata_bmdma_status);
6461EXPORT_SYMBOL_GPL(ata_bmdma_stop);
6d97dbd7
TH
6462EXPORT_SYMBOL_GPL(ata_bmdma_freeze);
6463EXPORT_SYMBOL_GPL(ata_bmdma_thaw);
6464EXPORT_SYMBOL_GPL(ata_bmdma_drive_eh);
6465EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
6466EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
1da177e4 6467EXPORT_SYMBOL_GPL(ata_port_probe);
10305f0f 6468EXPORT_SYMBOL_GPL(ata_dev_disable);
3c567b7d 6469EXPORT_SYMBOL_GPL(sata_set_spd);
d7bb4cc7
TH
6470EXPORT_SYMBOL_GPL(sata_phy_debounce);
6471EXPORT_SYMBOL_GPL(sata_phy_resume);
1da177e4
LT
6472EXPORT_SYMBOL_GPL(sata_phy_reset);
6473EXPORT_SYMBOL_GPL(__sata_phy_reset);
6474EXPORT_SYMBOL_GPL(ata_bus_reset);
f5914a46 6475EXPORT_SYMBOL_GPL(ata_std_prereset);
c2bd5804 6476EXPORT_SYMBOL_GPL(ata_std_softreset);
b6103f6d 6477EXPORT_SYMBOL_GPL(sata_port_hardreset);
c2bd5804
TH
6478EXPORT_SYMBOL_GPL(sata_std_hardreset);
6479EXPORT_SYMBOL_GPL(ata_std_postreset);
2e9edbf8
JG
6480EXPORT_SYMBOL_GPL(ata_dev_classify);
6481EXPORT_SYMBOL_GPL(ata_dev_pair);
1da177e4 6482EXPORT_SYMBOL_GPL(ata_port_disable);
67846b30 6483EXPORT_SYMBOL_GPL(ata_ratelimit);
c22daff4 6484EXPORT_SYMBOL_GPL(ata_wait_register);
6f8b9958 6485EXPORT_SYMBOL_GPL(ata_busy_sleep);
86e45b6b 6486EXPORT_SYMBOL_GPL(ata_port_queue_task);
1da177e4
LT
6487EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
6488EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
1da177e4 6489EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
83c47bcb 6490EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
a6e6ce8e 6491EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
1da177e4 6492EXPORT_SYMBOL_GPL(ata_host_intr);
34bf2170
TH
6493EXPORT_SYMBOL_GPL(sata_scr_valid);
6494EXPORT_SYMBOL_GPL(sata_scr_read);
6495EXPORT_SYMBOL_GPL(sata_scr_write);
6496EXPORT_SYMBOL_GPL(sata_scr_write_flush);
6497EXPORT_SYMBOL_GPL(ata_port_online);
6498EXPORT_SYMBOL_GPL(ata_port_offline);
6ffa01d8 6499#ifdef CONFIG_PM
cca3974e
JG
6500EXPORT_SYMBOL_GPL(ata_host_suspend);
6501EXPORT_SYMBOL_GPL(ata_host_resume);
6ffa01d8 6502#endif /* CONFIG_PM */
6a62a04d
TH
6503EXPORT_SYMBOL_GPL(ata_id_string);
6504EXPORT_SYMBOL_GPL(ata_id_c_string);
10305f0f 6505EXPORT_SYMBOL_GPL(ata_id_to_dma_mode);
6919a0a6 6506EXPORT_SYMBOL_GPL(ata_device_blacklisted);
1da177e4
LT
6507EXPORT_SYMBOL_GPL(ata_scsi_simulate);
6508
1bc4ccff 6509EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
452503f9
AC
6510EXPORT_SYMBOL_GPL(ata_timing_compute);
6511EXPORT_SYMBOL_GPL(ata_timing_merge);
6512
1da177e4
LT
6513#ifdef CONFIG_PCI
6514EXPORT_SYMBOL_GPL(pci_test_config_bits);
6515EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
6516EXPORT_SYMBOL_GPL(ata_pci_init_one);
6517EXPORT_SYMBOL_GPL(ata_pci_remove_one);
6ffa01d8 6518#ifdef CONFIG_PM
500530f6
TH
6519EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
6520EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
9b847548
JA
6521EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
6522EXPORT_SYMBOL_GPL(ata_pci_device_resume);
6ffa01d8 6523#endif /* CONFIG_PM */
67951ade
AC
6524EXPORT_SYMBOL_GPL(ata_pci_default_filter);
6525EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
1da177e4 6526#endif /* CONFIG_PCI */
9b847548 6527
6ffa01d8 6528#ifdef CONFIG_PM
9b847548
JA
6529EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
6530EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
6ffa01d8 6531#endif /* CONFIG_PM */
ece1d636 6532
ece1d636 6533EXPORT_SYMBOL_GPL(ata_eng_timeout);
7b70fc03
TH
6534EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
6535EXPORT_SYMBOL_GPL(ata_port_abort);
e3180499
TH
6536EXPORT_SYMBOL_GPL(ata_port_freeze);
6537EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
6538EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
ece1d636
TH
6539EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
6540EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
022bdb07 6541EXPORT_SYMBOL_GPL(ata_do_eh);
83625006
AI
6542EXPORT_SYMBOL_GPL(ata_irq_on);
6543EXPORT_SYMBOL_GPL(ata_dummy_irq_on);
6544EXPORT_SYMBOL_GPL(ata_irq_ack);
6545EXPORT_SYMBOL_GPL(ata_dummy_irq_ack);
a619f981 6546EXPORT_SYMBOL_GPL(ata_dev_try_classify);
be0d18df
AC
6547
6548EXPORT_SYMBOL_GPL(ata_cable_40wire);
6549EXPORT_SYMBOL_GPL(ata_cable_80wire);
6550EXPORT_SYMBOL_GPL(ata_cable_unknown);
6551EXPORT_SYMBOL_GPL(ata_cable_sata);