]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ata/ata_piix.c
libata-eh set tf flags in NCQ EH result_tf
[net-next-2.6.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed
AC
40 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
83 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
6248e647 91#include <linux/device.h>
1da177e4
LT
92#include <scsi/scsi_host.h>
93#include <linux/libata.h>
b8b275ef 94#include <linux/dmi.h>
1da177e4
LT
95
96#define DRV_NAME "ata_piix"
2a3103ce 97#define DRV_VERSION "2.12"
1da177e4
LT
98
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
1da177e4 107
ff0fc146 108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 110
800b3996
TH
111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 113
1da177e4
LT
114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
d33f58b8
TH
117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
7b6dbd68 126 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
130};
131
9cde9ed1
TH
132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
9c0bf675
TH
141 ich6m_sata,
142 ich8_sata,
9cde9ed1 143 ich8_2port_sata,
9c0bf675
TH
144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
9cde9ed1
TH
146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
d33f58b8
TH
149struct piix_map_db {
150 const u32 mask;
73291a1c 151 const u16 port_enable;
d33f58b8
TH
152 const int map[][4];
153};
154
d96715c1
TH
155struct piix_host_priv {
156 const int *map;
c7290724 157 void __iomem *sidpr;
d96715c1
TH
158};
159
2dcb407e
JG
160static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
a1efdaba 162static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
163static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 166static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 167static u8 piix_vmw_bmdma_status(struct ata_port *ap);
c7290724
TH
168static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
169static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
b8b275ef
TH
170#ifdef CONFIG_PM
171static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
172static int piix_pci_device_resume(struct pci_dev *pdev);
173#endif
1da177e4
LT
174
175static unsigned int in_module_init = 1;
176
3b7d697d 177static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
AC
178 /* Intel PIIX3 for the 430HX etc */
179 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
180 /* VMware ICH4 */
181 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
182 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
183 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
184 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
185 /* Intel PIIX4 */
186 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel PIIX4 */
188 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX */
190 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel ICH (i810, i815, i840) UDMA 66*/
192 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
193 /* Intel ICH0 : UDMA 33*/
194 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
195 /* Intel ICH2M */
196 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
198 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH3M */
200 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3 (E7500/1) UDMA 100 */
202 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
204 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH5 */
2eb829e9 207 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
208 /* C-ICH (i810E2) */
209 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 210 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
211 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH6 (and 6) (i915) UDMA 100 */
213 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH7/7-R (i945, i975) UDMA 100*/
2eb829e9 215 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4 216 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
c1e6f28c
CL
217 /* ICH8 Mobile PATA Controller */
218 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4
LT
219
220 /* NOTE: The following PCI ids must be kept in sync with the
221 * list in drivers/pci/quirks.c.
222 */
223
1d076e5b 224 /* 82801EB (ICH5) */
1da177e4 225 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 226 /* 82801EB (ICH5) */
1da177e4 227 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 228 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 229 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 230 /* 6300ESB pretending RAID */
5e56a37c 231 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 232 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 233 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 234 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 235 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
236 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
237 * Attach iff the controller is in IDE mode. */
238 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 239 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 240 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 241 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 242 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 243 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 244 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 245 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 246 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 247 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 248 /* SATA Controller 2 IDE (ICH8) */
00242ec8 249 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 250 /* Mobile SATA Controller IDE (ICH8M) */
9c0bf675 251 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
8d8ef2fb 252 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 253 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
f98b6573 254 /* SATA Controller IDE (ICH9) */
9c0bf675 255 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 256 /* SATA Controller IDE (ICH9) */
00242ec8 257 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 258 /* SATA Controller IDE (ICH9) */
00242ec8 259 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 260 /* SATA Controller IDE (ICH9M) */
00242ec8 261 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 262 /* SATA Controller IDE (ICH9M) */
00242ec8 263 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 264 /* SATA Controller IDE (ICH9M) */
9c0bf675 265 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 266 /* SATA Controller IDE (Tolapai) */
9c0bf675 267 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 268 /* SATA Controller IDE (ICH10) */
9c0bf675 269 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
270 /* SATA Controller IDE (ICH10) */
271 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
272 /* SATA Controller IDE (ICH10) */
9c0bf675 273 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
274 /* SATA Controller IDE (ICH10) */
275 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
1da177e4
LT
276
277 { } /* terminate list */
278};
279
280static struct pci_driver piix_pci_driver = {
281 .name = DRV_NAME,
282 .id_table = piix_pci_tbl,
283 .probe = piix_init_one,
284 .remove = ata_pci_remove_one,
438ac6d5 285#ifdef CONFIG_PM
b8b275ef
TH
286 .suspend = piix_pci_device_suspend,
287 .resume = piix_pci_device_resume,
438ac6d5 288#endif
1da177e4
LT
289};
290
193515d5 291static struct scsi_host_template piix_sht = {
68d1d07b 292 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
293};
294
029cfd6b
TH
295static struct ata_port_operations piix_pata_ops = {
296 .inherits = &ata_bmdma_port_ops,
297 .cable_detect = ata_cable_40wire,
1da177e4
LT
298 .set_piomode = piix_set_piomode,
299 .set_dmamode = piix_set_dmamode,
a1efdaba 300 .prereset = piix_pata_prereset,
1da177e4
LT
301};
302
029cfd6b
TH
303static struct ata_port_operations piix_vmw_ops = {
304 .inherits = &piix_pata_ops,
305 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
306};
307
029cfd6b
TH
308static struct ata_port_operations ich_pata_ops = {
309 .inherits = &piix_pata_ops,
310 .cable_detect = ich_pata_cable_detect,
311 .set_dmamode = ich_set_dmamode,
1da177e4
LT
312};
313
029cfd6b
TH
314static struct ata_port_operations piix_sata_ops = {
315 .inherits = &ata_bmdma_port_ops,
25f98131
TH
316};
317
029cfd6b
TH
318static struct ata_port_operations piix_sidpr_sata_ops = {
319 .inherits = &piix_sata_ops,
57c9efdf 320 .hardreset = sata_std_hardreset,
c7290724
TH
321 .scr_read = piix_sidpr_scr_read,
322 .scr_write = piix_sidpr_scr_write,
c7290724
TH
323};
324
d96715c1 325static const struct piix_map_db ich5_map_db = {
d33f58b8 326 .mask = 0x7,
ea35d29e 327 .port_enable = 0x3,
d33f58b8
TH
328 .map = {
329 /* PM PS SM SS MAP */
330 { P0, NA, P1, NA }, /* 000b */
331 { P1, NA, P0, NA }, /* 001b */
332 { RV, RV, RV, RV },
333 { RV, RV, RV, RV },
334 { P0, P1, IDE, IDE }, /* 100b */
335 { P1, P0, IDE, IDE }, /* 101b */
336 { IDE, IDE, P0, P1 }, /* 110b */
337 { IDE, IDE, P1, P0 }, /* 111b */
338 },
339};
340
d96715c1 341static const struct piix_map_db ich6_map_db = {
d33f58b8 342 .mask = 0x3,
ea35d29e 343 .port_enable = 0xf,
d33f58b8
TH
344 .map = {
345 /* PM PS SM SS MAP */
79ea24e7 346 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
347 { IDE, IDE, P1, P3 }, /* 01b */
348 { P0, P2, IDE, IDE }, /* 10b */
349 { RV, RV, RV, RV },
350 },
351};
352
d96715c1 353static const struct piix_map_db ich6m_map_db = {
d33f58b8 354 .mask = 0x3,
ea35d29e 355 .port_enable = 0x5,
67083741
TH
356
357 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
358 * it anyway. MAP 01b have been spotted on both ICH6M and
359 * ICH7M.
67083741
TH
360 */
361 .map = {
362 /* PM PS SM SS MAP */
e04b3b9d 363 { P0, P2, NA, NA }, /* 00b */
67083741
TH
364 { IDE, IDE, P1, P3 }, /* 01b */
365 { P0, P2, IDE, IDE }, /* 10b */
366 { RV, RV, RV, RV },
367 },
368};
369
08f12edc
JG
370static const struct piix_map_db ich8_map_db = {
371 .mask = 0x3,
a0ce9aca 372 .port_enable = 0xf,
08f12edc
JG
373 .map = {
374 /* PM PS SM SS MAP */
158f30c8 375 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 376 { RV, RV, RV, RV },
ac2b0437 377 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
378 { RV, RV, RV, RV },
379 },
380};
381
00242ec8 382static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
383 .mask = 0x3,
384 .port_enable = 0x3,
385 .map = {
386 /* PM PS SM SS MAP */
387 { P0, NA, P1, NA }, /* 00b */
388 { RV, RV, RV, RV }, /* 01b */
389 { RV, RV, RV, RV }, /* 10b */
390 { RV, RV, RV, RV },
391 },
c5cf0ffa
JG
392};
393
8d8ef2fb
TR
394static const struct piix_map_db ich8m_apple_map_db = {
395 .mask = 0x3,
396 .port_enable = 0x1,
397 .map = {
398 /* PM PS SM SS MAP */
399 { P0, NA, NA, NA }, /* 00b */
400 { RV, RV, RV, RV },
401 { P0, P2, IDE, IDE }, /* 10b */
402 { RV, RV, RV, RV },
403 },
404};
405
00242ec8 406static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
407 .mask = 0x3,
408 .port_enable = 0x3,
409 .map = {
410 /* PM PS SM SS MAP */
411 { P0, NA, P1, NA }, /* 00b */
412 { RV, RV, RV, RV }, /* 01b */
413 { RV, RV, RV, RV }, /* 10b */
414 { RV, RV, RV, RV },
415 },
416};
417
d96715c1
TH
418static const struct piix_map_db *piix_map_db_table[] = {
419 [ich5_sata] = &ich5_map_db,
d96715c1 420 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
421 [ich6m_sata] = &ich6m_map_db,
422 [ich8_sata] = &ich8_map_db,
00242ec8 423 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
424 [ich8m_apple_sata] = &ich8m_apple_map_db,
425 [tolapai_sata] = &tolapai_map_db,
d96715c1
TH
426};
427
1da177e4 428static struct ata_port_info piix_port_info[] = {
00242ec8
TH
429 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
430 {
00242ec8
TH
431 .flags = PIIX_PATA_FLAGS,
432 .pio_mask = 0x1f, /* pio0-4 */
433 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
434 .port_ops = &piix_pata_ops,
435 },
436
ec300d99 437 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 438 {
b3362f88 439 .flags = PIIX_PATA_FLAGS,
1d076e5b 440 .pio_mask = 0x1f, /* pio0-4 */
669a5db4 441 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1d076e5b
TH
442 .udma_mask = ATA_UDMA_MASK_40C,
443 .port_ops = &piix_pata_ops,
444 },
445
ec300d99 446 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 447 {
b3362f88 448 .flags = PIIX_PATA_FLAGS,
669a5db4
JG
449 .pio_mask = 0x1f, /* pio 0-4 */
450 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
451 .udma_mask = ATA_UDMA2, /* UDMA33 */
452 .port_ops = &ich_pata_ops,
453 },
ec300d99
JG
454
455 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 456 {
b3362f88 457 .flags = PIIX_PATA_FLAGS,
669a5db4
JG
458 .pio_mask = 0x1f, /* pio 0-4 */
459 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
460 .udma_mask = ATA_UDMA4,
461 .port_ops = &ich_pata_ops,
462 },
85cd7251 463
ec300d99 464 [ich_pata_100] =
669a5db4 465 {
b3362f88 466 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1da177e4 467 .pio_mask = 0x1f, /* pio0-4 */
1da177e4 468 .mwdma_mask = 0x06, /* mwdma1-2 */
669a5db4
JG
469 .udma_mask = ATA_UDMA5, /* udma0-5 */
470 .port_ops = &ich_pata_ops,
1da177e4
LT
471 },
472
ec300d99 473 [ich5_sata] =
1da177e4 474 {
228c1590 475 .flags = PIIX_SATA_FLAGS,
1da177e4
LT
476 .pio_mask = 0x1f, /* pio0-4 */
477 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 478 .udma_mask = ATA_UDMA6,
1da177e4
LT
479 .port_ops = &piix_sata_ops,
480 },
481
ec300d99 482 [ich6_sata] =
1da177e4 483 {
723159c5 484 .flags = PIIX_SATA_FLAGS,
1da177e4
LT
485 .pio_mask = 0x1f, /* pio0-4 */
486 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 487 .udma_mask = ATA_UDMA6,
1da177e4
LT
488 .port_ops = &piix_sata_ops,
489 },
490
9c0bf675 491 [ich6m_sata] =
c368ca4e 492 {
5016d7d2 493 .flags = PIIX_SATA_FLAGS,
c368ca4e
JG
494 .pio_mask = 0x1f, /* pio0-4 */
495 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 496 .udma_mask = ATA_UDMA6,
c368ca4e
JG
497 .port_ops = &piix_sata_ops,
498 },
1d076e5b 499
9c0bf675 500 [ich8_sata] =
08f12edc 501 {
5016d7d2 502 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
08f12edc
JG
503 .pio_mask = 0x1f, /* pio0-4 */
504 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 505 .udma_mask = ATA_UDMA6,
08f12edc
JG
506 .port_ops = &piix_sata_ops,
507 },
669a5db4 508
00242ec8 509 [ich8_2port_sata] =
c5cf0ffa 510 {
5016d7d2 511 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
c5cf0ffa
JG
512 .pio_mask = 0x1f, /* pio0-4 */
513 .mwdma_mask = 0x07, /* mwdma0-2 */
514 .udma_mask = ATA_UDMA6,
515 .port_ops = &piix_sata_ops,
516 },
8f73a688 517
9c0bf675 518 [tolapai_sata] =
8f73a688 519 {
5016d7d2 520 .flags = PIIX_SATA_FLAGS,
8f73a688
JG
521 .pio_mask = 0x1f, /* pio0-4 */
522 .mwdma_mask = 0x07, /* mwdma0-2 */
523 .udma_mask = ATA_UDMA6,
524 .port_ops = &piix_sata_ops,
525 },
8d8ef2fb 526
9c0bf675 527 [ich8m_apple_sata] =
8d8ef2fb 528 {
5016d7d2 529 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
8d8ef2fb
TR
530 .pio_mask = 0x1f, /* pio0-4 */
531 .mwdma_mask = 0x07, /* mwdma0-2 */
532 .udma_mask = ATA_UDMA6,
533 .port_ops = &piix_sata_ops,
534 },
535
25f98131
TH
536 [piix_pata_vmw] =
537 {
25f98131
TH
538 .flags = PIIX_PATA_FLAGS,
539 .pio_mask = 0x1f, /* pio0-4 */
540 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
541 .udma_mask = ATA_UDMA_MASK_40C,
542 .port_ops = &piix_vmw_ops,
543 },
544
1da177e4
LT
545};
546
547static struct pci_bits piix_enable_bits[] = {
548 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
549 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
550};
551
552MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
553MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
554MODULE_LICENSE("GPL");
555MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
556MODULE_VERSION(DRV_VERSION);
557
fc085150
AC
558struct ich_laptop {
559 u16 device;
560 u16 subvendor;
561 u16 subdevice;
562};
563
564/*
565 * List of laptops that use short cables rather than 80 wire
566 */
567
568static const struct ich_laptop ich_laptop[] = {
569 /* devid, subvendor, subdev */
570 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 571 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 572 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
12340106 573 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 574 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
b33620f9 575 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
fc085150
AC
576 /* end marker */
577 { 0, }
578};
579
1da177e4 580/**
eb4a2c7f 581 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
582 * @ap: Port for which cable detect info is desired
583 *
584 * Read 80c cable indicator from ATA PCI device's PCI config
585 * register. This register is normally set by firmware (BIOS).
586 *
587 * LOCKING:
588 * None (inherited from caller).
589 */
669a5db4 590
eb4a2c7f 591static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 592{
cca3974e 593 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
fc085150 594 const struct ich_laptop *lap = &ich_laptop[0];
1da177e4
LT
595 u8 tmp, mask;
596
fc085150
AC
597 /* Check for specials - Acer Aspire 5602WLMi */
598 while (lap->device) {
599 if (lap->device == pdev->device &&
600 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 601 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 602 return ATA_CBL_PATA40_SHORT;
2dcb407e 603
fc085150
AC
604 lap++;
605 }
606
1da177e4 607 /* check BIOS cable detect results */
2a88d1ac 608 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
1da177e4
LT
609 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
610 if ((tmp & mask) == 0)
eb4a2c7f
AC
611 return ATA_CBL_PATA40;
612 return ATA_CBL_PATA80;
1da177e4
LT
613}
614
615/**
ccc4672a 616 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 617 * @link: Target link
d4b2bab4 618 * @deadline: deadline jiffies for the operation
1da177e4 619 *
573db6b8
TH
620 * LOCKING:
621 * None (inherited from caller).
622 */
cc0680a5 623static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 624{
cc0680a5 625 struct ata_port *ap = link->ap;
cca3974e 626 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 627
c961922b
AC
628 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
629 return -ENOENT;
9363c382 630 return ata_sff_prereset(link, deadline);
ccc4672a
TH
631}
632
1da177e4
LT
633/**
634 * piix_set_piomode - Initialize host controller PATA PIO timings
635 * @ap: Port whose timings we are configuring
636 * @adev: um
1da177e4
LT
637 *
638 * Set PIO mode for device, in host controller PCI config space.
639 *
640 * LOCKING:
641 * None (inherited from caller).
642 */
643
2dcb407e 644static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
1da177e4
LT
645{
646 unsigned int pio = adev->pio_mode - XFER_PIO_0;
cca3974e 647 struct pci_dev *dev = to_pci_dev(ap->host->dev);
1da177e4 648 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 649 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
650 unsigned int slave_port = 0x44;
651 u16 master_data;
652 u8 slave_data;
669a5db4
JG
653 u8 udma_enable;
654 int control = 0;
85cd7251 655
669a5db4
JG
656 /*
657 * See Intel Document 298600-004 for the timing programing rules
658 * for ICH controllers.
659 */
1da177e4
LT
660
661 static const /* ISP RTC */
662 u8 timings[][2] = { { 0, 0 },
663 { 0, 0 },
664 { 1, 0 },
665 { 2, 1 },
666 { 2, 3 }, };
667
669a5db4
JG
668 if (pio >= 2)
669 control |= 1; /* TIME1 enable */
670 if (ata_pio_need_iordy(adev))
671 control |= 2; /* IE enable */
672
85cd7251 673 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
674 if (adev->class == ATA_DEV_ATA)
675 control |= 4; /* PPE enable */
676
a5bf5f5a
TH
677 /* PIO configuration clears DTE unconditionally. It will be
678 * programmed in set_dmamode which is guaranteed to be called
679 * after set_piomode if any DMA mode is available.
680 */
1da177e4
LT
681 pci_read_config_word(dev, master_port, &master_data);
682 if (is_slave) {
a5bf5f5a
TH
683 /* clear TIME1|IE1|PPE1|DTE1 */
684 master_data &= 0xff0f;
1967b7ff 685 /* Enable SITRE (separate slave timing register) */
1da177e4 686 master_data |= 0x4000;
669a5db4
JG
687 /* enable PPE1, IE1 and TIME1 as needed */
688 master_data |= (control << 4);
1da177e4 689 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 690 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 691 /* Load the timing nibble for this slave */
a5bf5f5a
TH
692 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
693 << (ap->port_no ? 4 : 0);
1da177e4 694 } else {
a5bf5f5a
TH
695 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
696 master_data &= 0xccf0;
669a5db4
JG
697 /* Enable PPE, IE and TIME as appropriate */
698 master_data |= control;
a5bf5f5a 699 /* load ISP and RCT */
1da177e4
LT
700 master_data |=
701 (timings[pio][0] << 12) |
702 (timings[pio][1] << 8);
703 }
704 pci_write_config_word(dev, master_port, master_data);
705 if (is_slave)
706 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
707
708 /* Ensure the UDMA bit is off - it will be turned back on if
709 UDMA is selected */
85cd7251 710
669a5db4
JG
711 if (ap->udma_mask) {
712 pci_read_config_byte(dev, 0x48, &udma_enable);
713 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
714 pci_write_config_byte(dev, 0x48, udma_enable);
715 }
1da177e4
LT
716}
717
718/**
669a5db4 719 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 720 * @ap: Port whose timings we are configuring
669a5db4 721 * @adev: Drive in question
1da177e4 722 * @udma: udma mode, 0 - 6
c32a8fd7 723 * @isich: set if the chip is an ICH device
1da177e4
LT
724 *
725 * Set UDMA mode for device, in host controller PCI config space.
726 *
727 * LOCKING:
728 * None (inherited from caller).
729 */
730
2dcb407e 731static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 732{
cca3974e 733 struct pci_dev *dev = to_pci_dev(ap->host->dev);
669a5db4
JG
734 u8 master_port = ap->port_no ? 0x42 : 0x40;
735 u16 master_data;
736 u8 speed = adev->dma_mode;
737 int devid = adev->devno + 2 * ap->port_no;
dedf61db 738 u8 udma_enable = 0;
85cd7251 739
669a5db4
JG
740 static const /* ISP RTC */
741 u8 timings[][2] = { { 0, 0 },
742 { 0, 0 },
743 { 1, 0 },
744 { 2, 1 },
745 { 2, 3 }, };
746
747 pci_read_config_word(dev, master_port, &master_data);
d2cdfc0d
AC
748 if (ap->udma_mask)
749 pci_read_config_byte(dev, 0x48, &udma_enable);
1da177e4
LT
750
751 if (speed >= XFER_UDMA_0) {
669a5db4
JG
752 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
753 u16 udma_timing;
754 u16 ideconf;
755 int u_clock, u_speed;
85cd7251 756
669a5db4 757 /*
2dcb407e 758 * UDMA is handled by a combination of clock switching and
85cd7251
JG
759 * selection of dividers
760 *
669a5db4 761 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 762 * except UDMA0 which is 00
669a5db4
JG
763 */
764 u_speed = min(2 - (udma & 1), udma);
765 if (udma == 5)
766 u_clock = 0x1000; /* 100Mhz */
767 else if (udma > 2)
768 u_clock = 1; /* 66Mhz */
769 else
770 u_clock = 0; /* 33Mhz */
85cd7251 771
669a5db4 772 udma_enable |= (1 << devid);
85cd7251 773
669a5db4
JG
774 /* Load the CT/RP selection */
775 pci_read_config_word(dev, 0x4A, &udma_timing);
776 udma_timing &= ~(3 << (4 * devid));
777 udma_timing |= u_speed << (4 * devid);
778 pci_write_config_word(dev, 0x4A, udma_timing);
779
85cd7251 780 if (isich) {
669a5db4
JG
781 /* Select a 33/66/100Mhz clock */
782 pci_read_config_word(dev, 0x54, &ideconf);
783 ideconf &= ~(0x1001 << devid);
784 ideconf |= u_clock << devid;
785 /* For ICH or later we should set bit 10 for better
786 performance (WR_PingPong_En) */
787 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 788 }
1da177e4 789 } else {
669a5db4
JG
790 /*
791 * MWDMA is driven by the PIO timings. We must also enable
792 * IORDY unconditionally along with TIME1. PPE has already
793 * been set when the PIO timing was set.
794 */
795 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
796 unsigned int control;
797 u8 slave_data;
798 const unsigned int needed_pio[3] = {
799 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
800 };
801 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 802
669a5db4 803 control = 3; /* IORDY|TIME1 */
85cd7251 804
669a5db4
JG
805 /* If the drive MWDMA is faster than it can do PIO then
806 we must force PIO into PIO0 */
85cd7251 807
669a5db4
JG
808 if (adev->pio_mode < needed_pio[mwdma])
809 /* Enable DMA timing only */
810 control |= 8; /* PIO cycles in PIO0 */
811
812 if (adev->devno) { /* Slave */
813 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
814 master_data |= control << 4;
815 pci_read_config_byte(dev, 0x44, &slave_data);
a5bf5f5a 816 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4
JG
817 /* Load the matching timing */
818 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
819 pci_write_config_byte(dev, 0x44, slave_data);
820 } else { /* Master */
85cd7251 821 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
669a5db4
JG
822 and master timing bits */
823 master_data |= control;
824 master_data |=
825 (timings[pio][0] << 12) |
826 (timings[pio][1] << 8);
827 }
a5bf5f5a
TH
828
829 if (ap->udma_mask) {
830 udma_enable &= ~(1 << devid);
831 pci_write_config_word(dev, master_port, master_data);
832 }
1da177e4 833 }
669a5db4
JG
834 /* Don't scribble on 0x48 if the controller does not support UDMA */
835 if (ap->udma_mask)
836 pci_write_config_byte(dev, 0x48, udma_enable);
837}
838
839/**
840 * piix_set_dmamode - Initialize host controller PATA DMA timings
841 * @ap: Port whose timings we are configuring
842 * @adev: um
843 *
844 * Set MW/UDMA mode for device, in host controller PCI config space.
845 *
846 * LOCKING:
847 * None (inherited from caller).
848 */
849
2dcb407e 850static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
851{
852 do_pata_set_dmamode(ap, adev, 0);
853}
854
855/**
856 * ich_set_dmamode - Initialize host controller PATA DMA timings
857 * @ap: Port whose timings we are configuring
858 * @adev: um
859 *
860 * Set MW/UDMA mode for device, in host controller PCI config space.
861 *
862 * LOCKING:
863 * None (inherited from caller).
864 */
865
2dcb407e 866static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
867{
868 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
869}
870
c7290724
TH
871/*
872 * Serial ATA Index/Data Pair Superset Registers access
873 *
874 * Beginning from ICH8, there's a sane way to access SCRs using index
875 * and data register pair located at BAR5. This creates an
876 * interesting problem of mapping two SCRs to one port.
877 *
878 * Although they have separate SCRs, the master and slave aren't
879 * independent enough to be treated as separate links - e.g. softreset
880 * resets both. Also, there's no protocol defined for hard resetting
881 * singled device sharing the virtual port (no defined way to acquire
882 * device signature). This is worked around by merging the SCR values
883 * into one sensible value and requesting follow-up SRST after
884 * hardreset.
885 *
886 * SCR merging is perfomed in nibbles which is the unit contents in
887 * SCRs are organized. If two values are equal, the value is used.
888 * When they differ, merge table which lists precedence of possible
889 * values is consulted and the first match or the last entry when
890 * nothing matches is used. When there's no merge table for the
891 * specific nibble, value from the first port is used.
892 */
893static const int piix_sidx_map[] = {
894 [SCR_STATUS] = 0,
895 [SCR_ERROR] = 2,
896 [SCR_CONTROL] = 1,
897};
898
899static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
900{
901 struct ata_port *ap = dev->link->ap;
902 struct piix_host_priv *hpriv = ap->host->private_data;
903
904 iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
905 hpriv->sidpr + PIIX_SIDPR_IDX);
906}
907
908static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
909{
910 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
911
912 piix_sidpr_sel(dev, reg);
913 return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
914}
915
916static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
917{
918 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
919
920 piix_sidpr_sel(dev, reg);
921 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
922}
923
4a537a55 924static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
c7290724
TH
925{
926 u32 val = 0;
927 int i, mi;
928
929 for (i = 0, mi = 0; i < 32 / 4; i++) {
930 u8 c0 = (val0 >> (i * 4)) & 0xf;
931 u8 c1 = (val1 >> (i * 4)) & 0xf;
932 u8 merged = c0;
933 const int *cur;
934
935 /* if no merge preference, assume the first value */
936 cur = merge_tbl[mi];
937 if (!cur)
938 goto done;
939 mi++;
940
941 /* if two values equal, use it */
942 if (c0 == c1)
943 goto done;
944
945 /* choose the first match or the last from the merge table */
946 while (*cur != -1) {
947 if (c0 == *cur || c1 == *cur)
948 break;
949 cur++;
950 }
951 if (*cur == -1)
952 cur--;
953 merged = *cur;
954 done:
955 val |= merged << (i * 4);
956 }
957
958 return val;
959}
960
961static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
962{
963 const int * const sstatus_merge_tbl[] = {
964 /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
965 /* SPD */ (const int []){ 2, 1, 0, -1 },
966 /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
967 NULL,
968 };
969 const int * const scontrol_merge_tbl[] = {
970 /* DET */ (const int []){ 1, 0, 4, 0, -1 },
971 /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
972 /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
973 NULL,
974 };
975 u32 v0, v1;
976
977 if (reg >= ARRAY_SIZE(piix_sidx_map))
978 return -EINVAL;
979
980 if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
981 *val = piix_sidpr_read(&ap->link.device[0], reg);
982 return 0;
983 }
984
985 v0 = piix_sidpr_read(&ap->link.device[0], reg);
986 v1 = piix_sidpr_read(&ap->link.device[1], reg);
987
988 switch (reg) {
989 case SCR_STATUS:
990 *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
991 break;
992 case SCR_ERROR:
993 *val = v0 | v1;
994 break;
995 case SCR_CONTROL:
996 *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
997 break;
998 }
999
1000 return 0;
1001}
1002
1003static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
1004{
1005 if (reg >= ARRAY_SIZE(piix_sidx_map))
1006 return -EINVAL;
1007
1008 piix_sidpr_write(&ap->link.device[0], reg, val);
1009
1010 if (ap->flags & ATA_FLAG_SLAVE_POSS)
1011 piix_sidpr_write(&ap->link.device[1], reg, val);
1012
1013 return 0;
1014}
1015
b8b275ef 1016#ifdef CONFIG_PM
8c3832eb
TH
1017static int piix_broken_suspend(void)
1018{
1855256c 1019 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
1020 {
1021 .ident = "TECRA M3",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1025 },
1026 },
04d86d6f
PS
1027 {
1028 .ident = "TECRA M3",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1032 },
1033 },
d1aa690a
PS
1034 {
1035 .ident = "TECRA M4",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1039 },
1040 },
8c3832eb
TH
1041 {
1042 .ident = "TECRA M5",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1046 },
b8b275ef 1047 },
ffe188dd
PS
1048 {
1049 .ident = "TECRA M6",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1053 },
1054 },
5c08ea01
TH
1055 {
1056 .ident = "TECRA M7",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1059 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1060 },
1061 },
04d86d6f
PS
1062 {
1063 .ident = "TECRA A8",
1064 .matches = {
1065 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1066 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1067 },
1068 },
ffe188dd
PS
1069 {
1070 .ident = "Satellite R20",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1074 },
1075 },
04d86d6f
PS
1076 {
1077 .ident = "Satellite R25",
1078 .matches = {
1079 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1080 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1081 },
1082 },
3cc0b9d3
TH
1083 {
1084 .ident = "Satellite U200",
1085 .matches = {
1086 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1087 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1088 },
1089 },
04d86d6f
PS
1090 {
1091 .ident = "Satellite U200",
1092 .matches = {
1093 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1094 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1095 },
1096 },
62320e23
YC
1097 {
1098 .ident = "Satellite Pro U200",
1099 .matches = {
1100 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1101 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1102 },
1103 },
8c3832eb
TH
1104 {
1105 .ident = "Satellite U205",
1106 .matches = {
1107 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1108 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1109 },
b8b275ef 1110 },
de753e5e
TH
1111 {
1112 .ident = "SATELLITE U205",
1113 .matches = {
1114 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1115 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1116 },
1117 },
8c3832eb
TH
1118 {
1119 .ident = "Portege M500",
1120 .matches = {
1121 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1122 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1123 },
b8b275ef 1124 },
7d051548
JG
1125
1126 { } /* terminate list */
8c3832eb 1127 };
7abe79c3
TH
1128 static const char *oemstrs[] = {
1129 "Tecra M3,",
1130 };
1131 int i;
8c3832eb
TH
1132
1133 if (dmi_check_system(sysids))
1134 return 1;
1135
7abe79c3
TH
1136 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1137 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1138 return 1;
1139
8c3832eb
TH
1140 return 0;
1141}
b8b275ef
TH
1142
1143static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1144{
1145 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1146 unsigned long flags;
1147 int rc = 0;
1148
1149 rc = ata_host_suspend(host, mesg);
1150 if (rc)
1151 return rc;
1152
1153 /* Some braindamaged ACPI suspend implementations expect the
1154 * controller to be awake on entry; otherwise, it burns cpu
1155 * cycles and power trying to do something to the sleeping
1156 * beauty.
1157 */
3a2d5b70 1158 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1159 pci_save_state(pdev);
1160
1161 /* mark its power state as "unknown", since we don't
1162 * know if e.g. the BIOS will change its device state
1163 * when we suspend.
1164 */
1165 if (pdev->current_state == PCI_D0)
1166 pdev->current_state = PCI_UNKNOWN;
1167
1168 /* tell resume that it's waking up from broken suspend */
1169 spin_lock_irqsave(&host->lock, flags);
1170 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1171 spin_unlock_irqrestore(&host->lock, flags);
1172 } else
1173 ata_pci_device_do_suspend(pdev, mesg);
1174
1175 return 0;
1176}
1177
1178static int piix_pci_device_resume(struct pci_dev *pdev)
1179{
1180 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1181 unsigned long flags;
1182 int rc;
1183
1184 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1185 spin_lock_irqsave(&host->lock, flags);
1186 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1187 spin_unlock_irqrestore(&host->lock, flags);
1188
1189 pci_set_power_state(pdev, PCI_D0);
1190 pci_restore_state(pdev);
1191
1192 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1193 * pci_reenable_device() to avoid affecting the enable
1194 * count.
b8b275ef 1195 */
0b62e13b 1196 rc = pci_reenable_device(pdev);
b8b275ef
TH
1197 if (rc)
1198 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1199 "device after resume (%d)\n", rc);
1200 } else
1201 rc = ata_pci_device_do_resume(pdev);
1202
1203 if (rc == 0)
1204 ata_host_resume(host);
1205
1206 return rc;
1207}
1208#endif
1209
25f98131
TH
1210static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1211{
1212 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1213}
1214
1da177e4
LT
1215#define AHCI_PCI_BAR 5
1216#define AHCI_GLOBAL_CTL 0x04
1217#define AHCI_ENABLE (1 << 31)
1218static int piix_disable_ahci(struct pci_dev *pdev)
1219{
ea6ba10b 1220 void __iomem *mmio;
1da177e4
LT
1221 u32 tmp;
1222 int rc = 0;
1223
1224 /* BUG: pci_enable_device has not yet been called. This
1225 * works because this device is usually set up by BIOS.
1226 */
1227
374b1873
JG
1228 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1229 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1230 return 0;
7b6dbd68 1231
374b1873 1232 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1233 if (!mmio)
1234 return -ENOMEM;
7b6dbd68 1235
c47a631f 1236 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1237 if (tmp & AHCI_ENABLE) {
1238 tmp &= ~AHCI_ENABLE;
c47a631f 1239 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1240
c47a631f 1241 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1242 if (tmp & AHCI_ENABLE)
1243 rc = -EIO;
1244 }
7b6dbd68 1245
374b1873 1246 pci_iounmap(pdev, mmio);
1da177e4
LT
1247 return rc;
1248}
1249
c621b140
AC
1250/**
1251 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1252 * @ata_dev: the PCI device to check
2e9edbf8 1253 *
c621b140
AC
1254 * Check for the present of 450NX errata #19 and errata #25. If
1255 * they are found return an error code so we can turn off DMA
1256 */
1257
1258static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1259{
1260 struct pci_dev *pdev = NULL;
1261 u16 cfg;
c621b140 1262 int no_piix_dma = 0;
2e9edbf8 1263
2dcb407e 1264 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1265 /* Look for 450NX PXB. Check for problem configurations
1266 A PCI quirk checks bit 6 already */
c621b140
AC
1267 pci_read_config_word(pdev, 0x41, &cfg);
1268 /* Only on the original revision: IDE DMA can hang */
44c10138 1269 if (pdev->revision == 0x00)
c621b140
AC
1270 no_piix_dma = 1;
1271 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1272 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1273 no_piix_dma = 2;
1274 }
31a34fe7 1275 if (no_piix_dma)
c621b140 1276 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
31a34fe7 1277 if (no_piix_dma == 2)
c621b140
AC
1278 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1279 return no_piix_dma;
2e9edbf8 1280}
c621b140 1281
8b09f0da 1282static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1283 const struct piix_map_db *map_db)
1284{
8b09f0da 1285 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1286 u16 pcs, new_pcs;
1287
1288 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1289
1290 new_pcs = pcs | map_db->port_enable;
1291
1292 if (new_pcs != pcs) {
1293 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1294 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1295 msleep(150);
1296 }
1297}
1298
8b09f0da
TH
1299static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1300 struct ata_port_info *pinfo,
1301 const struct piix_map_db *map_db)
d33f58b8 1302{
b4482a4b 1303 const int *map;
d33f58b8
TH
1304 int i, invalid_map = 0;
1305 u8 map_value;
1306
1307 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1308
1309 map = map_db->map[map_value & map_db->mask];
1310
1311 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1312 for (i = 0; i < 4; i++) {
1313 switch (map[i]) {
1314 case RV:
1315 invalid_map = 1;
1316 printk(" XX");
1317 break;
1318
1319 case NA:
1320 printk(" --");
1321 break;
1322
1323 case IDE:
1324 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1325 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8
TH
1326 i++;
1327 printk(" IDE IDE");
1328 break;
1329
1330 default:
1331 printk(" P%d", map[i]);
1332 if (i & 1)
cca3974e 1333 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1334 break;
1335 }
1336 }
1337 printk(" ]\n");
1338
1339 if (invalid_map)
1340 dev_printk(KERN_ERR, &pdev->dev,
1341 "invalid MAP value %u\n", map_value);
1342
8b09f0da 1343 return map;
d33f58b8
TH
1344}
1345
c7290724
TH
1346static void __devinit piix_init_sidpr(struct ata_host *host)
1347{
1348 struct pci_dev *pdev = to_pci_dev(host->dev);
1349 struct piix_host_priv *hpriv = host->private_data;
1350 int i;
1351
1352 /* check for availability */
1353 for (i = 0; i < 4; i++)
1354 if (hpriv->map[i] == IDE)
1355 return;
1356
1357 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1358 return;
1359
1360 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1361 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1362 return;
1363
1364 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1365 return;
1366
1367 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
1368 host->ports[0]->ops = &piix_sidpr_sata_ops;
1369 host->ports[1]->ops = &piix_sidpr_sata_ops;
1370}
1371
43a98f05
TH
1372static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1373{
1855256c 1374 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1375 {
1376 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1377 * isn't used to boot the system which
1378 * disables the channel.
1379 */
1380 .ident = "M570U",
1381 .matches = {
1382 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1383 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1384 },
1385 },
7d051548
JG
1386
1387 { } /* terminate list */
43a98f05
TH
1388 };
1389 u32 iocfg;
1390
1391 if (!dmi_check_system(sysids))
1392 return;
1393
1394 /* The datasheet says that bit 18 is NOOP but certain systems
1395 * seem to use it to disable a channel. Clear the bit on the
1396 * affected systems.
1397 */
1398 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1399 if (iocfg & (1 << 18)) {
1400 dev_printk(KERN_INFO, &pdev->dev,
1401 "applying IOCFG bit18 quirk\n");
1402 iocfg &= ~(1 << 18);
1403 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1404 }
1405}
1406
1da177e4
LT
1407/**
1408 * piix_init_one - Register PIIX ATA PCI device with kernel services
1409 * @pdev: PCI device to register
1410 * @ent: Entry in piix_pci_tbl matching with @pdev
1411 *
1412 * Called from kernel PCI layer. We probe for combined mode (sigh),
1413 * and then hand over control to libata, for it to do the rest.
1414 *
1415 * LOCKING:
1416 * Inherited from PCI layer (may sleep).
1417 *
1418 * RETURNS:
1419 * Zero on success, or -ERRNO value.
1420 */
1421
bc5468f5
AB
1422static int __devinit piix_init_one(struct pci_dev *pdev,
1423 const struct pci_device_id *ent)
1da177e4
LT
1424{
1425 static int printed_version;
24dc5f33 1426 struct device *dev = &pdev->dev;
d33f58b8 1427 struct ata_port_info port_info[2];
1626aeb8 1428 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
cca3974e 1429 unsigned long port_flags;
8b09f0da
TH
1430 struct ata_host *host;
1431 struct piix_host_priv *hpriv;
1432 int rc;
1da177e4
LT
1433
1434 if (!printed_version++)
6248e647
JG
1435 dev_printk(KERN_DEBUG, &pdev->dev,
1436 "version " DRV_VERSION "\n");
1da177e4
LT
1437
1438 /* no hotplugging support (FIXME) */
1439 if (!in_module_init)
1440 return -ENODEV;
1441
8b09f0da
TH
1442 port_info[0] = piix_port_info[ent->driver_data];
1443 port_info[1] = piix_port_info[ent->driver_data];
1444
1445 port_flags = port_info[0].flags;
1446
1447 /* enable device and prepare host */
1448 rc = pcim_enable_device(pdev);
1449 if (rc)
1450 return rc;
1451
5016d7d2
TH
1452 /* ICH6R may be driven by either ata_piix or ahci driver
1453 * regardless of BIOS configuration. Make sure AHCI mode is
1454 * off.
1455 */
1456 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1457 int rc = piix_disable_ahci(pdev);
1458 if (rc)
1459 return rc;
1460 }
1461
8b09f0da 1462 /* SATA map init can change port_info, do it before prepping host */
24dc5f33 1463 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
d96715c1
TH
1464 if (!hpriv)
1465 return -ENOMEM;
1466
8b09f0da
TH
1467 if (port_flags & ATA_FLAG_SATA)
1468 hpriv->map = piix_init_sata_map(pdev, port_info,
1469 piix_map_db_table[ent->driver_data]);
1da177e4 1470
9363c382 1471 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1472 if (rc)
1473 return rc;
1474 host->private_data = hpriv;
ff0fc146 1475
8b09f0da 1476 /* initialize controller */
c7290724 1477 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1478 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
c7290724
TH
1479 piix_init_sidpr(host);
1480 }
1da177e4 1481
43a98f05
TH
1482 /* apply IOCFG bit18 quirk */
1483 piix_iocfg_bit18_quirk(pdev);
1484
1da177e4
LT
1485 /* On ICH5, some BIOSen disable the interrupt using the
1486 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1487 * On ICH6, this bit has the same effect, but only when
1488 * MSI is disabled (and it is disabled, as we don't use
1489 * message-signalled interrupts currently).
1490 */
cca3974e 1491 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1492 pci_intx(pdev, 1);
1da177e4 1493
c621b140
AC
1494 if (piix_check_450nx_errata(pdev)) {
1495 /* This writes into the master table but it does not
1496 really matter for this errata as we will apply it to
1497 all the PIIX devices on the board */
8b09f0da
TH
1498 host->ports[0]->mwdma_mask = 0;
1499 host->ports[0]->udma_mask = 0;
1500 host->ports[1]->mwdma_mask = 0;
1501 host->ports[1]->udma_mask = 0;
c621b140 1502 }
8b09f0da
TH
1503
1504 pci_set_master(pdev);
9363c382 1505 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
1da177e4
LT
1506}
1507
1da177e4
LT
1508static int __init piix_init(void)
1509{
1510 int rc;
1511
b7887196
PR
1512 DPRINTK("pci_register_driver\n");
1513 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1514 if (rc)
1515 return rc;
1516
1517 in_module_init = 0;
1518
1519 DPRINTK("done\n");
1520 return 0;
1521}
1522
1da177e4
LT
1523static void __exit piix_exit(void)
1524{
1525 pci_unregister_driver(&piix_pci_driver);
1526}
1527
1528module_init(piix_init);
1529module_exit(piix_exit);