]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ata/ata_piix.c
libata: Remove some redundant casts from pata_octeon_cf.c
[net-next-2.6.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed
AC
40 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
83 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
6248e647 91#include <linux/device.h>
1da177e4
LT
92#include <scsi/scsi_host.h>
93#include <linux/libata.h>
b8b275ef 94#include <linux/dmi.h>
1da177e4
LT
95
96#define DRV_NAME "ata_piix"
2a3103ce 97#define DRV_VERSION "2.12"
1da177e4
LT
98
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
1da177e4 107
ff0fc146 108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 110
800b3996
TH
111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 113
1da177e4
LT
114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
d33f58b8
TH
117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
7b6dbd68 126 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
130};
131
9cde9ed1
TH
132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
9c0bf675
TH
141 ich6m_sata,
142 ich8_sata,
9cde9ed1 143 ich8_2port_sata,
9c0bf675
TH
144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
9cde9ed1
TH
146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
d33f58b8
TH
149struct piix_map_db {
150 const u32 mask;
73291a1c 151 const u16 port_enable;
d33f58b8
TH
152 const int map[][4];
153};
154
d96715c1
TH
155struct piix_host_priv {
156 const int *map;
2852bcf7 157 u32 saved_iocfg;
c7290724 158 void __iomem *sidpr;
d96715c1
TH
159};
160
2dcb407e
JG
161static int piix_init_one(struct pci_dev *pdev,
162 const struct pci_device_id *ent);
2852bcf7 163static void piix_remove_one(struct pci_dev *pdev);
a1efdaba 164static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
165static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
166static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
167static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 168static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 169static u8 piix_vmw_bmdma_status(struct ata_port *ap);
82ef04fb
TH
170static int piix_sidpr_scr_read(struct ata_link *link,
171 unsigned int reg, u32 *val);
172static int piix_sidpr_scr_write(struct ata_link *link,
173 unsigned int reg, u32 val);
b8b275ef
TH
174#ifdef CONFIG_PM
175static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
176static int piix_pci_device_resume(struct pci_dev *pdev);
177#endif
1da177e4
LT
178
179static unsigned int in_module_init = 1;
180
3b7d697d 181static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
AC
182 /* Intel PIIX3 for the 430HX etc */
183 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
184 /* VMware ICH4 */
185 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
186 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
187 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
188 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
189 /* Intel PIIX4 */
190 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel PIIX4 */
192 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
193 /* Intel PIIX */
194 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel ICH (i810, i815, i840) UDMA 66*/
196 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
197 /* Intel ICH0 : UDMA 33*/
198 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
199 /* Intel ICH2M */
200 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
202 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH3M */
204 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH3 (E7500/1) UDMA 100 */
206 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
208 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* Intel ICH5 */
2eb829e9 211 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
212 /* C-ICH (i810E2) */
213 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 214 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
215 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
216 /* ICH6 (and 6) (i915) UDMA 100 */
217 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* ICH7/7-R (i945, i975) UDMA 100*/
2eb829e9 219 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4 220 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
c1e6f28c
CL
221 /* ICH8 Mobile PATA Controller */
222 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4
LT
223
224 /* NOTE: The following PCI ids must be kept in sync with the
225 * list in drivers/pci/quirks.c.
226 */
227
1d076e5b 228 /* 82801EB (ICH5) */
1da177e4 229 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 230 /* 82801EB (ICH5) */
1da177e4 231 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 232 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 233 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 234 /* 6300ESB pretending RAID */
5e56a37c 235 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 236 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 237 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 238 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 239 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
240 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
241 * Attach iff the controller is in IDE mode. */
242 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 243 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 244 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 245 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 246 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 247 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 248 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 249 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 250 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 251 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 252 /* SATA Controller 2 IDE (ICH8) */
00242ec8 253 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 254 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 255 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 256 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 257 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
258 /* Mobile SATA Controller IDE (ICH8M) */
259 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 260 /* SATA Controller IDE (ICH9) */
9c0bf675 261 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 262 /* SATA Controller IDE (ICH9) */
00242ec8 263 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 264 /* SATA Controller IDE (ICH9) */
00242ec8 265 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 266 /* SATA Controller IDE (ICH9M) */
00242ec8 267 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 268 /* SATA Controller IDE (ICH9M) */
00242ec8 269 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 270 /* SATA Controller IDE (ICH9M) */
9c0bf675 271 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 272 /* SATA Controller IDE (Tolapai) */
9c0bf675 273 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 274 /* SATA Controller IDE (ICH10) */
9c0bf675 275 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278 /* SATA Controller IDE (ICH10) */
9c0bf675 279 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
280 /* SATA Controller IDE (ICH10) */
281 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
284 /* SATA Controller IDE (PCH) */
0395e61b
SH
285 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
286 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
287 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (PCH) */
0395e61b
SH
289 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
291 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
1da177e4
LT
294 { } /* terminate list */
295};
296
297static struct pci_driver piix_pci_driver = {
298 .name = DRV_NAME,
299 .id_table = piix_pci_tbl,
300 .probe = piix_init_one,
2852bcf7 301 .remove = piix_remove_one,
438ac6d5 302#ifdef CONFIG_PM
b8b275ef
TH
303 .suspend = piix_pci_device_suspend,
304 .resume = piix_pci_device_resume,
438ac6d5 305#endif
1da177e4
LT
306};
307
193515d5 308static struct scsi_host_template piix_sht = {
68d1d07b 309 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
310};
311
029cfd6b 312static struct ata_port_operations piix_pata_ops = {
871af121 313 .inherits = &ata_bmdma32_port_ops,
029cfd6b 314 .cable_detect = ata_cable_40wire,
1da177e4
LT
315 .set_piomode = piix_set_piomode,
316 .set_dmamode = piix_set_dmamode,
a1efdaba 317 .prereset = piix_pata_prereset,
1da177e4
LT
318};
319
029cfd6b
TH
320static struct ata_port_operations piix_vmw_ops = {
321 .inherits = &piix_pata_ops,
322 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
323};
324
029cfd6b
TH
325static struct ata_port_operations ich_pata_ops = {
326 .inherits = &piix_pata_ops,
327 .cable_detect = ich_pata_cable_detect,
328 .set_dmamode = ich_set_dmamode,
1da177e4
LT
329};
330
029cfd6b
TH
331static struct ata_port_operations piix_sata_ops = {
332 .inherits = &ata_bmdma_port_ops,
25f98131
TH
333};
334
029cfd6b
TH
335static struct ata_port_operations piix_sidpr_sata_ops = {
336 .inherits = &piix_sata_ops,
57c9efdf 337 .hardreset = sata_std_hardreset,
c7290724
TH
338 .scr_read = piix_sidpr_scr_read,
339 .scr_write = piix_sidpr_scr_write,
c7290724
TH
340};
341
d96715c1 342static const struct piix_map_db ich5_map_db = {
d33f58b8 343 .mask = 0x7,
ea35d29e 344 .port_enable = 0x3,
d33f58b8
TH
345 .map = {
346 /* PM PS SM SS MAP */
347 { P0, NA, P1, NA }, /* 000b */
348 { P1, NA, P0, NA }, /* 001b */
349 { RV, RV, RV, RV },
350 { RV, RV, RV, RV },
351 { P0, P1, IDE, IDE }, /* 100b */
352 { P1, P0, IDE, IDE }, /* 101b */
353 { IDE, IDE, P0, P1 }, /* 110b */
354 { IDE, IDE, P1, P0 }, /* 111b */
355 },
356};
357
d96715c1 358static const struct piix_map_db ich6_map_db = {
d33f58b8 359 .mask = 0x3,
ea35d29e 360 .port_enable = 0xf,
d33f58b8
TH
361 .map = {
362 /* PM PS SM SS MAP */
79ea24e7 363 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
364 { IDE, IDE, P1, P3 }, /* 01b */
365 { P0, P2, IDE, IDE }, /* 10b */
366 { RV, RV, RV, RV },
367 },
368};
369
d96715c1 370static const struct piix_map_db ich6m_map_db = {
d33f58b8 371 .mask = 0x3,
ea35d29e 372 .port_enable = 0x5,
67083741
TH
373
374 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
375 * it anyway. MAP 01b have been spotted on both ICH6M and
376 * ICH7M.
67083741
TH
377 */
378 .map = {
379 /* PM PS SM SS MAP */
e04b3b9d 380 { P0, P2, NA, NA }, /* 00b */
67083741
TH
381 { IDE, IDE, P1, P3 }, /* 01b */
382 { P0, P2, IDE, IDE }, /* 10b */
383 { RV, RV, RV, RV },
384 },
385};
386
08f12edc
JG
387static const struct piix_map_db ich8_map_db = {
388 .mask = 0x3,
a0ce9aca 389 .port_enable = 0xf,
08f12edc
JG
390 .map = {
391 /* PM PS SM SS MAP */
158f30c8 392 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 393 { RV, RV, RV, RV },
ac2b0437 394 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
395 { RV, RV, RV, RV },
396 },
397};
398
00242ec8 399static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
400 .mask = 0x3,
401 .port_enable = 0x3,
402 .map = {
403 /* PM PS SM SS MAP */
404 { P0, NA, P1, NA }, /* 00b */
405 { RV, RV, RV, RV }, /* 01b */
406 { RV, RV, RV, RV }, /* 10b */
407 { RV, RV, RV, RV },
408 },
c5cf0ffa
JG
409};
410
8d8ef2fb
TR
411static const struct piix_map_db ich8m_apple_map_db = {
412 .mask = 0x3,
413 .port_enable = 0x1,
414 .map = {
415 /* PM PS SM SS MAP */
416 { P0, NA, NA, NA }, /* 00b */
417 { RV, RV, RV, RV },
418 { P0, P2, IDE, IDE }, /* 10b */
419 { RV, RV, RV, RV },
420 },
421};
422
00242ec8 423static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
424 .mask = 0x3,
425 .port_enable = 0x3,
426 .map = {
427 /* PM PS SM SS MAP */
428 { P0, NA, P1, NA }, /* 00b */
429 { RV, RV, RV, RV }, /* 01b */
430 { RV, RV, RV, RV }, /* 10b */
431 { RV, RV, RV, RV },
432 },
433};
434
d96715c1
TH
435static const struct piix_map_db *piix_map_db_table[] = {
436 [ich5_sata] = &ich5_map_db,
d96715c1 437 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
438 [ich6m_sata] = &ich6m_map_db,
439 [ich8_sata] = &ich8_map_db,
00242ec8 440 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
441 [ich8m_apple_sata] = &ich8m_apple_map_db,
442 [tolapai_sata] = &tolapai_map_db,
d96715c1
TH
443};
444
1da177e4 445static struct ata_port_info piix_port_info[] = {
00242ec8
TH
446 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
447 {
00242ec8 448 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
449 .pio_mask = ATA_PIO4,
450 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
00242ec8
TH
451 .port_ops = &piix_pata_ops,
452 },
453
ec300d99 454 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 455 {
b3362f88 456 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
457 .pio_mask = ATA_PIO4,
458 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
459 .udma_mask = ATA_UDMA2,
1d076e5b
TH
460 .port_ops = &piix_pata_ops,
461 },
462
ec300d99 463 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 464 {
b3362f88 465 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
466 .pio_mask = ATA_PIO4,
467 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
468 .udma_mask = ATA_UDMA2,
669a5db4
JG
469 .port_ops = &ich_pata_ops,
470 },
ec300d99
JG
471
472 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 473 {
b3362f88 474 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
475 .pio_mask = ATA_PIO4,
476 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
669a5db4
JG
477 .udma_mask = ATA_UDMA4,
478 .port_ops = &ich_pata_ops,
479 },
85cd7251 480
ec300d99 481 [ich_pata_100] =
669a5db4 482 {
b3362f88 483 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
14bdef98
EIB
484 .pio_mask = ATA_PIO4,
485 .mwdma_mask = ATA_MWDMA12_ONLY,
486 .udma_mask = ATA_UDMA5,
669a5db4 487 .port_ops = &ich_pata_ops,
1da177e4
LT
488 },
489
ec300d99 490 [ich5_sata] =
1da177e4 491 {
228c1590 492 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
493 .pio_mask = ATA_PIO4,
494 .mwdma_mask = ATA_MWDMA2,
bf6263a8 495 .udma_mask = ATA_UDMA6,
1da177e4
LT
496 .port_ops = &piix_sata_ops,
497 },
498
ec300d99 499 [ich6_sata] =
1da177e4 500 {
723159c5 501 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
502 .pio_mask = ATA_PIO4,
503 .mwdma_mask = ATA_MWDMA2,
bf6263a8 504 .udma_mask = ATA_UDMA6,
1da177e4
LT
505 .port_ops = &piix_sata_ops,
506 },
507
9c0bf675 508 [ich6m_sata] =
c368ca4e 509 {
5016d7d2 510 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA2,
bf6263a8 513 .udma_mask = ATA_UDMA6,
c368ca4e
JG
514 .port_ops = &piix_sata_ops,
515 },
1d076e5b 516
9c0bf675 517 [ich8_sata] =
08f12edc 518 {
5016d7d2 519 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
520 .pio_mask = ATA_PIO4,
521 .mwdma_mask = ATA_MWDMA2,
bf6263a8 522 .udma_mask = ATA_UDMA6,
08f12edc
JG
523 .port_ops = &piix_sata_ops,
524 },
669a5db4 525
00242ec8 526 [ich8_2port_sata] =
c5cf0ffa 527 {
5016d7d2 528 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA2,
c5cf0ffa
JG
531 .udma_mask = ATA_UDMA6,
532 .port_ops = &piix_sata_ops,
533 },
8f73a688 534
9c0bf675 535 [tolapai_sata] =
8f73a688 536 {
5016d7d2 537 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
538 .pio_mask = ATA_PIO4,
539 .mwdma_mask = ATA_MWDMA2,
8f73a688
JG
540 .udma_mask = ATA_UDMA6,
541 .port_ops = &piix_sata_ops,
542 },
8d8ef2fb 543
9c0bf675 544 [ich8m_apple_sata] =
8d8ef2fb 545 {
23cf296e 546 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
547 .pio_mask = ATA_PIO4,
548 .mwdma_mask = ATA_MWDMA2,
8d8ef2fb
TR
549 .udma_mask = ATA_UDMA6,
550 .port_ops = &piix_sata_ops,
551 },
552
25f98131
TH
553 [piix_pata_vmw] =
554 {
25f98131 555 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
556 .pio_mask = ATA_PIO4,
557 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
558 .udma_mask = ATA_UDMA2,
25f98131
TH
559 .port_ops = &piix_vmw_ops,
560 },
561
1da177e4
LT
562};
563
564static struct pci_bits piix_enable_bits[] = {
565 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
566 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
567};
568
569MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
570MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
571MODULE_LICENSE("GPL");
572MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
573MODULE_VERSION(DRV_VERSION);
574
fc085150
AC
575struct ich_laptop {
576 u16 device;
577 u16 subvendor;
578 u16 subdevice;
579};
580
581/*
582 * List of laptops that use short cables rather than 80 wire
583 */
584
585static const struct ich_laptop ich_laptop[] = {
586 /* devid, subvendor, subdev */
587 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 588 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 589 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
12340106 590 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 591 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
d09addf6 592 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
b33620f9 593 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
594 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
595 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 596 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
fc085150
AC
597 /* end marker */
598 { 0, }
599};
600
1da177e4 601/**
eb4a2c7f 602 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
603 * @ap: Port for which cable detect info is desired
604 *
605 * Read 80c cable indicator from ATA PCI device's PCI config
606 * register. This register is normally set by firmware (BIOS).
607 *
608 * LOCKING:
609 * None (inherited from caller).
610 */
669a5db4 611
eb4a2c7f 612static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 613{
cca3974e 614 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 615 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 616 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 617 u8 mask;
1da177e4 618
fc085150
AC
619 /* Check for specials - Acer Aspire 5602WLMi */
620 while (lap->device) {
621 if (lap->device == pdev->device &&
622 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 623 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 624 return ATA_CBL_PATA40_SHORT;
2dcb407e 625
fc085150
AC
626 lap++;
627 }
628
1da177e4 629 /* check BIOS cable detect results */
2a88d1ac 630 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 631 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
632 return ATA_CBL_PATA40;
633 return ATA_CBL_PATA80;
1da177e4
LT
634}
635
636/**
ccc4672a 637 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 638 * @link: Target link
d4b2bab4 639 * @deadline: deadline jiffies for the operation
1da177e4 640 *
573db6b8
TH
641 * LOCKING:
642 * None (inherited from caller).
643 */
cc0680a5 644static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 645{
cc0680a5 646 struct ata_port *ap = link->ap;
cca3974e 647 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 648
c961922b
AC
649 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
650 return -ENOENT;
9363c382 651 return ata_sff_prereset(link, deadline);
ccc4672a
TH
652}
653
1da177e4
LT
654/**
655 * piix_set_piomode - Initialize host controller PATA PIO timings
656 * @ap: Port whose timings we are configuring
657 * @adev: um
1da177e4
LT
658 *
659 * Set PIO mode for device, in host controller PCI config space.
660 *
661 * LOCKING:
662 * None (inherited from caller).
663 */
664
2dcb407e 665static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
1da177e4
LT
666{
667 unsigned int pio = adev->pio_mode - XFER_PIO_0;
cca3974e 668 struct pci_dev *dev = to_pci_dev(ap->host->dev);
1da177e4 669 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 670 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
671 unsigned int slave_port = 0x44;
672 u16 master_data;
673 u8 slave_data;
669a5db4
JG
674 u8 udma_enable;
675 int control = 0;
85cd7251 676
669a5db4
JG
677 /*
678 * See Intel Document 298600-004 for the timing programing rules
679 * for ICH controllers.
680 */
1da177e4
LT
681
682 static const /* ISP RTC */
683 u8 timings[][2] = { { 0, 0 },
684 { 0, 0 },
685 { 1, 0 },
686 { 2, 1 },
687 { 2, 3 }, };
688
669a5db4
JG
689 if (pio >= 2)
690 control |= 1; /* TIME1 enable */
691 if (ata_pio_need_iordy(adev))
692 control |= 2; /* IE enable */
693
85cd7251 694 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
695 if (adev->class == ATA_DEV_ATA)
696 control |= 4; /* PPE enable */
697
a5bf5f5a
TH
698 /* PIO configuration clears DTE unconditionally. It will be
699 * programmed in set_dmamode which is guaranteed to be called
700 * after set_piomode if any DMA mode is available.
701 */
1da177e4
LT
702 pci_read_config_word(dev, master_port, &master_data);
703 if (is_slave) {
a5bf5f5a
TH
704 /* clear TIME1|IE1|PPE1|DTE1 */
705 master_data &= 0xff0f;
1967b7ff 706 /* Enable SITRE (separate slave timing register) */
1da177e4 707 master_data |= 0x4000;
669a5db4
JG
708 /* enable PPE1, IE1 and TIME1 as needed */
709 master_data |= (control << 4);
1da177e4 710 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 711 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 712 /* Load the timing nibble for this slave */
a5bf5f5a
TH
713 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
714 << (ap->port_no ? 4 : 0);
1da177e4 715 } else {
a5bf5f5a
TH
716 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
717 master_data &= 0xccf0;
669a5db4
JG
718 /* Enable PPE, IE and TIME as appropriate */
719 master_data |= control;
a5bf5f5a 720 /* load ISP and RCT */
1da177e4
LT
721 master_data |=
722 (timings[pio][0] << 12) |
723 (timings[pio][1] << 8);
724 }
725 pci_write_config_word(dev, master_port, master_data);
726 if (is_slave)
727 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
728
729 /* Ensure the UDMA bit is off - it will be turned back on if
730 UDMA is selected */
85cd7251 731
669a5db4
JG
732 if (ap->udma_mask) {
733 pci_read_config_byte(dev, 0x48, &udma_enable);
734 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
735 pci_write_config_byte(dev, 0x48, udma_enable);
736 }
1da177e4
LT
737}
738
739/**
669a5db4 740 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 741 * @ap: Port whose timings we are configuring
669a5db4 742 * @adev: Drive in question
c32a8fd7 743 * @isich: set if the chip is an ICH device
1da177e4
LT
744 *
745 * Set UDMA mode for device, in host controller PCI config space.
746 *
747 * LOCKING:
748 * None (inherited from caller).
749 */
750
2dcb407e 751static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 752{
cca3974e 753 struct pci_dev *dev = to_pci_dev(ap->host->dev);
669a5db4
JG
754 u8 master_port = ap->port_no ? 0x42 : 0x40;
755 u16 master_data;
756 u8 speed = adev->dma_mode;
757 int devid = adev->devno + 2 * ap->port_no;
dedf61db 758 u8 udma_enable = 0;
85cd7251 759
669a5db4
JG
760 static const /* ISP RTC */
761 u8 timings[][2] = { { 0, 0 },
762 { 0, 0 },
763 { 1, 0 },
764 { 2, 1 },
765 { 2, 3 }, };
766
767 pci_read_config_word(dev, master_port, &master_data);
d2cdfc0d
AC
768 if (ap->udma_mask)
769 pci_read_config_byte(dev, 0x48, &udma_enable);
1da177e4
LT
770
771 if (speed >= XFER_UDMA_0) {
669a5db4
JG
772 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
773 u16 udma_timing;
774 u16 ideconf;
775 int u_clock, u_speed;
85cd7251 776
669a5db4 777 /*
2dcb407e 778 * UDMA is handled by a combination of clock switching and
85cd7251
JG
779 * selection of dividers
780 *
669a5db4 781 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 782 * except UDMA0 which is 00
669a5db4
JG
783 */
784 u_speed = min(2 - (udma & 1), udma);
785 if (udma == 5)
786 u_clock = 0x1000; /* 100Mhz */
787 else if (udma > 2)
788 u_clock = 1; /* 66Mhz */
789 else
790 u_clock = 0; /* 33Mhz */
85cd7251 791
669a5db4 792 udma_enable |= (1 << devid);
85cd7251 793
669a5db4
JG
794 /* Load the CT/RP selection */
795 pci_read_config_word(dev, 0x4A, &udma_timing);
796 udma_timing &= ~(3 << (4 * devid));
797 udma_timing |= u_speed << (4 * devid);
798 pci_write_config_word(dev, 0x4A, udma_timing);
799
85cd7251 800 if (isich) {
669a5db4
JG
801 /* Select a 33/66/100Mhz clock */
802 pci_read_config_word(dev, 0x54, &ideconf);
803 ideconf &= ~(0x1001 << devid);
804 ideconf |= u_clock << devid;
805 /* For ICH or later we should set bit 10 for better
806 performance (WR_PingPong_En) */
807 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 808 }
1da177e4 809 } else {
669a5db4
JG
810 /*
811 * MWDMA is driven by the PIO timings. We must also enable
812 * IORDY unconditionally along with TIME1. PPE has already
813 * been set when the PIO timing was set.
814 */
815 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
816 unsigned int control;
817 u8 slave_data;
818 const unsigned int needed_pio[3] = {
819 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
820 };
821 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 822
669a5db4 823 control = 3; /* IORDY|TIME1 */
85cd7251 824
669a5db4
JG
825 /* If the drive MWDMA is faster than it can do PIO then
826 we must force PIO into PIO0 */
85cd7251 827
669a5db4
JG
828 if (adev->pio_mode < needed_pio[mwdma])
829 /* Enable DMA timing only */
830 control |= 8; /* PIO cycles in PIO0 */
831
832 if (adev->devno) { /* Slave */
833 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
834 master_data |= control << 4;
835 pci_read_config_byte(dev, 0x44, &slave_data);
a5bf5f5a 836 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4
JG
837 /* Load the matching timing */
838 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
839 pci_write_config_byte(dev, 0x44, slave_data);
840 } else { /* Master */
85cd7251 841 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
669a5db4
JG
842 and master timing bits */
843 master_data |= control;
844 master_data |=
845 (timings[pio][0] << 12) |
846 (timings[pio][1] << 8);
847 }
a5bf5f5a
TH
848
849 if (ap->udma_mask) {
850 udma_enable &= ~(1 << devid);
851 pci_write_config_word(dev, master_port, master_data);
852 }
1da177e4 853 }
669a5db4
JG
854 /* Don't scribble on 0x48 if the controller does not support UDMA */
855 if (ap->udma_mask)
856 pci_write_config_byte(dev, 0x48, udma_enable);
857}
858
859/**
860 * piix_set_dmamode - Initialize host controller PATA DMA timings
861 * @ap: Port whose timings we are configuring
862 * @adev: um
863 *
864 * Set MW/UDMA mode for device, in host controller PCI config space.
865 *
866 * LOCKING:
867 * None (inherited from caller).
868 */
869
2dcb407e 870static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
871{
872 do_pata_set_dmamode(ap, adev, 0);
873}
874
875/**
876 * ich_set_dmamode - Initialize host controller PATA DMA timings
877 * @ap: Port whose timings we are configuring
878 * @adev: um
879 *
880 * Set MW/UDMA mode for device, in host controller PCI config space.
881 *
882 * LOCKING:
883 * None (inherited from caller).
884 */
885
2dcb407e 886static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
887{
888 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
889}
890
c7290724
TH
891/*
892 * Serial ATA Index/Data Pair Superset Registers access
893 *
894 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
895 * and data register pair located at BAR5 which means that we have
896 * separate SCRs for master and slave. This is handled using libata
897 * slave_link facility.
c7290724
TH
898 */
899static const int piix_sidx_map[] = {
900 [SCR_STATUS] = 0,
901 [SCR_ERROR] = 2,
902 [SCR_CONTROL] = 1,
903};
904
be77e43a 905static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 906{
be77e43a 907 struct ata_port *ap = link->ap;
c7290724
TH
908 struct piix_host_priv *hpriv = ap->host->private_data;
909
be77e43a 910 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
911 hpriv->sidpr + PIIX_SIDPR_IDX);
912}
913
82ef04fb
TH
914static int piix_sidpr_scr_read(struct ata_link *link,
915 unsigned int reg, u32 *val)
c7290724 916{
be77e43a 917 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
918
919 if (reg >= ARRAY_SIZE(piix_sidx_map))
920 return -EINVAL;
921
be77e43a
TH
922 piix_sidpr_sel(link, reg);
923 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
924 return 0;
925}
926
82ef04fb
TH
927static int piix_sidpr_scr_write(struct ata_link *link,
928 unsigned int reg, u32 val)
c7290724 929{
be77e43a 930 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 931
c7290724
TH
932 if (reg >= ARRAY_SIZE(piix_sidx_map))
933 return -EINVAL;
934
be77e43a
TH
935 piix_sidpr_sel(link, reg);
936 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
937 return 0;
938}
939
b8b275ef 940#ifdef CONFIG_PM
8c3832eb
TH
941static int piix_broken_suspend(void)
942{
1855256c 943 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
944 {
945 .ident = "TECRA M3",
946 .matches = {
947 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
948 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
949 },
950 },
04d86d6f
PS
951 {
952 .ident = "TECRA M3",
953 .matches = {
954 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
955 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
956 },
957 },
d1aa690a
PS
958 {
959 .ident = "TECRA M4",
960 .matches = {
961 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
962 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
963 },
964 },
040dee53
TH
965 {
966 .ident = "TECRA M4",
967 .matches = {
968 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
969 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
970 },
971 },
8c3832eb
TH
972 {
973 .ident = "TECRA M5",
974 .matches = {
975 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
976 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
977 },
b8b275ef 978 },
ffe188dd
PS
979 {
980 .ident = "TECRA M6",
981 .matches = {
982 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
983 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
984 },
985 },
5c08ea01
TH
986 {
987 .ident = "TECRA M7",
988 .matches = {
989 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
990 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
991 },
992 },
04d86d6f
PS
993 {
994 .ident = "TECRA A8",
995 .matches = {
996 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
997 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
998 },
999 },
ffe188dd
PS
1000 {
1001 .ident = "Satellite R20",
1002 .matches = {
1003 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1004 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1005 },
1006 },
04d86d6f
PS
1007 {
1008 .ident = "Satellite R25",
1009 .matches = {
1010 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1011 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1012 },
1013 },
3cc0b9d3
TH
1014 {
1015 .ident = "Satellite U200",
1016 .matches = {
1017 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1018 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1019 },
1020 },
04d86d6f
PS
1021 {
1022 .ident = "Satellite U200",
1023 .matches = {
1024 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1025 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1026 },
1027 },
62320e23
YC
1028 {
1029 .ident = "Satellite Pro U200",
1030 .matches = {
1031 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1032 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1033 },
1034 },
8c3832eb
TH
1035 {
1036 .ident = "Satellite U205",
1037 .matches = {
1038 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1039 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1040 },
b8b275ef 1041 },
de753e5e
TH
1042 {
1043 .ident = "SATELLITE U205",
1044 .matches = {
1045 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1046 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1047 },
1048 },
8c3832eb
TH
1049 {
1050 .ident = "Portege M500",
1051 .matches = {
1052 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1053 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1054 },
b8b275ef 1055 },
7d051548
JG
1056
1057 { } /* terminate list */
8c3832eb 1058 };
7abe79c3
TH
1059 static const char *oemstrs[] = {
1060 "Tecra M3,",
1061 };
1062 int i;
8c3832eb
TH
1063
1064 if (dmi_check_system(sysids))
1065 return 1;
1066
7abe79c3
TH
1067 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1068 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1069 return 1;
1070
1eedb4a9
TH
1071 /* TECRA M4 sometimes forgets its identify and reports bogus
1072 * DMI information. As the bogus information is a bit
1073 * generic, match as many entries as possible. This manual
1074 * matching is necessary because dmi_system_id.matches is
1075 * limited to four entries.
1076 */
3c387730
JS
1077 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1078 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1079 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1080 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1081 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1082 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1083 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
1084 return 1;
1085
8c3832eb
TH
1086 return 0;
1087}
b8b275ef
TH
1088
1089static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1090{
1091 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1092 unsigned long flags;
1093 int rc = 0;
1094
1095 rc = ata_host_suspend(host, mesg);
1096 if (rc)
1097 return rc;
1098
1099 /* Some braindamaged ACPI suspend implementations expect the
1100 * controller to be awake on entry; otherwise, it burns cpu
1101 * cycles and power trying to do something to the sleeping
1102 * beauty.
1103 */
3a2d5b70 1104 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1105 pci_save_state(pdev);
1106
1107 /* mark its power state as "unknown", since we don't
1108 * know if e.g. the BIOS will change its device state
1109 * when we suspend.
1110 */
1111 if (pdev->current_state == PCI_D0)
1112 pdev->current_state = PCI_UNKNOWN;
1113
1114 /* tell resume that it's waking up from broken suspend */
1115 spin_lock_irqsave(&host->lock, flags);
1116 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1117 spin_unlock_irqrestore(&host->lock, flags);
1118 } else
1119 ata_pci_device_do_suspend(pdev, mesg);
1120
1121 return 0;
1122}
1123
1124static int piix_pci_device_resume(struct pci_dev *pdev)
1125{
1126 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1127 unsigned long flags;
1128 int rc;
1129
1130 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1131 spin_lock_irqsave(&host->lock, flags);
1132 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1133 spin_unlock_irqrestore(&host->lock, flags);
1134
1135 pci_set_power_state(pdev, PCI_D0);
1136 pci_restore_state(pdev);
1137
1138 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1139 * pci_reenable_device() to avoid affecting the enable
1140 * count.
b8b275ef 1141 */
0b62e13b 1142 rc = pci_reenable_device(pdev);
b8b275ef
TH
1143 if (rc)
1144 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1145 "device after resume (%d)\n", rc);
1146 } else
1147 rc = ata_pci_device_do_resume(pdev);
1148
1149 if (rc == 0)
1150 ata_host_resume(host);
1151
1152 return rc;
1153}
1154#endif
1155
25f98131
TH
1156static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1157{
1158 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1159}
1160
1da177e4
LT
1161#define AHCI_PCI_BAR 5
1162#define AHCI_GLOBAL_CTL 0x04
1163#define AHCI_ENABLE (1 << 31)
1164static int piix_disable_ahci(struct pci_dev *pdev)
1165{
ea6ba10b 1166 void __iomem *mmio;
1da177e4
LT
1167 u32 tmp;
1168 int rc = 0;
1169
1170 /* BUG: pci_enable_device has not yet been called. This
1171 * works because this device is usually set up by BIOS.
1172 */
1173
374b1873
JG
1174 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1175 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1176 return 0;
7b6dbd68 1177
374b1873 1178 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1179 if (!mmio)
1180 return -ENOMEM;
7b6dbd68 1181
c47a631f 1182 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1183 if (tmp & AHCI_ENABLE) {
1184 tmp &= ~AHCI_ENABLE;
c47a631f 1185 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1186
c47a631f 1187 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1188 if (tmp & AHCI_ENABLE)
1189 rc = -EIO;
1190 }
7b6dbd68 1191
374b1873 1192 pci_iounmap(pdev, mmio);
1da177e4
LT
1193 return rc;
1194}
1195
c621b140
AC
1196/**
1197 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1198 * @ata_dev: the PCI device to check
2e9edbf8 1199 *
c621b140
AC
1200 * Check for the present of 450NX errata #19 and errata #25. If
1201 * they are found return an error code so we can turn off DMA
1202 */
1203
1204static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1205{
1206 struct pci_dev *pdev = NULL;
1207 u16 cfg;
c621b140 1208 int no_piix_dma = 0;
2e9edbf8 1209
2dcb407e 1210 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1211 /* Look for 450NX PXB. Check for problem configurations
1212 A PCI quirk checks bit 6 already */
c621b140
AC
1213 pci_read_config_word(pdev, 0x41, &cfg);
1214 /* Only on the original revision: IDE DMA can hang */
44c10138 1215 if (pdev->revision == 0x00)
c621b140
AC
1216 no_piix_dma = 1;
1217 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1218 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1219 no_piix_dma = 2;
1220 }
31a34fe7 1221 if (no_piix_dma)
c621b140 1222 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
31a34fe7 1223 if (no_piix_dma == 2)
c621b140
AC
1224 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1225 return no_piix_dma;
2e9edbf8 1226}
c621b140 1227
8b09f0da 1228static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1229 const struct piix_map_db *map_db)
1230{
8b09f0da 1231 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1232 u16 pcs, new_pcs;
1233
1234 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1235
1236 new_pcs = pcs | map_db->port_enable;
1237
1238 if (new_pcs != pcs) {
1239 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1240 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1241 msleep(150);
1242 }
1243}
1244
8b09f0da
TH
1245static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1246 struct ata_port_info *pinfo,
1247 const struct piix_map_db *map_db)
d33f58b8 1248{
b4482a4b 1249 const int *map;
d33f58b8
TH
1250 int i, invalid_map = 0;
1251 u8 map_value;
1252
1253 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1254
1255 map = map_db->map[map_value & map_db->mask];
1256
1257 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1258 for (i = 0; i < 4; i++) {
1259 switch (map[i]) {
1260 case RV:
1261 invalid_map = 1;
1262 printk(" XX");
1263 break;
1264
1265 case NA:
1266 printk(" --");
1267 break;
1268
1269 case IDE:
1270 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1271 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8
TH
1272 i++;
1273 printk(" IDE IDE");
1274 break;
1275
1276 default:
1277 printk(" P%d", map[i]);
1278 if (i & 1)
cca3974e 1279 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1280 break;
1281 }
1282 }
1283 printk(" ]\n");
1284
1285 if (invalid_map)
1286 dev_printk(KERN_ERR, &pdev->dev,
1287 "invalid MAP value %u\n", map_value);
1288
8b09f0da 1289 return map;
d33f58b8
TH
1290}
1291
e9c1670c
TH
1292static bool piix_no_sidpr(struct ata_host *host)
1293{
1294 struct pci_dev *pdev = to_pci_dev(host->dev);
1295
1296 /*
1297 * Samsung DB-P70 only has three ATA ports exposed and
1298 * curiously the unconnected first port reports link online
1299 * while not responding to SRST protocol causing excessive
1300 * detection delay.
1301 *
1302 * Unfortunately, the system doesn't carry enough DMI
1303 * information to identify the machine but does have subsystem
1304 * vendor and device set. As it's unclear whether the
1305 * subsystem vendor/device is used only for this specific
1306 * board, the port can't be disabled solely with the
1307 * information; however, turning off SIDPR access works around
1308 * the problem. Turn it off.
1309 *
1310 * This problem is reported in bnc#441240.
1311 *
1312 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1313 */
1314 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1315 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1316 pdev->subsystem_device == 0xb049) {
1317 dev_printk(KERN_WARNING, host->dev,
1318 "Samsung DB-P70 detected, disabling SIDPR\n");
1319 return true;
1320 }
1321
1322 return false;
1323}
1324
be77e43a 1325static int __devinit piix_init_sidpr(struct ata_host *host)
c7290724
TH
1326{
1327 struct pci_dev *pdev = to_pci_dev(host->dev);
1328 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1329 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1330 u32 scontrol;
be77e43a 1331 int i, rc;
c7290724
TH
1332
1333 /* check for availability */
1334 for (i = 0; i < 4; i++)
1335 if (hpriv->map[i] == IDE)
be77e43a 1336 return 0;
c7290724 1337
e9c1670c
TH
1338 /* is it blacklisted? */
1339 if (piix_no_sidpr(host))
1340 return 0;
1341
c7290724 1342 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1343 return 0;
c7290724
TH
1344
1345 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1346 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1347 return 0;
c7290724
TH
1348
1349 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1350 return 0;
c7290724
TH
1351
1352 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1353
1354 /* SCR access via SIDPR doesn't work on some configurations.
1355 * Give it a test drive by inhibiting power save modes which
1356 * we'll do anyway.
1357 */
be77e43a 1358 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1359
1360 /* if IPM is already 3, SCR access is probably working. Don't
1361 * un-inhibit power save modes as BIOS might have inhibited
1362 * them for a reason.
1363 */
1364 if ((scontrol & 0xf00) != 0x300) {
1365 scontrol |= 0x300;
be77e43a
TH
1366 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1367 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1368
1369 if ((scontrol & 0xf00) != 0x300) {
1370 dev_printk(KERN_INFO, host->dev, "SCR access via "
1371 "SIDPR is available but doesn't work\n");
be77e43a 1372 return 0;
cb6716c8
TH
1373 }
1374 }
1375
be77e43a
TH
1376 /* okay, SCRs available, set ops and ask libata for slave_link */
1377 for (i = 0; i < 2; i++) {
1378 struct ata_port *ap = host->ports[i];
1379
1380 ap->ops = &piix_sidpr_sata_ops;
1381
1382 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1383 rc = ata_slave_link_init(ap);
1384 if (rc)
1385 return rc;
1386 }
1387 }
1388
1389 return 0;
c7290724
TH
1390}
1391
2852bcf7 1392static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1393{
1855256c 1394 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1395 {
1396 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1397 * isn't used to boot the system which
1398 * disables the channel.
1399 */
1400 .ident = "M570U",
1401 .matches = {
1402 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1403 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1404 },
1405 },
7d051548
JG
1406
1407 { } /* terminate list */
43a98f05 1408 };
2852bcf7
TH
1409 struct pci_dev *pdev = to_pci_dev(host->dev);
1410 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1411
1412 if (!dmi_check_system(sysids))
1413 return;
1414
1415 /* The datasheet says that bit 18 is NOOP but certain systems
1416 * seem to use it to disable a channel. Clear the bit on the
1417 * affected systems.
1418 */
2852bcf7 1419 if (hpriv->saved_iocfg & (1 << 18)) {
43a98f05
TH
1420 dev_printk(KERN_INFO, &pdev->dev,
1421 "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1422 pci_write_config_dword(pdev, PIIX_IOCFG,
1423 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1424 }
1425}
1426
5f451fe1
RW
1427static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1428{
1429 static const struct dmi_system_id broken_systems[] = {
1430 {
1431 .ident = "HP Compaq 2510p",
1432 .matches = {
1433 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1434 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1435 },
1436 /* PCI slot number of the controller */
1437 .driver_data = (void *)0x1FUL,
1438 },
1439
1440 { } /* terminate list */
1441 };
1442 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1443
1444 if (dmi) {
1445 unsigned long slot = (unsigned long)dmi->driver_data;
1446 /* apply the quirk only to on-board controllers */
1447 return slot == PCI_SLOT(pdev->devfn);
1448 }
1449
1450 return false;
1451}
1452
1da177e4
LT
1453/**
1454 * piix_init_one - Register PIIX ATA PCI device with kernel services
1455 * @pdev: PCI device to register
1456 * @ent: Entry in piix_pci_tbl matching with @pdev
1457 *
1458 * Called from kernel PCI layer. We probe for combined mode (sigh),
1459 * and then hand over control to libata, for it to do the rest.
1460 *
1461 * LOCKING:
1462 * Inherited from PCI layer (may sleep).
1463 *
1464 * RETURNS:
1465 * Zero on success, or -ERRNO value.
1466 */
1467
bc5468f5
AB
1468static int __devinit piix_init_one(struct pci_dev *pdev,
1469 const struct pci_device_id *ent)
1da177e4
LT
1470{
1471 static int printed_version;
24dc5f33 1472 struct device *dev = &pdev->dev;
d33f58b8 1473 struct ata_port_info port_info[2];
1626aeb8 1474 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
cca3974e 1475 unsigned long port_flags;
8b09f0da
TH
1476 struct ata_host *host;
1477 struct piix_host_priv *hpriv;
1478 int rc;
1da177e4
LT
1479
1480 if (!printed_version++)
6248e647
JG
1481 dev_printk(KERN_DEBUG, &pdev->dev,
1482 "version " DRV_VERSION "\n");
1da177e4
LT
1483
1484 /* no hotplugging support (FIXME) */
1485 if (!in_module_init)
1486 return -ENODEV;
1487
5f451fe1
RW
1488 if (piix_broken_system_poweroff(pdev)) {
1489 piix_port_info[ent->driver_data].flags |=
1490 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1491 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1492 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1493 "on poweroff and hibernation\n");
1494 }
1495
8b09f0da
TH
1496 port_info[0] = piix_port_info[ent->driver_data];
1497 port_info[1] = piix_port_info[ent->driver_data];
1498
1499 port_flags = port_info[0].flags;
1500
1501 /* enable device and prepare host */
1502 rc = pcim_enable_device(pdev);
1503 if (rc)
1504 return rc;
1505
2852bcf7
TH
1506 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1507 if (!hpriv)
1508 return -ENOMEM;
1509
1510 /* Save IOCFG, this will be used for cable detection, quirk
1511 * detection and restoration on detach. This is necessary
1512 * because some ACPI implementations mess up cable related
1513 * bits on _STM. Reported on kernel bz#11879.
1514 */
1515 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1516
5016d7d2
TH
1517 /* ICH6R may be driven by either ata_piix or ahci driver
1518 * regardless of BIOS configuration. Make sure AHCI mode is
1519 * off.
1520 */
1521 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1522 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1523 if (rc)
1524 return rc;
1525 }
1526
8b09f0da 1527 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1528 if (port_flags & ATA_FLAG_SATA)
1529 hpriv->map = piix_init_sata_map(pdev, port_info,
1530 piix_map_db_table[ent->driver_data]);
1da177e4 1531
9363c382 1532 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1533 if (rc)
1534 return rc;
1535 host->private_data = hpriv;
ff0fc146 1536
8b09f0da 1537 /* initialize controller */
c7290724 1538 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1539 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1540 rc = piix_init_sidpr(host);
1541 if (rc)
1542 return rc;
c7290724 1543 }
1da177e4 1544
43a98f05 1545 /* apply IOCFG bit18 quirk */
2852bcf7 1546 piix_iocfg_bit18_quirk(host);
43a98f05 1547
1da177e4
LT
1548 /* On ICH5, some BIOSen disable the interrupt using the
1549 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1550 * On ICH6, this bit has the same effect, but only when
1551 * MSI is disabled (and it is disabled, as we don't use
1552 * message-signalled interrupts currently).
1553 */
cca3974e 1554 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1555 pci_intx(pdev, 1);
1da177e4 1556
c621b140
AC
1557 if (piix_check_450nx_errata(pdev)) {
1558 /* This writes into the master table but it does not
1559 really matter for this errata as we will apply it to
1560 all the PIIX devices on the board */
8b09f0da
TH
1561 host->ports[0]->mwdma_mask = 0;
1562 host->ports[0]->udma_mask = 0;
1563 host->ports[1]->mwdma_mask = 0;
1564 host->ports[1]->udma_mask = 0;
c621b140 1565 }
8b09f0da
TH
1566
1567 pci_set_master(pdev);
9363c382 1568 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
1da177e4
LT
1569}
1570
2852bcf7
TH
1571static void piix_remove_one(struct pci_dev *pdev)
1572{
1573 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1574 struct piix_host_priv *hpriv = host->private_data;
1575
1576 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1577
1578 ata_pci_remove_one(pdev);
1579}
1580
1da177e4
LT
1581static int __init piix_init(void)
1582{
1583 int rc;
1584
b7887196
PR
1585 DPRINTK("pci_register_driver\n");
1586 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1587 if (rc)
1588 return rc;
1589
1590 in_module_init = 0;
1591
1592 DPRINTK("done\n");
1593 return 0;
1594}
1595
1da177e4
LT
1596static void __exit piix_exit(void)
1597{
1598 pci_unregister_driver(&piix_pci_driver);
1599}
1600
1601module_init(piix_init);
1602module_exit(piix_exit);