]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ata/ata_piix.c
qlcnic: Add description for CN1000Q adapter
[net-next-2.6.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed
AC
40 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
88393161 46 * The chipsets all follow very much the same design. The original Triton
d96212ed
AC
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
c611bed7 75 * ICH7 errata #16 - MWDMA1 timings are incorrect
d96212ed
AC
76 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
84 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
6248e647 92#include <linux/device.h>
5a0e3ad6 93#include <linux/gfp.h>
1da177e4
LT
94#include <scsi/scsi_host.h>
95#include <linux/libata.h>
b8b275ef 96#include <linux/dmi.h>
1da177e4
LT
97
98#define DRV_NAME "ata_piix"
c611bed7 99#define DRV_VERSION "2.13"
1da177e4
LT
100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
1da177e4 109
ff0fc146 110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 112
800b3996
TH
113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 115
1da177e4
LT
116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
d33f58b8
TH
119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
125 NA = -2, /* not avaliable */
126 RV = -3, /* reserved */
127
7b6dbd68 128 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
132};
133
9cde9ed1
TH
134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
c611bed7 141 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
9cde9ed1
TH
142 ich5_sata,
143 ich6_sata,
9c0bf675
TH
144 ich6m_sata,
145 ich8_sata,
9cde9ed1 146 ich8_2port_sata,
9c0bf675
TH
147 ich8m_apple_sata, /* locks up on second port enable */
148 tolapai_sata,
9cde9ed1
TH
149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
d33f58b8
TH
152struct piix_map_db {
153 const u32 mask;
73291a1c 154 const u16 port_enable;
d33f58b8
TH
155 const int map[][4];
156};
157
d96715c1
TH
158struct piix_host_priv {
159 const int *map;
2852bcf7 160 u32 saved_iocfg;
c7290724 161 void __iomem *sidpr;
d96715c1
TH
162};
163
2dcb407e
JG
164static int piix_init_one(struct pci_dev *pdev,
165 const struct pci_device_id *ent);
2852bcf7 166static void piix_remove_one(struct pci_dev *pdev);
a1efdaba 167static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
168static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
169static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
170static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 171static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 172static u8 piix_vmw_bmdma_status(struct ata_port *ap);
82ef04fb
TH
173static int piix_sidpr_scr_read(struct ata_link *link,
174 unsigned int reg, u32 *val);
175static int piix_sidpr_scr_write(struct ata_link *link,
176 unsigned int reg, u32 val);
a97c4006
TH
177static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
178 unsigned hints);
27943620 179static bool piix_irq_check(struct ata_port *ap);
b8b275ef
TH
180#ifdef CONFIG_PM
181static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
182static int piix_pci_device_resume(struct pci_dev *pdev);
183#endif
1da177e4
LT
184
185static unsigned int in_module_init = 1;
186
3b7d697d 187static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
AC
188 /* Intel PIIX3 for the 430HX etc */
189 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
190 /* VMware ICH4 */
191 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
192 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
193 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
194 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
195 /* Intel PIIX4 */
196 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel PIIX4 */
198 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
199 /* Intel PIIX */
200 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
201 /* Intel ICH (i810, i815, i840) UDMA 66*/
202 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
203 /* Intel ICH0 : UDMA 33*/
204 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
205 /* Intel ICH2M */
206 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
208 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH3M */
210 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH3 (E7500/1) UDMA 100 */
212 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
4bb969db
BH
213 /* Intel ICH4-L */
214 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
215 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
216 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
217 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* Intel ICH5 */
2eb829e9 219 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
220 /* C-ICH (i810E2) */
221 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 222 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
223 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
224 /* ICH6 (and 6) (i915) UDMA 100 */
225 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
226 /* ICH7/7-R (i945, i975) UDMA 100*/
c611bed7
AC
227 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
228 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
c1e6f28c
CL
229 /* ICH8 Mobile PATA Controller */
230 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4 231
7654db1a
AC
232 /* SATA ports */
233
1d076e5b 234 /* 82801EB (ICH5) */
1da177e4 235 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 236 /* 82801EB (ICH5) */
1da177e4 237 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 238 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 239 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 240 /* 6300ESB pretending RAID */
5e56a37c 241 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 242 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 243 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 244 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 245 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
246 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
247 * Attach iff the controller is in IDE mode. */
248 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 249 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 250 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 251 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 252 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 253 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 254 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 255 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 256 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 257 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 258 /* SATA Controller 2 IDE (ICH8) */
00242ec8 259 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 260 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 261 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 262 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 263 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
264 /* Mobile SATA Controller IDE (ICH8M) */
265 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 266 /* SATA Controller IDE (ICH9) */
9c0bf675 267 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 268 /* SATA Controller IDE (ICH9) */
00242ec8 269 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 270 /* SATA Controller IDE (ICH9) */
00242ec8 271 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 272 /* SATA Controller IDE (ICH9M) */
00242ec8 273 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 274 /* SATA Controller IDE (ICH9M) */
00242ec8 275 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 276 /* SATA Controller IDE (ICH9M) */
9c0bf675 277 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 278 /* SATA Controller IDE (Tolapai) */
9c0bf675 279 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 280 /* SATA Controller IDE (ICH10) */
9c0bf675 281 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
282 /* SATA Controller IDE (ICH10) */
283 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
284 /* SATA Controller IDE (ICH10) */
9c0bf675 285 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
286 /* SATA Controller IDE (ICH10) */
287 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
288 /* SATA Controller IDE (PCH) */
289 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 /* SATA Controller IDE (PCH) */
0395e61b
SH
291 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
293 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
294 /* SATA Controller IDE (PCH) */
0395e61b
SH
295 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
296 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
297 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
299 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
88e8201e
SH
300 /* SATA Controller IDE (CPT) */
301 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
302 /* SATA Controller IDE (CPT) */
303 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
304 /* SATA Controller IDE (CPT) */
305 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
306 /* SATA Controller IDE (CPT) */
307 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
238e149c
SH
308 /* SATA Controller IDE (PBG) */
309 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
310 /* SATA Controller IDE (PBG) */
311 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
1da177e4
LT
312 { } /* terminate list */
313};
314
315static struct pci_driver piix_pci_driver = {
316 .name = DRV_NAME,
317 .id_table = piix_pci_tbl,
318 .probe = piix_init_one,
2852bcf7 319 .remove = piix_remove_one,
438ac6d5 320#ifdef CONFIG_PM
b8b275ef
TH
321 .suspend = piix_pci_device_suspend,
322 .resume = piix_pci_device_resume,
438ac6d5 323#endif
1da177e4
LT
324};
325
193515d5 326static struct scsi_host_template piix_sht = {
68d1d07b 327 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
328};
329
27943620 330static struct ata_port_operations piix_sata_ops = {
871af121 331 .inherits = &ata_bmdma32_port_ops,
27943620
TH
332 .sff_irq_check = piix_irq_check,
333};
334
335static struct ata_port_operations piix_pata_ops = {
336 .inherits = &piix_sata_ops,
029cfd6b 337 .cable_detect = ata_cable_40wire,
1da177e4
LT
338 .set_piomode = piix_set_piomode,
339 .set_dmamode = piix_set_dmamode,
a1efdaba 340 .prereset = piix_pata_prereset,
1da177e4
LT
341};
342
029cfd6b
TH
343static struct ata_port_operations piix_vmw_ops = {
344 .inherits = &piix_pata_ops,
345 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
346};
347
029cfd6b
TH
348static struct ata_port_operations ich_pata_ops = {
349 .inherits = &piix_pata_ops,
350 .cable_detect = ich_pata_cable_detect,
351 .set_dmamode = ich_set_dmamode,
1da177e4
LT
352};
353
a97c4006
TH
354static struct device_attribute *piix_sidpr_shost_attrs[] = {
355 &dev_attr_link_power_management_policy,
356 NULL
357};
358
359static struct scsi_host_template piix_sidpr_sht = {
360 ATA_BMDMA_SHT(DRV_NAME),
361 .shost_attrs = piix_sidpr_shost_attrs,
362};
363
029cfd6b
TH
364static struct ata_port_operations piix_sidpr_sata_ops = {
365 .inherits = &piix_sata_ops,
57c9efdf 366 .hardreset = sata_std_hardreset,
c7290724
TH
367 .scr_read = piix_sidpr_scr_read,
368 .scr_write = piix_sidpr_scr_write,
a97c4006 369 .set_lpm = piix_sidpr_set_lpm,
c7290724
TH
370};
371
d96715c1 372static const struct piix_map_db ich5_map_db = {
d33f58b8 373 .mask = 0x7,
ea35d29e 374 .port_enable = 0x3,
d33f58b8
TH
375 .map = {
376 /* PM PS SM SS MAP */
377 { P0, NA, P1, NA }, /* 000b */
378 { P1, NA, P0, NA }, /* 001b */
379 { RV, RV, RV, RV },
380 { RV, RV, RV, RV },
381 { P0, P1, IDE, IDE }, /* 100b */
382 { P1, P0, IDE, IDE }, /* 101b */
383 { IDE, IDE, P0, P1 }, /* 110b */
384 { IDE, IDE, P1, P0 }, /* 111b */
385 },
386};
387
d96715c1 388static const struct piix_map_db ich6_map_db = {
d33f58b8 389 .mask = 0x3,
ea35d29e 390 .port_enable = 0xf,
d33f58b8
TH
391 .map = {
392 /* PM PS SM SS MAP */
79ea24e7 393 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
394 { IDE, IDE, P1, P3 }, /* 01b */
395 { P0, P2, IDE, IDE }, /* 10b */
396 { RV, RV, RV, RV },
397 },
398};
399
d96715c1 400static const struct piix_map_db ich6m_map_db = {
d33f58b8 401 .mask = 0x3,
ea35d29e 402 .port_enable = 0x5,
67083741
TH
403
404 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
405 * it anyway. MAP 01b have been spotted on both ICH6M and
406 * ICH7M.
67083741
TH
407 */
408 .map = {
409 /* PM PS SM SS MAP */
e04b3b9d 410 { P0, P2, NA, NA }, /* 00b */
67083741
TH
411 { IDE, IDE, P1, P3 }, /* 01b */
412 { P0, P2, IDE, IDE }, /* 10b */
413 { RV, RV, RV, RV },
414 },
415};
416
08f12edc
JG
417static const struct piix_map_db ich8_map_db = {
418 .mask = 0x3,
a0ce9aca 419 .port_enable = 0xf,
08f12edc
JG
420 .map = {
421 /* PM PS SM SS MAP */
158f30c8 422 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 423 { RV, RV, RV, RV },
ac2b0437 424 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
425 { RV, RV, RV, RV },
426 },
427};
428
00242ec8 429static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
430 .mask = 0x3,
431 .port_enable = 0x3,
432 .map = {
433 /* PM PS SM SS MAP */
434 { P0, NA, P1, NA }, /* 00b */
435 { RV, RV, RV, RV }, /* 01b */
436 { RV, RV, RV, RV }, /* 10b */
437 { RV, RV, RV, RV },
438 },
c5cf0ffa
JG
439};
440
8d8ef2fb
TR
441static const struct piix_map_db ich8m_apple_map_db = {
442 .mask = 0x3,
443 .port_enable = 0x1,
444 .map = {
445 /* PM PS SM SS MAP */
446 { P0, NA, NA, NA }, /* 00b */
447 { RV, RV, RV, RV },
448 { P0, P2, IDE, IDE }, /* 10b */
449 { RV, RV, RV, RV },
450 },
451};
452
00242ec8 453static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
454 .mask = 0x3,
455 .port_enable = 0x3,
456 .map = {
457 /* PM PS SM SS MAP */
458 { P0, NA, P1, NA }, /* 00b */
459 { RV, RV, RV, RV }, /* 01b */
460 { RV, RV, RV, RV }, /* 10b */
461 { RV, RV, RV, RV },
462 },
463};
464
d96715c1
TH
465static const struct piix_map_db *piix_map_db_table[] = {
466 [ich5_sata] = &ich5_map_db,
d96715c1 467 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
468 [ich6m_sata] = &ich6m_map_db,
469 [ich8_sata] = &ich8_map_db,
00242ec8 470 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
471 [ich8m_apple_sata] = &ich8m_apple_map_db,
472 [tolapai_sata] = &tolapai_map_db,
d96715c1
TH
473};
474
1da177e4 475static struct ata_port_info piix_port_info[] = {
00242ec8
TH
476 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
477 {
00242ec8 478 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
479 .pio_mask = ATA_PIO4,
480 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
00242ec8
TH
481 .port_ops = &piix_pata_ops,
482 },
483
ec300d99 484 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 485 {
b3362f88 486 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
487 .pio_mask = ATA_PIO4,
488 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
489 .udma_mask = ATA_UDMA2,
1d076e5b
TH
490 .port_ops = &piix_pata_ops,
491 },
492
ec300d99 493 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 494 {
b3362f88 495 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
496 .pio_mask = ATA_PIO4,
497 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
498 .udma_mask = ATA_UDMA2,
669a5db4
JG
499 .port_ops = &ich_pata_ops,
500 },
ec300d99
JG
501
502 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 503 {
b3362f88 504 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
505 .pio_mask = ATA_PIO4,
506 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
669a5db4
JG
507 .udma_mask = ATA_UDMA4,
508 .port_ops = &ich_pata_ops,
509 },
85cd7251 510
ec300d99 511 [ich_pata_100] =
669a5db4 512 {
b3362f88 513 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
14bdef98
EIB
514 .pio_mask = ATA_PIO4,
515 .mwdma_mask = ATA_MWDMA12_ONLY,
516 .udma_mask = ATA_UDMA5,
669a5db4 517 .port_ops = &ich_pata_ops,
1da177e4
LT
518 },
519
c611bed7
AC
520 [ich_pata_100_nomwdma1] =
521 {
522 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
523 .pio_mask = ATA_PIO4,
524 .mwdma_mask = ATA_MWDMA2_ONLY,
525 .udma_mask = ATA_UDMA5,
526 .port_ops = &ich_pata_ops,
527 },
528
ec300d99 529 [ich5_sata] =
1da177e4 530 {
228c1590 531 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
532 .pio_mask = ATA_PIO4,
533 .mwdma_mask = ATA_MWDMA2,
bf6263a8 534 .udma_mask = ATA_UDMA6,
1da177e4
LT
535 .port_ops = &piix_sata_ops,
536 },
537
ec300d99 538 [ich6_sata] =
1da177e4 539 {
723159c5 540 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
541 .pio_mask = ATA_PIO4,
542 .mwdma_mask = ATA_MWDMA2,
bf6263a8 543 .udma_mask = ATA_UDMA6,
1da177e4
LT
544 .port_ops = &piix_sata_ops,
545 },
546
9c0bf675 547 [ich6m_sata] =
c368ca4e 548 {
5016d7d2 549 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
550 .pio_mask = ATA_PIO4,
551 .mwdma_mask = ATA_MWDMA2,
bf6263a8 552 .udma_mask = ATA_UDMA6,
c368ca4e
JG
553 .port_ops = &piix_sata_ops,
554 },
1d076e5b 555
9c0bf675 556 [ich8_sata] =
08f12edc 557 {
5016d7d2 558 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
559 .pio_mask = ATA_PIO4,
560 .mwdma_mask = ATA_MWDMA2,
bf6263a8 561 .udma_mask = ATA_UDMA6,
08f12edc
JG
562 .port_ops = &piix_sata_ops,
563 },
669a5db4 564
00242ec8 565 [ich8_2port_sata] =
c5cf0ffa 566 {
5016d7d2 567 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
568 .pio_mask = ATA_PIO4,
569 .mwdma_mask = ATA_MWDMA2,
c5cf0ffa
JG
570 .udma_mask = ATA_UDMA6,
571 .port_ops = &piix_sata_ops,
572 },
8f73a688 573
9c0bf675 574 [tolapai_sata] =
8f73a688 575 {
5016d7d2 576 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
577 .pio_mask = ATA_PIO4,
578 .mwdma_mask = ATA_MWDMA2,
8f73a688
JG
579 .udma_mask = ATA_UDMA6,
580 .port_ops = &piix_sata_ops,
581 },
8d8ef2fb 582
9c0bf675 583 [ich8m_apple_sata] =
8d8ef2fb 584 {
23cf296e 585 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
586 .pio_mask = ATA_PIO4,
587 .mwdma_mask = ATA_MWDMA2,
8d8ef2fb
TR
588 .udma_mask = ATA_UDMA6,
589 .port_ops = &piix_sata_ops,
590 },
591
25f98131
TH
592 [piix_pata_vmw] =
593 {
25f98131 594 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
595 .pio_mask = ATA_PIO4,
596 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
597 .udma_mask = ATA_UDMA2,
25f98131
TH
598 .port_ops = &piix_vmw_ops,
599 },
600
1da177e4
LT
601};
602
603static struct pci_bits piix_enable_bits[] = {
604 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
605 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
606};
607
608MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
609MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
610MODULE_LICENSE("GPL");
611MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
612MODULE_VERSION(DRV_VERSION);
613
fc085150
AC
614struct ich_laptop {
615 u16 device;
616 u16 subvendor;
617 u16 subdevice;
618};
619
620/*
621 * List of laptops that use short cables rather than 80 wire
622 */
623
624static const struct ich_laptop ich_laptop[] = {
625 /* devid, subvendor, subdev */
626 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 627 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 628 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
6034734d 629 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
12340106 630 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 631 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
af901ca1 632 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
d09addf6 633 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
6034734d 634 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
b33620f9 635 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
636 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
637 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 638 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
124a6eec 639 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
fc085150
AC
640 /* end marker */
641 { 0, }
642};
643
1da177e4 644/**
eb4a2c7f 645 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
646 * @ap: Port for which cable detect info is desired
647 *
648 * Read 80c cable indicator from ATA PCI device's PCI config
649 * register. This register is normally set by firmware (BIOS).
650 *
651 * LOCKING:
652 * None (inherited from caller).
653 */
669a5db4 654
eb4a2c7f 655static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 656{
cca3974e 657 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 658 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 659 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 660 u8 mask;
1da177e4 661
fc085150
AC
662 /* Check for specials - Acer Aspire 5602WLMi */
663 while (lap->device) {
664 if (lap->device == pdev->device &&
665 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 666 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 667 return ATA_CBL_PATA40_SHORT;
2dcb407e 668
fc085150
AC
669 lap++;
670 }
671
1da177e4 672 /* check BIOS cable detect results */
2a88d1ac 673 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 674 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
675 return ATA_CBL_PATA40;
676 return ATA_CBL_PATA80;
1da177e4
LT
677}
678
679/**
ccc4672a 680 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 681 * @link: Target link
d4b2bab4 682 * @deadline: deadline jiffies for the operation
1da177e4 683 *
573db6b8
TH
684 * LOCKING:
685 * None (inherited from caller).
686 */
cc0680a5 687static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 688{
cc0680a5 689 struct ata_port *ap = link->ap;
cca3974e 690 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 691
c961922b
AC
692 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
693 return -ENOENT;
9363c382 694 return ata_sff_prereset(link, deadline);
ccc4672a
TH
695}
696
60c3be38
BZ
697static DEFINE_SPINLOCK(piix_lock);
698
1da177e4
LT
699/**
700 * piix_set_piomode - Initialize host controller PATA PIO timings
701 * @ap: Port whose timings we are configuring
702 * @adev: um
1da177e4
LT
703 *
704 * Set PIO mode for device, in host controller PCI config space.
705 *
706 * LOCKING:
707 * None (inherited from caller).
708 */
709
2dcb407e 710static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
1da177e4 711{
cca3974e 712 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38
BZ
713 unsigned long flags;
714 unsigned int pio = adev->pio_mode - XFER_PIO_0;
1da177e4 715 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 716 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
717 unsigned int slave_port = 0x44;
718 u16 master_data;
719 u8 slave_data;
669a5db4
JG
720 u8 udma_enable;
721 int control = 0;
85cd7251 722
669a5db4
JG
723 /*
724 * See Intel Document 298600-004 for the timing programing rules
725 * for ICH controllers.
726 */
1da177e4
LT
727
728 static const /* ISP RTC */
729 u8 timings[][2] = { { 0, 0 },
730 { 0, 0 },
731 { 1, 0 },
732 { 2, 1 },
733 { 2, 3 }, };
734
669a5db4
JG
735 if (pio >= 2)
736 control |= 1; /* TIME1 enable */
737 if (ata_pio_need_iordy(adev))
738 control |= 2; /* IE enable */
739
85cd7251 740 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
741 if (adev->class == ATA_DEV_ATA)
742 control |= 4; /* PPE enable */
743
60c3be38
BZ
744 spin_lock_irqsave(&piix_lock, flags);
745
a5bf5f5a
TH
746 /* PIO configuration clears DTE unconditionally. It will be
747 * programmed in set_dmamode which is guaranteed to be called
748 * after set_piomode if any DMA mode is available.
749 */
1da177e4
LT
750 pci_read_config_word(dev, master_port, &master_data);
751 if (is_slave) {
a5bf5f5a
TH
752 /* clear TIME1|IE1|PPE1|DTE1 */
753 master_data &= 0xff0f;
1967b7ff 754 /* Enable SITRE (separate slave timing register) */
1da177e4 755 master_data |= 0x4000;
669a5db4
JG
756 /* enable PPE1, IE1 and TIME1 as needed */
757 master_data |= (control << 4);
1da177e4 758 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 759 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 760 /* Load the timing nibble for this slave */
a5bf5f5a
TH
761 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
762 << (ap->port_no ? 4 : 0);
1da177e4 763 } else {
a5bf5f5a
TH
764 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
765 master_data &= 0xccf0;
669a5db4
JG
766 /* Enable PPE, IE and TIME as appropriate */
767 master_data |= control;
a5bf5f5a 768 /* load ISP and RCT */
1da177e4
LT
769 master_data |=
770 (timings[pio][0] << 12) |
771 (timings[pio][1] << 8);
772 }
773 pci_write_config_word(dev, master_port, master_data);
774 if (is_slave)
775 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
776
777 /* Ensure the UDMA bit is off - it will be turned back on if
778 UDMA is selected */
85cd7251 779
669a5db4
JG
780 if (ap->udma_mask) {
781 pci_read_config_byte(dev, 0x48, &udma_enable);
782 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
783 pci_write_config_byte(dev, 0x48, udma_enable);
784 }
60c3be38
BZ
785
786 spin_unlock_irqrestore(&piix_lock, flags);
1da177e4
LT
787}
788
789/**
669a5db4 790 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 791 * @ap: Port whose timings we are configuring
669a5db4 792 * @adev: Drive in question
c32a8fd7 793 * @isich: set if the chip is an ICH device
1da177e4
LT
794 *
795 * Set UDMA mode for device, in host controller PCI config space.
796 *
797 * LOCKING:
798 * None (inherited from caller).
799 */
800
2dcb407e 801static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 802{
cca3974e 803 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38 804 unsigned long flags;
669a5db4
JG
805 u8 master_port = ap->port_no ? 0x42 : 0x40;
806 u16 master_data;
807 u8 speed = adev->dma_mode;
808 int devid = adev->devno + 2 * ap->port_no;
dedf61db 809 u8 udma_enable = 0;
85cd7251 810
669a5db4
JG
811 static const /* ISP RTC */
812 u8 timings[][2] = { { 0, 0 },
813 { 0, 0 },
814 { 1, 0 },
815 { 2, 1 },
816 { 2, 3 }, };
817
60c3be38
BZ
818 spin_lock_irqsave(&piix_lock, flags);
819
669a5db4 820 pci_read_config_word(dev, master_port, &master_data);
d2cdfc0d
AC
821 if (ap->udma_mask)
822 pci_read_config_byte(dev, 0x48, &udma_enable);
1da177e4
LT
823
824 if (speed >= XFER_UDMA_0) {
669a5db4
JG
825 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
826 u16 udma_timing;
827 u16 ideconf;
828 int u_clock, u_speed;
85cd7251 829
669a5db4 830 /*
2dcb407e 831 * UDMA is handled by a combination of clock switching and
85cd7251
JG
832 * selection of dividers
833 *
669a5db4 834 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 835 * except UDMA0 which is 00
669a5db4
JG
836 */
837 u_speed = min(2 - (udma & 1), udma);
838 if (udma == 5)
839 u_clock = 0x1000; /* 100Mhz */
840 else if (udma > 2)
841 u_clock = 1; /* 66Mhz */
842 else
843 u_clock = 0; /* 33Mhz */
85cd7251 844
669a5db4 845 udma_enable |= (1 << devid);
85cd7251 846
669a5db4
JG
847 /* Load the CT/RP selection */
848 pci_read_config_word(dev, 0x4A, &udma_timing);
849 udma_timing &= ~(3 << (4 * devid));
850 udma_timing |= u_speed << (4 * devid);
851 pci_write_config_word(dev, 0x4A, udma_timing);
852
85cd7251 853 if (isich) {
669a5db4
JG
854 /* Select a 33/66/100Mhz clock */
855 pci_read_config_word(dev, 0x54, &ideconf);
856 ideconf &= ~(0x1001 << devid);
857 ideconf |= u_clock << devid;
858 /* For ICH or later we should set bit 10 for better
859 performance (WR_PingPong_En) */
860 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 861 }
1da177e4 862 } else {
669a5db4
JG
863 /*
864 * MWDMA is driven by the PIO timings. We must also enable
865 * IORDY unconditionally along with TIME1. PPE has already
866 * been set when the PIO timing was set.
867 */
868 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
869 unsigned int control;
870 u8 slave_data;
871 const unsigned int needed_pio[3] = {
872 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
873 };
874 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 875
669a5db4 876 control = 3; /* IORDY|TIME1 */
85cd7251 877
669a5db4
JG
878 /* If the drive MWDMA is faster than it can do PIO then
879 we must force PIO into PIO0 */
85cd7251 880
669a5db4
JG
881 if (adev->pio_mode < needed_pio[mwdma])
882 /* Enable DMA timing only */
883 control |= 8; /* PIO cycles in PIO0 */
884
885 if (adev->devno) { /* Slave */
886 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
887 master_data |= control << 4;
888 pci_read_config_byte(dev, 0x44, &slave_data);
a5bf5f5a 889 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4
JG
890 /* Load the matching timing */
891 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
892 pci_write_config_byte(dev, 0x44, slave_data);
893 } else { /* Master */
85cd7251 894 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
669a5db4
JG
895 and master timing bits */
896 master_data |= control;
897 master_data |=
898 (timings[pio][0] << 12) |
899 (timings[pio][1] << 8);
900 }
a5bf5f5a 901
69385943 902 if (ap->udma_mask)
a5bf5f5a 903 udma_enable &= ~(1 << devid);
69385943
BZ
904
905 pci_write_config_word(dev, master_port, master_data);
1da177e4 906 }
669a5db4
JG
907 /* Don't scribble on 0x48 if the controller does not support UDMA */
908 if (ap->udma_mask)
909 pci_write_config_byte(dev, 0x48, udma_enable);
60c3be38
BZ
910
911 spin_unlock_irqrestore(&piix_lock, flags);
669a5db4
JG
912}
913
914/**
915 * piix_set_dmamode - Initialize host controller PATA DMA timings
916 * @ap: Port whose timings we are configuring
917 * @adev: um
918 *
919 * Set MW/UDMA mode for device, in host controller PCI config space.
920 *
921 * LOCKING:
922 * None (inherited from caller).
923 */
924
2dcb407e 925static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
926{
927 do_pata_set_dmamode(ap, adev, 0);
928}
929
930/**
931 * ich_set_dmamode - Initialize host controller PATA DMA timings
932 * @ap: Port whose timings we are configuring
933 * @adev: um
934 *
935 * Set MW/UDMA mode for device, in host controller PCI config space.
936 *
937 * LOCKING:
938 * None (inherited from caller).
939 */
940
2dcb407e 941static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
942{
943 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
944}
945
c7290724
TH
946/*
947 * Serial ATA Index/Data Pair Superset Registers access
948 *
949 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
950 * and data register pair located at BAR5 which means that we have
951 * separate SCRs for master and slave. This is handled using libata
952 * slave_link facility.
c7290724
TH
953 */
954static const int piix_sidx_map[] = {
955 [SCR_STATUS] = 0,
956 [SCR_ERROR] = 2,
957 [SCR_CONTROL] = 1,
958};
959
be77e43a 960static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 961{
be77e43a 962 struct ata_port *ap = link->ap;
c7290724
TH
963 struct piix_host_priv *hpriv = ap->host->private_data;
964
be77e43a 965 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
966 hpriv->sidpr + PIIX_SIDPR_IDX);
967}
968
82ef04fb
TH
969static int piix_sidpr_scr_read(struct ata_link *link,
970 unsigned int reg, u32 *val)
c7290724 971{
be77e43a 972 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
973
974 if (reg >= ARRAY_SIZE(piix_sidx_map))
975 return -EINVAL;
976
be77e43a
TH
977 piix_sidpr_sel(link, reg);
978 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
979 return 0;
980}
981
82ef04fb
TH
982static int piix_sidpr_scr_write(struct ata_link *link,
983 unsigned int reg, u32 val)
c7290724 984{
be77e43a 985 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 986
c7290724
TH
987 if (reg >= ARRAY_SIZE(piix_sidx_map))
988 return -EINVAL;
989
be77e43a
TH
990 piix_sidpr_sel(link, reg);
991 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
992 return 0;
993}
994
a97c4006
TH
995static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
996 unsigned hints)
997{
998 return sata_link_scr_lpm(link, policy, false);
999}
1000
27943620
TH
1001static bool piix_irq_check(struct ata_port *ap)
1002{
1003 if (unlikely(!ap->ioaddr.bmdma_addr))
1004 return false;
1005
1006 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1007}
1008
b8b275ef 1009#ifdef CONFIG_PM
8c3832eb
TH
1010static int piix_broken_suspend(void)
1011{
1855256c 1012 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
1013 {
1014 .ident = "TECRA M3",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1018 },
1019 },
04d86d6f
PS
1020 {
1021 .ident = "TECRA M3",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1025 },
1026 },
d1aa690a
PS
1027 {
1028 .ident = "TECRA M4",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1032 },
1033 },
040dee53
TH
1034 {
1035 .ident = "TECRA M4",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1039 },
1040 },
8c3832eb
TH
1041 {
1042 .ident = "TECRA M5",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1046 },
b8b275ef 1047 },
ffe188dd
PS
1048 {
1049 .ident = "TECRA M6",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1053 },
1054 },
5c08ea01
TH
1055 {
1056 .ident = "TECRA M7",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1059 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1060 },
1061 },
04d86d6f
PS
1062 {
1063 .ident = "TECRA A8",
1064 .matches = {
1065 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1066 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1067 },
1068 },
ffe188dd
PS
1069 {
1070 .ident = "Satellite R20",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1074 },
1075 },
04d86d6f
PS
1076 {
1077 .ident = "Satellite R25",
1078 .matches = {
1079 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1080 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1081 },
1082 },
3cc0b9d3
TH
1083 {
1084 .ident = "Satellite U200",
1085 .matches = {
1086 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1087 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1088 },
1089 },
04d86d6f
PS
1090 {
1091 .ident = "Satellite U200",
1092 .matches = {
1093 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1094 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1095 },
1096 },
62320e23
YC
1097 {
1098 .ident = "Satellite Pro U200",
1099 .matches = {
1100 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1101 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1102 },
1103 },
8c3832eb
TH
1104 {
1105 .ident = "Satellite U205",
1106 .matches = {
1107 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1108 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1109 },
b8b275ef 1110 },
de753e5e
TH
1111 {
1112 .ident = "SATELLITE U205",
1113 .matches = {
1114 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1115 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1116 },
1117 },
8c3832eb
TH
1118 {
1119 .ident = "Portege M500",
1120 .matches = {
1121 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1122 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1123 },
b8b275ef 1124 },
c3f93b8f
TH
1125 {
1126 .ident = "VGN-BX297XP",
1127 .matches = {
1128 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1129 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1130 },
1131 },
7d051548
JG
1132
1133 { } /* terminate list */
8c3832eb 1134 };
7abe79c3
TH
1135 static const char *oemstrs[] = {
1136 "Tecra M3,",
1137 };
1138 int i;
8c3832eb
TH
1139
1140 if (dmi_check_system(sysids))
1141 return 1;
1142
7abe79c3
TH
1143 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1144 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1145 return 1;
1146
1eedb4a9
TH
1147 /* TECRA M4 sometimes forgets its identify and reports bogus
1148 * DMI information. As the bogus information is a bit
1149 * generic, match as many entries as possible. This manual
1150 * matching is necessary because dmi_system_id.matches is
1151 * limited to four entries.
1152 */
3c387730
JS
1153 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1154 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1155 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1156 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1157 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1158 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1159 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
1160 return 1;
1161
8c3832eb
TH
1162 return 0;
1163}
b8b275ef
TH
1164
1165static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1166{
1167 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1168 unsigned long flags;
1169 int rc = 0;
1170
1171 rc = ata_host_suspend(host, mesg);
1172 if (rc)
1173 return rc;
1174
1175 /* Some braindamaged ACPI suspend implementations expect the
1176 * controller to be awake on entry; otherwise, it burns cpu
1177 * cycles and power trying to do something to the sleeping
1178 * beauty.
1179 */
3a2d5b70 1180 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1181 pci_save_state(pdev);
1182
1183 /* mark its power state as "unknown", since we don't
1184 * know if e.g. the BIOS will change its device state
1185 * when we suspend.
1186 */
1187 if (pdev->current_state == PCI_D0)
1188 pdev->current_state = PCI_UNKNOWN;
1189
1190 /* tell resume that it's waking up from broken suspend */
1191 spin_lock_irqsave(&host->lock, flags);
1192 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1193 spin_unlock_irqrestore(&host->lock, flags);
1194 } else
1195 ata_pci_device_do_suspend(pdev, mesg);
1196
1197 return 0;
1198}
1199
1200static int piix_pci_device_resume(struct pci_dev *pdev)
1201{
1202 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1203 unsigned long flags;
1204 int rc;
1205
1206 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1207 spin_lock_irqsave(&host->lock, flags);
1208 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1209 spin_unlock_irqrestore(&host->lock, flags);
1210
1211 pci_set_power_state(pdev, PCI_D0);
1212 pci_restore_state(pdev);
1213
1214 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1215 * pci_reenable_device() to avoid affecting the enable
1216 * count.
b8b275ef 1217 */
0b62e13b 1218 rc = pci_reenable_device(pdev);
b8b275ef
TH
1219 if (rc)
1220 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1221 "device after resume (%d)\n", rc);
1222 } else
1223 rc = ata_pci_device_do_resume(pdev);
1224
1225 if (rc == 0)
1226 ata_host_resume(host);
1227
1228 return rc;
1229}
1230#endif
1231
25f98131
TH
1232static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1233{
1234 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1235}
1236
1da177e4
LT
1237#define AHCI_PCI_BAR 5
1238#define AHCI_GLOBAL_CTL 0x04
1239#define AHCI_ENABLE (1 << 31)
1240static int piix_disable_ahci(struct pci_dev *pdev)
1241{
ea6ba10b 1242 void __iomem *mmio;
1da177e4
LT
1243 u32 tmp;
1244 int rc = 0;
1245
1246 /* BUG: pci_enable_device has not yet been called. This
1247 * works because this device is usually set up by BIOS.
1248 */
1249
374b1873
JG
1250 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1251 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1252 return 0;
7b6dbd68 1253
374b1873 1254 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1255 if (!mmio)
1256 return -ENOMEM;
7b6dbd68 1257
c47a631f 1258 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1259 if (tmp & AHCI_ENABLE) {
1260 tmp &= ~AHCI_ENABLE;
c47a631f 1261 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1262
c47a631f 1263 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1264 if (tmp & AHCI_ENABLE)
1265 rc = -EIO;
1266 }
7b6dbd68 1267
374b1873 1268 pci_iounmap(pdev, mmio);
1da177e4
LT
1269 return rc;
1270}
1271
c621b140
AC
1272/**
1273 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1274 * @ata_dev: the PCI device to check
2e9edbf8 1275 *
c621b140
AC
1276 * Check for the present of 450NX errata #19 and errata #25. If
1277 * they are found return an error code so we can turn off DMA
1278 */
1279
1280static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1281{
1282 struct pci_dev *pdev = NULL;
1283 u16 cfg;
c621b140 1284 int no_piix_dma = 0;
2e9edbf8 1285
2dcb407e 1286 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1287 /* Look for 450NX PXB. Check for problem configurations
1288 A PCI quirk checks bit 6 already */
c621b140
AC
1289 pci_read_config_word(pdev, 0x41, &cfg);
1290 /* Only on the original revision: IDE DMA can hang */
44c10138 1291 if (pdev->revision == 0x00)
c621b140
AC
1292 no_piix_dma = 1;
1293 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1294 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1295 no_piix_dma = 2;
1296 }
31a34fe7 1297 if (no_piix_dma)
c621b140 1298 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
31a34fe7 1299 if (no_piix_dma == 2)
c621b140
AC
1300 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1301 return no_piix_dma;
2e9edbf8 1302}
c621b140 1303
8b09f0da 1304static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1305 const struct piix_map_db *map_db)
1306{
8b09f0da 1307 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1308 u16 pcs, new_pcs;
1309
1310 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1311
1312 new_pcs = pcs | map_db->port_enable;
1313
1314 if (new_pcs != pcs) {
1315 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1316 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1317 msleep(150);
1318 }
1319}
1320
8b09f0da
TH
1321static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1322 struct ata_port_info *pinfo,
1323 const struct piix_map_db *map_db)
d33f58b8 1324{
b4482a4b 1325 const int *map;
d33f58b8
TH
1326 int i, invalid_map = 0;
1327 u8 map_value;
1328
1329 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1330
1331 map = map_db->map[map_value & map_db->mask];
1332
1333 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1334 for (i = 0; i < 4; i++) {
1335 switch (map[i]) {
1336 case RV:
1337 invalid_map = 1;
1338 printk(" XX");
1339 break;
1340
1341 case NA:
1342 printk(" --");
1343 break;
1344
1345 case IDE:
1346 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1347 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8
TH
1348 i++;
1349 printk(" IDE IDE");
1350 break;
1351
1352 default:
1353 printk(" P%d", map[i]);
1354 if (i & 1)
cca3974e 1355 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1356 break;
1357 }
1358 }
1359 printk(" ]\n");
1360
1361 if (invalid_map)
1362 dev_printk(KERN_ERR, &pdev->dev,
1363 "invalid MAP value %u\n", map_value);
1364
8b09f0da 1365 return map;
d33f58b8
TH
1366}
1367
e9c1670c
TH
1368static bool piix_no_sidpr(struct ata_host *host)
1369{
1370 struct pci_dev *pdev = to_pci_dev(host->dev);
1371
1372 /*
1373 * Samsung DB-P70 only has three ATA ports exposed and
1374 * curiously the unconnected first port reports link online
1375 * while not responding to SRST protocol causing excessive
1376 * detection delay.
1377 *
1378 * Unfortunately, the system doesn't carry enough DMI
1379 * information to identify the machine but does have subsystem
1380 * vendor and device set. As it's unclear whether the
1381 * subsystem vendor/device is used only for this specific
1382 * board, the port can't be disabled solely with the
1383 * information; however, turning off SIDPR access works around
1384 * the problem. Turn it off.
1385 *
1386 * This problem is reported in bnc#441240.
1387 *
1388 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1389 */
1390 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1391 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1392 pdev->subsystem_device == 0xb049) {
1393 dev_printk(KERN_WARNING, host->dev,
1394 "Samsung DB-P70 detected, disabling SIDPR\n");
1395 return true;
1396 }
1397
1398 return false;
1399}
1400
be77e43a 1401static int __devinit piix_init_sidpr(struct ata_host *host)
c7290724
TH
1402{
1403 struct pci_dev *pdev = to_pci_dev(host->dev);
1404 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1405 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1406 u32 scontrol;
be77e43a 1407 int i, rc;
c7290724
TH
1408
1409 /* check for availability */
1410 for (i = 0; i < 4; i++)
1411 if (hpriv->map[i] == IDE)
be77e43a 1412 return 0;
c7290724 1413
e9c1670c
TH
1414 /* is it blacklisted? */
1415 if (piix_no_sidpr(host))
1416 return 0;
1417
c7290724 1418 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1419 return 0;
c7290724
TH
1420
1421 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1422 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1423 return 0;
c7290724
TH
1424
1425 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1426 return 0;
c7290724
TH
1427
1428 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1429
1430 /* SCR access via SIDPR doesn't work on some configurations.
1431 * Give it a test drive by inhibiting power save modes which
1432 * we'll do anyway.
1433 */
be77e43a 1434 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1435
1436 /* if IPM is already 3, SCR access is probably working. Don't
1437 * un-inhibit power save modes as BIOS might have inhibited
1438 * them for a reason.
1439 */
1440 if ((scontrol & 0xf00) != 0x300) {
1441 scontrol |= 0x300;
be77e43a
TH
1442 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1443 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1444
1445 if ((scontrol & 0xf00) != 0x300) {
1446 dev_printk(KERN_INFO, host->dev, "SCR access via "
1447 "SIDPR is available but doesn't work\n");
be77e43a 1448 return 0;
cb6716c8
TH
1449 }
1450 }
1451
be77e43a
TH
1452 /* okay, SCRs available, set ops and ask libata for slave_link */
1453 for (i = 0; i < 2; i++) {
1454 struct ata_port *ap = host->ports[i];
1455
1456 ap->ops = &piix_sidpr_sata_ops;
1457
1458 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1459 rc = ata_slave_link_init(ap);
1460 if (rc)
1461 return rc;
1462 }
1463 }
1464
1465 return 0;
c7290724
TH
1466}
1467
2852bcf7 1468static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1469{
1855256c 1470 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1471 {
1472 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1473 * isn't used to boot the system which
1474 * disables the channel.
1475 */
1476 .ident = "M570U",
1477 .matches = {
1478 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1479 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1480 },
1481 },
7d051548
JG
1482
1483 { } /* terminate list */
43a98f05 1484 };
2852bcf7
TH
1485 struct pci_dev *pdev = to_pci_dev(host->dev);
1486 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1487
1488 if (!dmi_check_system(sysids))
1489 return;
1490
1491 /* The datasheet says that bit 18 is NOOP but certain systems
1492 * seem to use it to disable a channel. Clear the bit on the
1493 * affected systems.
1494 */
2852bcf7 1495 if (hpriv->saved_iocfg & (1 << 18)) {
43a98f05
TH
1496 dev_printk(KERN_INFO, &pdev->dev,
1497 "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1498 pci_write_config_dword(pdev, PIIX_IOCFG,
1499 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1500 }
1501}
1502
5f451fe1
RW
1503static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1504{
1505 static const struct dmi_system_id broken_systems[] = {
1506 {
1507 .ident = "HP Compaq 2510p",
1508 .matches = {
1509 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1510 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1511 },
1512 /* PCI slot number of the controller */
1513 .driver_data = (void *)0x1FUL,
1514 },
65e31643
VS
1515 {
1516 .ident = "HP Compaq nc6000",
1517 .matches = {
1518 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1519 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1520 },
1521 /* PCI slot number of the controller */
1522 .driver_data = (void *)0x1FUL,
1523 },
5f451fe1
RW
1524
1525 { } /* terminate list */
1526 };
1527 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1528
1529 if (dmi) {
1530 unsigned long slot = (unsigned long)dmi->driver_data;
1531 /* apply the quirk only to on-board controllers */
1532 return slot == PCI_SLOT(pdev->devfn);
1533 }
1534
1535 return false;
1536}
1537
1da177e4
LT
1538/**
1539 * piix_init_one - Register PIIX ATA PCI device with kernel services
1540 * @pdev: PCI device to register
1541 * @ent: Entry in piix_pci_tbl matching with @pdev
1542 *
1543 * Called from kernel PCI layer. We probe for combined mode (sigh),
1544 * and then hand over control to libata, for it to do the rest.
1545 *
1546 * LOCKING:
1547 * Inherited from PCI layer (may sleep).
1548 *
1549 * RETURNS:
1550 * Zero on success, or -ERRNO value.
1551 */
1552
bc5468f5
AB
1553static int __devinit piix_init_one(struct pci_dev *pdev,
1554 const struct pci_device_id *ent)
1da177e4
LT
1555{
1556 static int printed_version;
24dc5f33 1557 struct device *dev = &pdev->dev;
d33f58b8 1558 struct ata_port_info port_info[2];
1626aeb8 1559 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
a97c4006 1560 struct scsi_host_template *sht = &piix_sht;
cca3974e 1561 unsigned long port_flags;
8b09f0da
TH
1562 struct ata_host *host;
1563 struct piix_host_priv *hpriv;
1564 int rc;
1da177e4
LT
1565
1566 if (!printed_version++)
6248e647
JG
1567 dev_printk(KERN_DEBUG, &pdev->dev,
1568 "version " DRV_VERSION "\n");
1da177e4 1569
347979a0
AC
1570 /* no hotplugging support for later devices (FIXME) */
1571 if (!in_module_init && ent->driver_data >= ich5_sata)
1da177e4
LT
1572 return -ENODEV;
1573
5f451fe1
RW
1574 if (piix_broken_system_poweroff(pdev)) {
1575 piix_port_info[ent->driver_data].flags |=
1576 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1577 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1578 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1579 "on poweroff and hibernation\n");
1580 }
1581
8b09f0da
TH
1582 port_info[0] = piix_port_info[ent->driver_data];
1583 port_info[1] = piix_port_info[ent->driver_data];
1584
1585 port_flags = port_info[0].flags;
1586
1587 /* enable device and prepare host */
1588 rc = pcim_enable_device(pdev);
1589 if (rc)
1590 return rc;
1591
2852bcf7
TH
1592 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1593 if (!hpriv)
1594 return -ENOMEM;
1595
1596 /* Save IOCFG, this will be used for cable detection, quirk
1597 * detection and restoration on detach. This is necessary
1598 * because some ACPI implementations mess up cable related
1599 * bits on _STM. Reported on kernel bz#11879.
1600 */
1601 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1602
5016d7d2
TH
1603 /* ICH6R may be driven by either ata_piix or ahci driver
1604 * regardless of BIOS configuration. Make sure AHCI mode is
1605 * off.
1606 */
1607 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1608 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1609 if (rc)
1610 return rc;
1611 }
1612
8b09f0da 1613 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1614 if (port_flags & ATA_FLAG_SATA)
1615 hpriv->map = piix_init_sata_map(pdev, port_info,
1616 piix_map_db_table[ent->driver_data]);
1da177e4 1617
1c5afdf7 1618 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1619 if (rc)
1620 return rc;
1621 host->private_data = hpriv;
ff0fc146 1622
8b09f0da 1623 /* initialize controller */
c7290724 1624 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1625 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1626 rc = piix_init_sidpr(host);
1627 if (rc)
1628 return rc;
a97c4006
TH
1629 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1630 sht = &piix_sidpr_sht;
c7290724 1631 }
1da177e4 1632
43a98f05 1633 /* apply IOCFG bit18 quirk */
2852bcf7 1634 piix_iocfg_bit18_quirk(host);
43a98f05 1635
1da177e4
LT
1636 /* On ICH5, some BIOSen disable the interrupt using the
1637 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1638 * On ICH6, this bit has the same effect, but only when
1639 * MSI is disabled (and it is disabled, as we don't use
1640 * message-signalled interrupts currently).
1641 */
cca3974e 1642 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1643 pci_intx(pdev, 1);
1da177e4 1644
c621b140
AC
1645 if (piix_check_450nx_errata(pdev)) {
1646 /* This writes into the master table but it does not
1647 really matter for this errata as we will apply it to
1648 all the PIIX devices on the board */
8b09f0da
TH
1649 host->ports[0]->mwdma_mask = 0;
1650 host->ports[0]->udma_mask = 0;
1651 host->ports[1]->mwdma_mask = 0;
1652 host->ports[1]->udma_mask = 0;
c621b140 1653 }
517d3cc1 1654 host->flags |= ATA_HOST_PARALLEL_SCAN;
8b09f0da
TH
1655
1656 pci_set_master(pdev);
a97c4006 1657 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
1da177e4
LT
1658}
1659
2852bcf7
TH
1660static void piix_remove_one(struct pci_dev *pdev)
1661{
1662 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1663 struct piix_host_priv *hpriv = host->private_data;
1664
1665 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1666
1667 ata_pci_remove_one(pdev);
1668}
1669
1da177e4
LT
1670static int __init piix_init(void)
1671{
1672 int rc;
1673
b7887196
PR
1674 DPRINTK("pci_register_driver\n");
1675 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1676 if (rc)
1677 return rc;
1678
1679 in_module_init = 0;
1680
1681 DPRINTK("done\n");
1682 return 0;
1683}
1684
1da177e4
LT
1685static void __exit piix_exit(void)
1686{
1687 pci_unregister_driver(&piix_pci_driver);
1688}
1689
1690module_init(piix_init);
1691module_exit(piix_exit);