]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/cpu/perf_event.c
bitops: rename for_each_bit() to for_each_set_bit()
[net-next-2.6.git] / arch / x86 / kernel / cpu / perf_event.c
CommitLineData
241771ef 1/*
cdd6c482 2 * Performance events x86 architecture code
241771ef 3 *
98144511
IM
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
30dd568c 9 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
1da53e02 10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
241771ef
IM
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
cdd6c482 15#include <linux/perf_event.h>
241771ef
IM
16#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
4ac13294 20#include <linux/module.h>
241771ef
IM
21#include <linux/kdebug.h>
22#include <linux/sched.h>
d7d59fb3 23#include <linux/uaccess.h>
74193ef0 24#include <linux/highmem.h>
30dd568c 25#include <linux/cpu.h>
272d30be 26#include <linux/bitops.h>
241771ef 27
241771ef 28#include <asm/apic.h>
d7d59fb3 29#include <asm/stacktrace.h>
4e935e47 30#include <asm/nmi.h>
241771ef 31
cdd6c482 32static u64 perf_event_mask __read_mostly;
703e937c 33
cdd6c482
IM
34/* The maximal number of PEBS events: */
35#define MAX_PEBS_EVENTS 4
30dd568c
MM
36
37/* The size of a BTS record in bytes: */
38#define BTS_RECORD_SIZE 24
39
40/* The size of a per-cpu BTS buffer in bytes: */
5622f295 41#define BTS_BUFFER_SIZE (BTS_RECORD_SIZE * 2048)
30dd568c
MM
42
43/* The BTS overflow threshold in bytes from the end of the buffer: */
5622f295 44#define BTS_OVFL_TH (BTS_RECORD_SIZE * 128)
30dd568c
MM
45
46
47/*
48 * Bits in the debugctlmsr controlling branch tracing.
49 */
50#define X86_DEBUGCTL_TR (1 << 6)
51#define X86_DEBUGCTL_BTS (1 << 7)
52#define X86_DEBUGCTL_BTINT (1 << 8)
53#define X86_DEBUGCTL_BTS_OFF_OS (1 << 9)
54#define X86_DEBUGCTL_BTS_OFF_USR (1 << 10)
55
56/*
57 * A debug store configuration.
58 *
59 * We only support architectures that use 64bit fields.
60 */
61struct debug_store {
62 u64 bts_buffer_base;
63 u64 bts_index;
64 u64 bts_absolute_maximum;
65 u64 bts_interrupt_threshold;
66 u64 pebs_buffer_base;
67 u64 pebs_index;
68 u64 pebs_absolute_maximum;
69 u64 pebs_interrupt_threshold;
cdd6c482 70 u64 pebs_event_reset[MAX_PEBS_EVENTS];
30dd568c
MM
71};
72
1da53e02 73struct event_constraint {
c91e0f5d
PZ
74 union {
75 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
76 u64 idxmsk64[1];
77 };
1da53e02
SE
78 int code;
79 int cmask;
272d30be 80 int weight;
1da53e02
SE
81};
82
38331f62
SE
83struct amd_nb {
84 int nb_id; /* NorthBridge id */
85 int refcnt; /* reference count */
86 struct perf_event *owners[X86_PMC_IDX_MAX];
87 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
88};
89
cdd6c482 90struct cpu_hw_events {
1da53e02 91 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
43f6201a 92 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
4b39fd96 93 unsigned long interrupts;
b0f3f28e 94 int enabled;
30dd568c 95 struct debug_store *ds;
241771ef 96
1da53e02
SE
97 int n_events;
98 int n_added;
99 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
447a194b 100 u64 tags[X86_PMC_IDX_MAX];
1da53e02 101 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
38331f62 102 struct amd_nb *amd_nb;
b690081d
SE
103};
104
fce877e3 105#define __EVENT_CONSTRAINT(c, n, m, w) {\
c91e0f5d
PZ
106 { .idxmsk64[0] = (n) }, \
107 .code = (c), \
108 .cmask = (m), \
fce877e3 109 .weight = (w), \
c91e0f5d 110}
b690081d 111
fce877e3
PZ
112#define EVENT_CONSTRAINT(c, n, m) \
113 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))
114
ed8777fc
PZ
115#define INTEL_EVENT_CONSTRAINT(c, n) \
116 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVTSEL_MASK)
8433be11 117
ed8777fc
PZ
118#define FIXED_EVENT_CONSTRAINT(c, n) \
119 EVENT_CONSTRAINT(c, n, INTEL_ARCH_FIXED_MASK)
8433be11 120
ed8777fc
PZ
121#define EVENT_CONSTRAINT_END \
122 EVENT_CONSTRAINT(0, 0, 0)
123
124#define for_each_event_constraint(e, c) \
125 for ((e) = (c); (e)->cmask; (e)++)
b690081d 126
241771ef 127/*
5f4ec28f 128 * struct x86_pmu - generic x86 pmu
241771ef 129 */
5f4ec28f 130struct x86_pmu {
faa28ae0
RR
131 const char *name;
132 int version;
a3288106 133 int (*handle_irq)(struct pt_regs *);
9e35ad38
PZ
134 void (*disable_all)(void);
135 void (*enable_all)(void);
cdd6c482
IM
136 void (*enable)(struct hw_perf_event *, int);
137 void (*disable)(struct hw_perf_event *, int);
169e41eb
JSR
138 unsigned eventsel;
139 unsigned perfctr;
b0f3f28e
PZ
140 u64 (*event_map)(int);
141 u64 (*raw_event)(u64);
169e41eb 142 int max_events;
cdd6c482
IM
143 int num_events;
144 int num_events_fixed;
145 int event_bits;
146 u64 event_mask;
04da8a43 147 int apic;
c619b8ff 148 u64 max_period;
9e35ad38 149 u64 intel_ctrl;
30dd568c
MM
150 void (*enable_bts)(u64 config);
151 void (*disable_bts)(void);
63b14649
PZ
152
153 struct event_constraint *
154 (*get_event_constraints)(struct cpu_hw_events *cpuc,
155 struct perf_event *event);
156
c91e0f5d
PZ
157 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
158 struct perf_event *event);
63b14649 159 struct event_constraint *event_constraints;
b56a3802
JSR
160};
161
4a06bd85 162static struct x86_pmu x86_pmu __read_mostly;
b56a3802 163
cdd6c482 164static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
b0f3f28e
PZ
165 .enabled = 1,
166};
241771ef 167
1da53e02
SE
168static int x86_perf_event_set_period(struct perf_event *event,
169 struct hw_perf_event *hwc, int idx);
b690081d 170
8326f44d 171/*
dfc65094 172 * Generalized hw caching related hw_event table, filled
8326f44d 173 * in on a per model basis. A value of 0 means
dfc65094
IM
174 * 'not supported', -1 means 'hw_event makes no sense on
175 * this CPU', any other value means the raw hw_event
8326f44d
IM
176 * ID.
177 */
178
179#define C(x) PERF_COUNT_HW_CACHE_##x
180
181static u64 __read_mostly hw_cache_event_ids
182 [PERF_COUNT_HW_CACHE_MAX]
183 [PERF_COUNT_HW_CACHE_OP_MAX]
184 [PERF_COUNT_HW_CACHE_RESULT_MAX];
185
ee06094f 186/*
cdd6c482
IM
187 * Propagate event elapsed time into the generic event.
188 * Can only be executed on the CPU where the event is active.
ee06094f
IM
189 * Returns the delta events processed.
190 */
4b7bfd0d 191static u64
cdd6c482
IM
192x86_perf_event_update(struct perf_event *event,
193 struct hw_perf_event *hwc, int idx)
ee06094f 194{
cdd6c482 195 int shift = 64 - x86_pmu.event_bits;
ec3232bd
PZ
196 u64 prev_raw_count, new_raw_count;
197 s64 delta;
ee06094f 198
30dd568c
MM
199 if (idx == X86_PMC_IDX_FIXED_BTS)
200 return 0;
201
ee06094f 202 /*
cdd6c482 203 * Careful: an NMI might modify the previous event value.
ee06094f
IM
204 *
205 * Our tactic to handle this is to first atomically read and
206 * exchange a new raw count - then add that new-prev delta
cdd6c482 207 * count to the generic event atomically:
ee06094f
IM
208 */
209again:
210 prev_raw_count = atomic64_read(&hwc->prev_count);
cdd6c482 211 rdmsrl(hwc->event_base + idx, new_raw_count);
ee06094f
IM
212
213 if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
214 new_raw_count) != prev_raw_count)
215 goto again;
216
217 /*
218 * Now we have the new raw value and have updated the prev
219 * timestamp already. We can now calculate the elapsed delta
cdd6c482 220 * (event-)time and add that to the generic event.
ee06094f
IM
221 *
222 * Careful, not all hw sign-extends above the physical width
ec3232bd 223 * of the count.
ee06094f 224 */
ec3232bd
PZ
225 delta = (new_raw_count << shift) - (prev_raw_count << shift);
226 delta >>= shift;
ee06094f 227
cdd6c482 228 atomic64_add(delta, &event->count);
ee06094f 229 atomic64_sub(delta, &hwc->period_left);
4b7bfd0d
RR
230
231 return new_raw_count;
ee06094f
IM
232}
233
cdd6c482 234static atomic_t active_events;
4e935e47
PZ
235static DEFINE_MUTEX(pmc_reserve_mutex);
236
237static bool reserve_pmc_hardware(void)
238{
04da8a43 239#ifdef CONFIG_X86_LOCAL_APIC
4e935e47
PZ
240 int i;
241
242 if (nmi_watchdog == NMI_LOCAL_APIC)
243 disable_lapic_nmi_watchdog();
244
cdd6c482 245 for (i = 0; i < x86_pmu.num_events; i++) {
4a06bd85 246 if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
4e935e47
PZ
247 goto perfctr_fail;
248 }
249
cdd6c482 250 for (i = 0; i < x86_pmu.num_events; i++) {
4a06bd85 251 if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
4e935e47
PZ
252 goto eventsel_fail;
253 }
04da8a43 254#endif
4e935e47
PZ
255
256 return true;
257
04da8a43 258#ifdef CONFIG_X86_LOCAL_APIC
4e935e47
PZ
259eventsel_fail:
260 for (i--; i >= 0; i--)
4a06bd85 261 release_evntsel_nmi(x86_pmu.eventsel + i);
4e935e47 262
cdd6c482 263 i = x86_pmu.num_events;
4e935e47
PZ
264
265perfctr_fail:
266 for (i--; i >= 0; i--)
4a06bd85 267 release_perfctr_nmi(x86_pmu.perfctr + i);
4e935e47
PZ
268
269 if (nmi_watchdog == NMI_LOCAL_APIC)
270 enable_lapic_nmi_watchdog();
271
272 return false;
04da8a43 273#endif
4e935e47
PZ
274}
275
276static void release_pmc_hardware(void)
277{
04da8a43 278#ifdef CONFIG_X86_LOCAL_APIC
4e935e47
PZ
279 int i;
280
cdd6c482 281 for (i = 0; i < x86_pmu.num_events; i++) {
4a06bd85
RR
282 release_perfctr_nmi(x86_pmu.perfctr + i);
283 release_evntsel_nmi(x86_pmu.eventsel + i);
4e935e47
PZ
284 }
285
286 if (nmi_watchdog == NMI_LOCAL_APIC)
287 enable_lapic_nmi_watchdog();
04da8a43 288#endif
4e935e47
PZ
289}
290
30dd568c
MM
291static inline bool bts_available(void)
292{
293 return x86_pmu.enable_bts != NULL;
294}
295
296static inline void init_debug_store_on_cpu(int cpu)
297{
cdd6c482 298 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
30dd568c
MM
299
300 if (!ds)
301 return;
302
303 wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
596da17f 304 (u32)((u64)(unsigned long)ds),
305 (u32)((u64)(unsigned long)ds >> 32));
30dd568c
MM
306}
307
308static inline void fini_debug_store_on_cpu(int cpu)
309{
cdd6c482 310 if (!per_cpu(cpu_hw_events, cpu).ds)
30dd568c
MM
311 return;
312
313 wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
314}
315
316static void release_bts_hardware(void)
317{
318 int cpu;
319
320 if (!bts_available())
321 return;
322
323 get_online_cpus();
324
325 for_each_online_cpu(cpu)
326 fini_debug_store_on_cpu(cpu);
327
328 for_each_possible_cpu(cpu) {
cdd6c482 329 struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
30dd568c
MM
330
331 if (!ds)
332 continue;
333
cdd6c482 334 per_cpu(cpu_hw_events, cpu).ds = NULL;
30dd568c 335
596da17f 336 kfree((void *)(unsigned long)ds->bts_buffer_base);
30dd568c
MM
337 kfree(ds);
338 }
339
340 put_online_cpus();
341}
342
343static int reserve_bts_hardware(void)
344{
345 int cpu, err = 0;
346
347 if (!bts_available())
747b50aa 348 return 0;
30dd568c
MM
349
350 get_online_cpus();
351
352 for_each_possible_cpu(cpu) {
353 struct debug_store *ds;
354 void *buffer;
355
356 err = -ENOMEM;
357 buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
358 if (unlikely(!buffer))
359 break;
360
361 ds = kzalloc(sizeof(*ds), GFP_KERNEL);
362 if (unlikely(!ds)) {
363 kfree(buffer);
364 break;
365 }
366
596da17f 367 ds->bts_buffer_base = (u64)(unsigned long)buffer;
30dd568c
MM
368 ds->bts_index = ds->bts_buffer_base;
369 ds->bts_absolute_maximum =
370 ds->bts_buffer_base + BTS_BUFFER_SIZE;
371 ds->bts_interrupt_threshold =
372 ds->bts_absolute_maximum - BTS_OVFL_TH;
373
cdd6c482 374 per_cpu(cpu_hw_events, cpu).ds = ds;
30dd568c
MM
375 err = 0;
376 }
377
378 if (err)
379 release_bts_hardware();
380 else {
381 for_each_online_cpu(cpu)
382 init_debug_store_on_cpu(cpu);
383 }
384
385 put_online_cpus();
386
387 return err;
388}
389
cdd6c482 390static void hw_perf_event_destroy(struct perf_event *event)
4e935e47 391{
cdd6c482 392 if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
4e935e47 393 release_pmc_hardware();
30dd568c 394 release_bts_hardware();
4e935e47
PZ
395 mutex_unlock(&pmc_reserve_mutex);
396 }
397}
398
85cf9dba
RR
399static inline int x86_pmu_initialized(void)
400{
401 return x86_pmu.handle_irq != NULL;
402}
403
8326f44d 404static inline int
cdd6c482 405set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
8326f44d
IM
406{
407 unsigned int cache_type, cache_op, cache_result;
408 u64 config, val;
409
410 config = attr->config;
411
412 cache_type = (config >> 0) & 0xff;
413 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
414 return -EINVAL;
415
416 cache_op = (config >> 8) & 0xff;
417 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
418 return -EINVAL;
419
420 cache_result = (config >> 16) & 0xff;
421 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
422 return -EINVAL;
423
424 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
425
426 if (val == 0)
427 return -ENOENT;
428
429 if (val == -1)
430 return -EINVAL;
431
432 hwc->config |= val;
433
434 return 0;
435}
436
241771ef 437/*
0d48696f 438 * Setup the hardware configuration for a given attr_type
241771ef 439 */
cdd6c482 440static int __hw_perf_event_init(struct perf_event *event)
241771ef 441{
cdd6c482
IM
442 struct perf_event_attr *attr = &event->attr;
443 struct hw_perf_event *hwc = &event->hw;
9c74fb50 444 u64 config;
4e935e47 445 int err;
241771ef 446
85cf9dba
RR
447 if (!x86_pmu_initialized())
448 return -ENODEV;
241771ef 449
4e935e47 450 err = 0;
cdd6c482 451 if (!atomic_inc_not_zero(&active_events)) {
4e935e47 452 mutex_lock(&pmc_reserve_mutex);
cdd6c482 453 if (atomic_read(&active_events) == 0) {
30dd568c
MM
454 if (!reserve_pmc_hardware())
455 err = -EBUSY;
456 else
747b50aa 457 err = reserve_bts_hardware();
30dd568c
MM
458 }
459 if (!err)
cdd6c482 460 atomic_inc(&active_events);
4e935e47
PZ
461 mutex_unlock(&pmc_reserve_mutex);
462 }
463 if (err)
464 return err;
465
cdd6c482 466 event->destroy = hw_perf_event_destroy;
a1792cda 467
241771ef 468 /*
0475f9ea 469 * Generate PMC IRQs:
241771ef
IM
470 * (keep 'enabled' bit clear for now)
471 */
0475f9ea 472 hwc->config = ARCH_PERFMON_EVENTSEL_INT;
241771ef 473
b690081d 474 hwc->idx = -1;
447a194b
SE
475 hwc->last_cpu = -1;
476 hwc->last_tag = ~0ULL;
b690081d 477
241771ef 478 /*
0475f9ea 479 * Count user and OS events unless requested not to.
241771ef 480 */
0d48696f 481 if (!attr->exclude_user)
0475f9ea 482 hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
0d48696f 483 if (!attr->exclude_kernel)
241771ef 484 hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
0475f9ea 485
bd2b5b12 486 if (!hwc->sample_period) {
b23f3325 487 hwc->sample_period = x86_pmu.max_period;
9e350de3 488 hwc->last_period = hwc->sample_period;
bd2b5b12 489 atomic64_set(&hwc->period_left, hwc->sample_period);
04da8a43
IM
490 } else {
491 /*
492 * If we have a PMU initialized but no APIC
493 * interrupts, we cannot sample hardware
cdd6c482
IM
494 * events (user-space has to fall back and
495 * sample via a hrtimer based software event):
04da8a43
IM
496 */
497 if (!x86_pmu.apic)
498 return -EOPNOTSUPP;
bd2b5b12 499 }
d2517a49 500
241771ef 501 /*
dfc65094 502 * Raw hw_event type provide the config in the hw_event structure
241771ef 503 */
a21ca2ca
IM
504 if (attr->type == PERF_TYPE_RAW) {
505 hwc->config |= x86_pmu.raw_event(attr->config);
8326f44d 506 return 0;
241771ef 507 }
241771ef 508
8326f44d
IM
509 if (attr->type == PERF_TYPE_HW_CACHE)
510 return set_ext_hw_attr(hwc, attr);
511
512 if (attr->config >= x86_pmu.max_events)
513 return -EINVAL;
9c74fb50 514
8326f44d
IM
515 /*
516 * The generic map:
517 */
9c74fb50
PZ
518 config = x86_pmu.event_map(attr->config);
519
520 if (config == 0)
521 return -ENOENT;
522
523 if (config == -1LL)
524 return -EINVAL;
525
747b50aa 526 /*
527 * Branch tracing:
528 */
529 if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
1653192f 530 (hwc->sample_period == 1)) {
531 /* BTS is not supported by this architecture. */
532 if (!bts_available())
533 return -EOPNOTSUPP;
534
535 /* BTS is currently only allowed for user-mode. */
536 if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
537 return -EOPNOTSUPP;
538 }
747b50aa 539
9c74fb50 540 hwc->config |= config;
4e935e47 541
241771ef
IM
542 return 0;
543}
544
8c48e444 545static void x86_pmu_disable_all(void)
f87ad35d 546{
cdd6c482 547 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
9e35ad38
PZ
548 int idx;
549
cdd6c482 550 for (idx = 0; idx < x86_pmu.num_events; idx++) {
b0f3f28e
PZ
551 u64 val;
552
43f6201a 553 if (!test_bit(idx, cpuc->active_mask))
4295ee62 554 continue;
8c48e444 555 rdmsrl(x86_pmu.eventsel + idx, val);
4295ee62
RR
556 if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
557 continue;
558 val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
8c48e444 559 wrmsrl(x86_pmu.eventsel + idx, val);
f87ad35d 560 }
f87ad35d
JSR
561}
562
9e35ad38 563void hw_perf_disable(void)
b56a3802 564{
1da53e02
SE
565 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
566
85cf9dba 567 if (!x86_pmu_initialized())
9e35ad38 568 return;
1da53e02 569
1a6e21f7
PZ
570 if (!cpuc->enabled)
571 return;
572
573 cpuc->n_added = 0;
574 cpuc->enabled = 0;
575 barrier();
1da53e02
SE
576
577 x86_pmu.disable_all();
b56a3802 578}
241771ef 579
8c48e444 580static void x86_pmu_enable_all(void)
f87ad35d 581{
cdd6c482 582 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
f87ad35d
JSR
583 int idx;
584
cdd6c482
IM
585 for (idx = 0; idx < x86_pmu.num_events; idx++) {
586 struct perf_event *event = cpuc->events[idx];
4295ee62 587 u64 val;
b0f3f28e 588
43f6201a 589 if (!test_bit(idx, cpuc->active_mask))
4295ee62 590 continue;
984b838c 591
cdd6c482 592 val = event->hw.config;
4295ee62 593 val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
8c48e444 594 wrmsrl(x86_pmu.eventsel + idx, val);
f87ad35d
JSR
595 }
596}
597
1da53e02
SE
598static const struct pmu pmu;
599
600static inline int is_x86_event(struct perf_event *event)
601{
602 return event->pmu == &pmu;
603}
604
605static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
606{
63b14649 607 struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
1da53e02 608 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
c933c1a6 609 int i, j, w, wmax, num = 0;
1da53e02
SE
610 struct hw_perf_event *hwc;
611
612 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
613
614 for (i = 0; i < n; i++) {
63b14649
PZ
615 constraints[i] =
616 x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
1da53e02
SE
617 }
618
8113070d
SE
619 /*
620 * fastpath, try to reuse previous register
621 */
c933c1a6 622 for (i = 0; i < n; i++) {
8113070d 623 hwc = &cpuc->event_list[i]->hw;
81269a08 624 c = constraints[i];
8113070d
SE
625
626 /* never assigned */
627 if (hwc->idx == -1)
628 break;
629
630 /* constraint still honored */
63b14649 631 if (!test_bit(hwc->idx, c->idxmsk))
8113070d
SE
632 break;
633
634 /* not already used */
635 if (test_bit(hwc->idx, used_mask))
636 break;
637
8113070d
SE
638 set_bit(hwc->idx, used_mask);
639 if (assign)
640 assign[i] = hwc->idx;
641 }
c933c1a6 642 if (i == n)
8113070d
SE
643 goto done;
644
645 /*
646 * begin slow path
647 */
648
649 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
650
1da53e02
SE
651 /*
652 * weight = number of possible counters
653 *
654 * 1 = most constrained, only works on one counter
655 * wmax = least constrained, works on any counter
656 *
657 * assign events to counters starting with most
658 * constrained events.
659 */
660 wmax = x86_pmu.num_events;
661
662 /*
663 * when fixed event counters are present,
664 * wmax is incremented by 1 to account
665 * for one more choice
666 */
667 if (x86_pmu.num_events_fixed)
668 wmax++;
669
8113070d 670 for (w = 1, num = n; num && w <= wmax; w++) {
1da53e02 671 /* for each event */
8113070d 672 for (i = 0; num && i < n; i++) {
81269a08 673 c = constraints[i];
1da53e02
SE
674 hwc = &cpuc->event_list[i]->hw;
675
272d30be 676 if (c->weight != w)
1da53e02
SE
677 continue;
678
984b3f57 679 for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
1da53e02
SE
680 if (!test_bit(j, used_mask))
681 break;
682 }
683
684 if (j == X86_PMC_IDX_MAX)
685 break;
1da53e02 686
8113070d
SE
687 set_bit(j, used_mask);
688
1da53e02
SE
689 if (assign)
690 assign[i] = j;
691 num--;
692 }
693 }
8113070d 694done:
1da53e02
SE
695 /*
696 * scheduling failed or is just a simulation,
697 * free resources if necessary
698 */
699 if (!assign || num) {
700 for (i = 0; i < n; i++) {
701 if (x86_pmu.put_event_constraints)
702 x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
703 }
704 }
705 return num ? -ENOSPC : 0;
706}
707
708/*
709 * dogrp: true if must collect siblings events (group)
710 * returns total number of events and error code
711 */
712static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
713{
714 struct perf_event *event;
715 int n, max_count;
716
717 max_count = x86_pmu.num_events + x86_pmu.num_events_fixed;
718
719 /* current number of events already accepted */
720 n = cpuc->n_events;
721
722 if (is_x86_event(leader)) {
723 if (n >= max_count)
724 return -ENOSPC;
725 cpuc->event_list[n] = leader;
726 n++;
727 }
728 if (!dogrp)
729 return n;
730
731 list_for_each_entry(event, &leader->sibling_list, group_entry) {
732 if (!is_x86_event(event) ||
8113070d 733 event->state <= PERF_EVENT_STATE_OFF)
1da53e02
SE
734 continue;
735
736 if (n >= max_count)
737 return -ENOSPC;
738
739 cpuc->event_list[n] = event;
740 n++;
741 }
742 return n;
743}
744
1da53e02 745static inline void x86_assign_hw_event(struct perf_event *event,
447a194b 746 struct cpu_hw_events *cpuc, int i)
1da53e02 747{
447a194b
SE
748 struct hw_perf_event *hwc = &event->hw;
749
750 hwc->idx = cpuc->assign[i];
751 hwc->last_cpu = smp_processor_id();
752 hwc->last_tag = ++cpuc->tags[i];
1da53e02
SE
753
754 if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
755 hwc->config_base = 0;
756 hwc->event_base = 0;
757 } else if (hwc->idx >= X86_PMC_IDX_FIXED) {
758 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
759 /*
760 * We set it so that event_base + idx in wrmsr/rdmsr maps to
761 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
762 */
763 hwc->event_base =
764 MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
765 } else {
766 hwc->config_base = x86_pmu.eventsel;
767 hwc->event_base = x86_pmu.perfctr;
768 }
769}
770
447a194b
SE
771static inline int match_prev_assignment(struct hw_perf_event *hwc,
772 struct cpu_hw_events *cpuc,
773 int i)
774{
775 return hwc->idx == cpuc->assign[i] &&
776 hwc->last_cpu == smp_processor_id() &&
777 hwc->last_tag == cpuc->tags[i];
778}
779
d76a0812 780static void x86_pmu_stop(struct perf_event *event);
2e841873 781
9e35ad38 782void hw_perf_enable(void)
ee06094f 783{
1da53e02
SE
784 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
785 struct perf_event *event;
786 struct hw_perf_event *hwc;
787 int i;
788
85cf9dba 789 if (!x86_pmu_initialized())
2b9ff0db 790 return;
1a6e21f7
PZ
791
792 if (cpuc->enabled)
793 return;
794
1da53e02
SE
795 if (cpuc->n_added) {
796 /*
797 * apply assignment obtained either from
798 * hw_perf_group_sched_in() or x86_pmu_enable()
799 *
800 * step1: save events moving to new counters
801 * step2: reprogram moved events into new counters
802 */
803 for (i = 0; i < cpuc->n_events; i++) {
804
805 event = cpuc->event_list[i];
806 hwc = &event->hw;
807
447a194b
SE
808 /*
809 * we can avoid reprogramming counter if:
810 * - assigned same counter as last time
811 * - running on same CPU as last time
812 * - no other event has used the counter since
813 */
814 if (hwc->idx == -1 ||
815 match_prev_assignment(hwc, cpuc, i))
1da53e02
SE
816 continue;
817
d76a0812 818 x86_pmu_stop(event);
1da53e02
SE
819
820 hwc->idx = -1;
821 }
822
823 for (i = 0; i < cpuc->n_events; i++) {
824
825 event = cpuc->event_list[i];
826 hwc = &event->hw;
827
828 if (hwc->idx == -1) {
447a194b 829 x86_assign_hw_event(event, cpuc, i);
1da53e02
SE
830 x86_perf_event_set_period(event, hwc, hwc->idx);
831 }
832 /*
833 * need to mark as active because x86_pmu_disable()
447a194b 834 * clear active_mask and events[] yet it preserves
1da53e02
SE
835 * idx
836 */
837 set_bit(hwc->idx, cpuc->active_mask);
838 cpuc->events[hwc->idx] = event;
839
840 x86_pmu.enable(hwc, hwc->idx);
841 perf_event_update_userpage(event);
842 }
843 cpuc->n_added = 0;
844 perf_events_lapic_init();
845 }
1a6e21f7
PZ
846
847 cpuc->enabled = 1;
848 barrier();
849
9e35ad38 850 x86_pmu.enable_all();
ee06094f 851}
ee06094f 852
8c48e444 853static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
b0f3f28e 854{
11d1578f 855 (void)checking_wrmsrl(hwc->config_base + idx,
7c90cc45 856 hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
b0f3f28e
PZ
857}
858
cdd6c482 859static inline void x86_pmu_disable_event(struct hw_perf_event *hwc, int idx)
b0f3f28e 860{
11d1578f 861 (void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
b0f3f28e
PZ
862}
863
245b2e70 864static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
241771ef 865
ee06094f
IM
866/*
867 * Set the next IRQ period, based on the hwc->period_left value.
cdd6c482 868 * To be called with the event disabled in hw:
ee06094f 869 */
e4abb5d4 870static int
cdd6c482
IM
871x86_perf_event_set_period(struct perf_event *event,
872 struct hw_perf_event *hwc, int idx)
241771ef 873{
2f18d1e8 874 s64 left = atomic64_read(&hwc->period_left);
e4abb5d4
PZ
875 s64 period = hwc->sample_period;
876 int err, ret = 0;
ee06094f 877
30dd568c
MM
878 if (idx == X86_PMC_IDX_FIXED_BTS)
879 return 0;
880
ee06094f 881 /*
af901ca1 882 * If we are way outside a reasonable range then just skip forward:
ee06094f
IM
883 */
884 if (unlikely(left <= -period)) {
885 left = period;
886 atomic64_set(&hwc->period_left, left);
9e350de3 887 hwc->last_period = period;
e4abb5d4 888 ret = 1;
ee06094f
IM
889 }
890
891 if (unlikely(left <= 0)) {
892 left += period;
893 atomic64_set(&hwc->period_left, left);
9e350de3 894 hwc->last_period = period;
e4abb5d4 895 ret = 1;
ee06094f 896 }
1c80f4b5 897 /*
dfc65094 898 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1c80f4b5
IM
899 */
900 if (unlikely(left < 2))
901 left = 2;
241771ef 902
e4abb5d4
PZ
903 if (left > x86_pmu.max_period)
904 left = x86_pmu.max_period;
905
245b2e70 906 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
ee06094f
IM
907
908 /*
cdd6c482 909 * The hw event starts counting from this event offset,
ee06094f
IM
910 * mark it to be able to extra future deltas:
911 */
2f18d1e8 912 atomic64_set(&hwc->prev_count, (u64)-left);
ee06094f 913
cdd6c482
IM
914 err = checking_wrmsrl(hwc->event_base + idx,
915 (u64)(-left) & x86_pmu.event_mask);
e4abb5d4 916
cdd6c482 917 perf_event_update_userpage(event);
194002b2 918
e4abb5d4 919 return ret;
2f18d1e8
IM
920}
921
8c48e444 922static void x86_pmu_enable_event(struct hw_perf_event *hwc, int idx)
7c90cc45 923{
cdd6c482 924 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
7c90cc45 925 if (cpuc->enabled)
8c48e444 926 __x86_pmu_enable_event(hwc, idx);
241771ef
IM
927}
928
b690081d 929/*
1da53e02
SE
930 * activate a single event
931 *
932 * The event is added to the group of enabled events
933 * but only if it can be scehduled with existing events.
934 *
935 * Called with PMU disabled. If successful and return value 1,
936 * then guaranteed to call perf_enable() and hw_perf_enable()
fe9081cc
PZ
937 */
938static int x86_pmu_enable(struct perf_event *event)
939{
940 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1da53e02
SE
941 struct hw_perf_event *hwc;
942 int assign[X86_PMC_IDX_MAX];
943 int n, n0, ret;
fe9081cc 944
1da53e02 945 hwc = &event->hw;
fe9081cc 946
1da53e02
SE
947 n0 = cpuc->n_events;
948 n = collect_events(cpuc, event, false);
949 if (n < 0)
950 return n;
53b441a5 951
1da53e02
SE
952 ret = x86_schedule_events(cpuc, n, assign);
953 if (ret)
954 return ret;
955 /*
956 * copy new assignment, now we know it is possible
957 * will be used by hw_perf_enable()
958 */
959 memcpy(cpuc->assign, assign, n*sizeof(int));
7e2ae347 960
1da53e02
SE
961 cpuc->n_events = n;
962 cpuc->n_added = n - n0;
95cdd2e7
IM
963
964 return 0;
241771ef
IM
965}
966
d76a0812
SE
967static int x86_pmu_start(struct perf_event *event)
968{
969 struct hw_perf_event *hwc = &event->hw;
970
971 if (hwc->idx == -1)
972 return -EAGAIN;
973
974 x86_perf_event_set_period(event, hwc, hwc->idx);
975 x86_pmu.enable(hwc, hwc->idx);
976
977 return 0;
978}
979
cdd6c482 980static void x86_pmu_unthrottle(struct perf_event *event)
a78ac325 981{
cdd6c482
IM
982 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
983 struct hw_perf_event *hwc = &event->hw;
a78ac325
PZ
984
985 if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
cdd6c482 986 cpuc->events[hwc->idx] != event))
a78ac325
PZ
987 return;
988
989 x86_pmu.enable(hwc, hwc->idx);
990}
991
cdd6c482 992void perf_event_print_debug(void)
241771ef 993{
2f18d1e8 994 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
cdd6c482 995 struct cpu_hw_events *cpuc;
5bb9efe3 996 unsigned long flags;
1e125676
IM
997 int cpu, idx;
998
cdd6c482 999 if (!x86_pmu.num_events)
1e125676 1000 return;
241771ef 1001
5bb9efe3 1002 local_irq_save(flags);
241771ef
IM
1003
1004 cpu = smp_processor_id();
cdd6c482 1005 cpuc = &per_cpu(cpu_hw_events, cpu);
241771ef 1006
faa28ae0 1007 if (x86_pmu.version >= 2) {
a1ef58f4
JSR
1008 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1009 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1010 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1011 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1012
1013 pr_info("\n");
1014 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1015 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1016 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1017 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
f87ad35d 1018 }
1da53e02 1019 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
241771ef 1020
cdd6c482 1021 for (idx = 0; idx < x86_pmu.num_events; idx++) {
4a06bd85
RR
1022 rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
1023 rdmsrl(x86_pmu.perfctr + idx, pmc_count);
241771ef 1024
245b2e70 1025 prev_left = per_cpu(pmc_prev_left[idx], cpu);
241771ef 1026
a1ef58f4 1027 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
241771ef 1028 cpu, idx, pmc_ctrl);
a1ef58f4 1029 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
241771ef 1030 cpu, idx, pmc_count);
a1ef58f4 1031 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
ee06094f 1032 cpu, idx, prev_left);
241771ef 1033 }
cdd6c482 1034 for (idx = 0; idx < x86_pmu.num_events_fixed; idx++) {
2f18d1e8
IM
1035 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1036
a1ef58f4 1037 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
2f18d1e8
IM
1038 cpu, idx, pmc_count);
1039 }
5bb9efe3 1040 local_irq_restore(flags);
241771ef
IM
1041}
1042
d76a0812 1043static void x86_pmu_stop(struct perf_event *event)
241771ef 1044{
d76a0812 1045 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
cdd6c482 1046 struct hw_perf_event *hwc = &event->hw;
2e841873 1047 int idx = hwc->idx;
241771ef 1048
09534238
RR
1049 /*
1050 * Must be done before we disable, otherwise the nmi handler
1051 * could reenable again:
1052 */
43f6201a 1053 clear_bit(idx, cpuc->active_mask);
d4369891 1054 x86_pmu.disable(hwc, idx);
241771ef 1055
ee06094f 1056 /*
cdd6c482 1057 * Drain the remaining delta count out of a event
ee06094f
IM
1058 * that we are disabling:
1059 */
cdd6c482 1060 x86_perf_event_update(event, hwc, idx);
30dd568c 1061
cdd6c482 1062 cpuc->events[idx] = NULL;
2e841873
PZ
1063}
1064
1065static void x86_pmu_disable(struct perf_event *event)
1066{
1067 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1068 int i;
1069
d76a0812 1070 x86_pmu_stop(event);
194002b2 1071
1da53e02
SE
1072 for (i = 0; i < cpuc->n_events; i++) {
1073 if (event == cpuc->event_list[i]) {
1074
1075 if (x86_pmu.put_event_constraints)
1076 x86_pmu.put_event_constraints(cpuc, event);
1077
1078 while (++i < cpuc->n_events)
1079 cpuc->event_list[i-1] = cpuc->event_list[i];
1080
1081 --cpuc->n_events;
6c9687ab 1082 break;
1da53e02
SE
1083 }
1084 }
cdd6c482 1085 perf_event_update_userpage(event);
241771ef
IM
1086}
1087
8c48e444 1088static int x86_pmu_handle_irq(struct pt_regs *regs)
a29aa8a7 1089{
df1a132b 1090 struct perf_sample_data data;
cdd6c482
IM
1091 struct cpu_hw_events *cpuc;
1092 struct perf_event *event;
1093 struct hw_perf_event *hwc;
11d1578f 1094 int idx, handled = 0;
9029a5e3
IM
1095 u64 val;
1096
df1a132b 1097 data.addr = 0;
5e855db5 1098 data.raw = NULL;
df1a132b 1099
cdd6c482 1100 cpuc = &__get_cpu_var(cpu_hw_events);
962bf7a6 1101
cdd6c482 1102 for (idx = 0; idx < x86_pmu.num_events; idx++) {
43f6201a 1103 if (!test_bit(idx, cpuc->active_mask))
a29aa8a7 1104 continue;
962bf7a6 1105
cdd6c482
IM
1106 event = cpuc->events[idx];
1107 hwc = &event->hw;
a4016a79 1108
cdd6c482
IM
1109 val = x86_perf_event_update(event, hwc, idx);
1110 if (val & (1ULL << (x86_pmu.event_bits - 1)))
48e22d56 1111 continue;
962bf7a6 1112
9e350de3 1113 /*
cdd6c482 1114 * event overflow
9e350de3
PZ
1115 */
1116 handled = 1;
cdd6c482 1117 data.period = event->hw.last_period;
9e350de3 1118
cdd6c482 1119 if (!x86_perf_event_set_period(event, hwc, idx))
e4abb5d4
PZ
1120 continue;
1121
cdd6c482 1122 if (perf_event_overflow(event, 1, &data, regs))
8c48e444 1123 x86_pmu.disable(hwc, idx);
a29aa8a7 1124 }
962bf7a6 1125
9e350de3
PZ
1126 if (handled)
1127 inc_irq_stat(apic_perf_irqs);
1128
a29aa8a7
RR
1129 return handled;
1130}
39d81eab 1131
b6276f35
PZ
1132void smp_perf_pending_interrupt(struct pt_regs *regs)
1133{
1134 irq_enter();
1135 ack_APIC_irq();
1136 inc_irq_stat(apic_pending_irqs);
cdd6c482 1137 perf_event_do_pending();
b6276f35
PZ
1138 irq_exit();
1139}
1140
cdd6c482 1141void set_perf_event_pending(void)
b6276f35 1142{
04da8a43 1143#ifdef CONFIG_X86_LOCAL_APIC
7d428966
PZ
1144 if (!x86_pmu.apic || !x86_pmu_initialized())
1145 return;
1146
b6276f35 1147 apic->send_IPI_self(LOCAL_PENDING_VECTOR);
04da8a43 1148#endif
b6276f35
PZ
1149}
1150
cdd6c482 1151void perf_events_lapic_init(void)
241771ef 1152{
04da8a43
IM
1153#ifdef CONFIG_X86_LOCAL_APIC
1154 if (!x86_pmu.apic || !x86_pmu_initialized())
241771ef 1155 return;
85cf9dba 1156
241771ef 1157 /*
c323d95f 1158 * Always use NMI for PMU
241771ef 1159 */
c323d95f 1160 apic_write(APIC_LVTPC, APIC_DM_NMI);
04da8a43 1161#endif
241771ef
IM
1162}
1163
1164static int __kprobes
cdd6c482 1165perf_event_nmi_handler(struct notifier_block *self,
241771ef
IM
1166 unsigned long cmd, void *__args)
1167{
1168 struct die_args *args = __args;
1169 struct pt_regs *regs;
b0f3f28e 1170
cdd6c482 1171 if (!atomic_read(&active_events))
63a809a2
PZ
1172 return NOTIFY_DONE;
1173
b0f3f28e
PZ
1174 switch (cmd) {
1175 case DIE_NMI:
1176 case DIE_NMI_IPI:
1177 break;
241771ef 1178
b0f3f28e 1179 default:
241771ef 1180 return NOTIFY_DONE;
b0f3f28e 1181 }
241771ef
IM
1182
1183 regs = args->regs;
1184
04da8a43 1185#ifdef CONFIG_X86_LOCAL_APIC
241771ef 1186 apic_write(APIC_LVTPC, APIC_DM_NMI);
04da8a43 1187#endif
a4016a79
PZ
1188 /*
1189 * Can't rely on the handled return value to say it was our NMI, two
cdd6c482 1190 * events could trigger 'simultaneously' raising two back-to-back NMIs.
a4016a79
PZ
1191 *
1192 * If the first NMI handles both, the latter will be empty and daze
1193 * the CPU.
1194 */
a3288106 1195 x86_pmu.handle_irq(regs);
241771ef 1196
a4016a79 1197 return NOTIFY_STOP;
241771ef
IM
1198}
1199
f22f54f4
PZ
1200static __read_mostly struct notifier_block perf_event_nmi_notifier = {
1201 .notifier_call = perf_event_nmi_handler,
1202 .next = NULL,
1203 .priority = 1
1204};
1205
63b14649 1206static struct event_constraint unconstrained;
38331f62 1207static struct event_constraint emptyconstraint;
63b14649 1208
63b14649 1209static struct event_constraint *
f22f54f4 1210x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1da53e02 1211{
63b14649 1212 struct event_constraint *c;
1da53e02 1213
1da53e02
SE
1214 if (x86_pmu.event_constraints) {
1215 for_each_event_constraint(c, x86_pmu.event_constraints) {
63b14649
PZ
1216 if ((event->hw.config & c->cmask) == c->code)
1217 return c;
1da53e02
SE
1218 }
1219 }
63b14649
PZ
1220
1221 return &unconstrained;
1da53e02
SE
1222}
1223
1da53e02 1224static int x86_event_sched_in(struct perf_event *event,
6e37738a 1225 struct perf_cpu_context *cpuctx)
1da53e02
SE
1226{
1227 int ret = 0;
1228
1229 event->state = PERF_EVENT_STATE_ACTIVE;
6e37738a 1230 event->oncpu = smp_processor_id();
1da53e02
SE
1231 event->tstamp_running += event->ctx->time - event->tstamp_stopped;
1232
1233 if (!is_x86_event(event))
1234 ret = event->pmu->enable(event);
1235
1236 if (!ret && !is_software_event(event))
1237 cpuctx->active_oncpu++;
1238
1239 if (!ret && event->attr.exclusive)
1240 cpuctx->exclusive = 1;
1241
1242 return ret;
1243}
1244
1245static void x86_event_sched_out(struct perf_event *event,
6e37738a 1246 struct perf_cpu_context *cpuctx)
1da53e02
SE
1247{
1248 event->state = PERF_EVENT_STATE_INACTIVE;
1249 event->oncpu = -1;
1250
1251 if (!is_x86_event(event))
1252 event->pmu->disable(event);
1253
1254 event->tstamp_running -= event->ctx->time - event->tstamp_stopped;
1255
1256 if (!is_software_event(event))
1257 cpuctx->active_oncpu--;
1258
1259 if (event->attr.exclusive || !cpuctx->active_oncpu)
1260 cpuctx->exclusive = 0;
1261}
1262
1263/*
1264 * Called to enable a whole group of events.
1265 * Returns 1 if the group was enabled, or -EAGAIN if it could not be.
1266 * Assumes the caller has disabled interrupts and has
1267 * frozen the PMU with hw_perf_save_disable.
1268 *
1269 * called with PMU disabled. If successful and return value 1,
1270 * then guaranteed to call perf_enable() and hw_perf_enable()
1271 */
1272int hw_perf_group_sched_in(struct perf_event *leader,
1273 struct perf_cpu_context *cpuctx,
6e37738a 1274 struct perf_event_context *ctx)
1da53e02 1275{
6e37738a 1276 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1da53e02
SE
1277 struct perf_event *sub;
1278 int assign[X86_PMC_IDX_MAX];
1279 int n0, n1, ret;
1280
1281 /* n0 = total number of events */
1282 n0 = collect_events(cpuc, leader, true);
1283 if (n0 < 0)
1284 return n0;
1285
1286 ret = x86_schedule_events(cpuc, n0, assign);
1287 if (ret)
1288 return ret;
1289
6e37738a 1290 ret = x86_event_sched_in(leader, cpuctx);
1da53e02
SE
1291 if (ret)
1292 return ret;
1293
1294 n1 = 1;
1295 list_for_each_entry(sub, &leader->sibling_list, group_entry) {
8113070d 1296 if (sub->state > PERF_EVENT_STATE_OFF) {
6e37738a 1297 ret = x86_event_sched_in(sub, cpuctx);
1da53e02
SE
1298 if (ret)
1299 goto undo;
1300 ++n1;
1301 }
1302 }
1303 /*
1304 * copy new assignment, now we know it is possible
1305 * will be used by hw_perf_enable()
1306 */
1307 memcpy(cpuc->assign, assign, n0*sizeof(int));
1308
1309 cpuc->n_events = n0;
1310 cpuc->n_added = n1;
1311 ctx->nr_active += n1;
1312
1313 /*
1314 * 1 means successful and events are active
1315 * This is not quite true because we defer
1316 * actual activation until hw_perf_enable() but
1317 * this way we* ensure caller won't try to enable
1318 * individual events
1319 */
1320 return 1;
1321undo:
6e37738a 1322 x86_event_sched_out(leader, cpuctx);
1da53e02
SE
1323 n0 = 1;
1324 list_for_each_entry(sub, &leader->sibling_list, group_entry) {
1325 if (sub->state == PERF_EVENT_STATE_ACTIVE) {
6e37738a 1326 x86_event_sched_out(sub, cpuctx);
1da53e02
SE
1327 if (++n0 == n1)
1328 break;
1329 }
1330 }
1331 return ret;
1332}
1333
f22f54f4
PZ
1334#include "perf_event_amd.c"
1335#include "perf_event_p6.c"
1336#include "perf_event_intel.c"
f87ad35d 1337
12558038
CG
1338static void __init pmu_check_apic(void)
1339{
1340 if (cpu_has_apic)
1341 return;
1342
1343 x86_pmu.apic = 0;
1344 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1345 pr_info("no hardware sampling interrupt available.\n");
1346}
1347
cdd6c482 1348void __init init_hw_perf_events(void)
b56a3802 1349{
72eae04d
RR
1350 int err;
1351
cdd6c482 1352 pr_info("Performance Events: ");
1123e3ad 1353
b56a3802
JSR
1354 switch (boot_cpu_data.x86_vendor) {
1355 case X86_VENDOR_INTEL:
72eae04d 1356 err = intel_pmu_init();
b56a3802 1357 break;
f87ad35d 1358 case X86_VENDOR_AMD:
72eae04d 1359 err = amd_pmu_init();
f87ad35d 1360 break;
4138960a
RR
1361 default:
1362 return;
b56a3802 1363 }
1123e3ad 1364 if (err != 0) {
cdd6c482 1365 pr_cont("no PMU driver, software events only.\n");
b56a3802 1366 return;
1123e3ad 1367 }
b56a3802 1368
12558038
CG
1369 pmu_check_apic();
1370
1123e3ad 1371 pr_cont("%s PMU driver.\n", x86_pmu.name);
faa28ae0 1372
cdd6c482
IM
1373 if (x86_pmu.num_events > X86_PMC_MAX_GENERIC) {
1374 WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1375 x86_pmu.num_events, X86_PMC_MAX_GENERIC);
1376 x86_pmu.num_events = X86_PMC_MAX_GENERIC;
241771ef 1377 }
cdd6c482
IM
1378 perf_event_mask = (1 << x86_pmu.num_events) - 1;
1379 perf_max_events = x86_pmu.num_events;
241771ef 1380
cdd6c482
IM
1381 if (x86_pmu.num_events_fixed > X86_PMC_MAX_FIXED) {
1382 WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1383 x86_pmu.num_events_fixed, X86_PMC_MAX_FIXED);
1384 x86_pmu.num_events_fixed = X86_PMC_MAX_FIXED;
703e937c 1385 }
862a1a5f 1386
cdd6c482
IM
1387 perf_event_mask |=
1388 ((1LL << x86_pmu.num_events_fixed)-1) << X86_PMC_IDX_FIXED;
1389 x86_pmu.intel_ctrl = perf_event_mask;
241771ef 1390
cdd6c482
IM
1391 perf_events_lapic_init();
1392 register_die_notifier(&perf_event_nmi_notifier);
1123e3ad 1393
63b14649 1394 unconstrained = (struct event_constraint)
fce877e3
PZ
1395 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_events) - 1,
1396 0, x86_pmu.num_events);
63b14649 1397
57c0c15b
IM
1398 pr_info("... version: %d\n", x86_pmu.version);
1399 pr_info("... bit width: %d\n", x86_pmu.event_bits);
1400 pr_info("... generic registers: %d\n", x86_pmu.num_events);
1401 pr_info("... value mask: %016Lx\n", x86_pmu.event_mask);
1402 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
1403 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_events_fixed);
1404 pr_info("... event mask: %016Lx\n", perf_event_mask);
241771ef 1405}
621a01ea 1406
cdd6c482 1407static inline void x86_pmu_read(struct perf_event *event)
ee06094f 1408{
cdd6c482 1409 x86_perf_event_update(event, &event->hw, event->hw.idx);
ee06094f
IM
1410}
1411
4aeb0b42
RR
1412static const struct pmu pmu = {
1413 .enable = x86_pmu_enable,
1414 .disable = x86_pmu_disable,
d76a0812
SE
1415 .start = x86_pmu_start,
1416 .stop = x86_pmu_stop,
4aeb0b42 1417 .read = x86_pmu_read,
a78ac325 1418 .unthrottle = x86_pmu_unthrottle,
621a01ea
IM
1419};
1420
1da53e02
SE
1421/*
1422 * validate a single event group
1423 *
1424 * validation include:
184f412c
IM
1425 * - check events are compatible which each other
1426 * - events do not compete for the same counter
1427 * - number of events <= number of counters
1da53e02
SE
1428 *
1429 * validation ensures the group can be loaded onto the
1430 * PMU if it was the only group available.
1431 */
fe9081cc
PZ
1432static int validate_group(struct perf_event *event)
1433{
1da53e02 1434 struct perf_event *leader = event->group_leader;
502568d5
PZ
1435 struct cpu_hw_events *fake_cpuc;
1436 int ret, n;
fe9081cc 1437
502568d5
PZ
1438 ret = -ENOMEM;
1439 fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
1440 if (!fake_cpuc)
1441 goto out;
fe9081cc 1442
1da53e02
SE
1443 /*
1444 * the event is not yet connected with its
1445 * siblings therefore we must first collect
1446 * existing siblings, then add the new event
1447 * before we can simulate the scheduling
1448 */
502568d5
PZ
1449 ret = -ENOSPC;
1450 n = collect_events(fake_cpuc, leader, true);
1da53e02 1451 if (n < 0)
502568d5 1452 goto out_free;
fe9081cc 1453
502568d5
PZ
1454 fake_cpuc->n_events = n;
1455 n = collect_events(fake_cpuc, event, false);
1da53e02 1456 if (n < 0)
502568d5 1457 goto out_free;
fe9081cc 1458
502568d5 1459 fake_cpuc->n_events = n;
1da53e02 1460
502568d5
PZ
1461 ret = x86_schedule_events(fake_cpuc, n, NULL);
1462
1463out_free:
1464 kfree(fake_cpuc);
1465out:
1466 return ret;
fe9081cc
PZ
1467}
1468
cdd6c482 1469const struct pmu *hw_perf_event_init(struct perf_event *event)
621a01ea 1470{
8113070d 1471 const struct pmu *tmp;
621a01ea
IM
1472 int err;
1473
cdd6c482 1474 err = __hw_perf_event_init(event);
fe9081cc 1475 if (!err) {
8113070d
SE
1476 /*
1477 * we temporarily connect event to its pmu
1478 * such that validate_group() can classify
1479 * it as an x86 event using is_x86_event()
1480 */
1481 tmp = event->pmu;
1482 event->pmu = &pmu;
1483
fe9081cc
PZ
1484 if (event->group_leader != event)
1485 err = validate_group(event);
8113070d
SE
1486
1487 event->pmu = tmp;
fe9081cc 1488 }
a1792cda 1489 if (err) {
cdd6c482
IM
1490 if (event->destroy)
1491 event->destroy(event);
9ea98e19 1492 return ERR_PTR(err);
a1792cda 1493 }
621a01ea 1494
4aeb0b42 1495 return &pmu;
621a01ea 1496}
d7d59fb3
PZ
1497
1498/*
1499 * callchain support
1500 */
1501
1502static inline
f9188e02 1503void callchain_store(struct perf_callchain_entry *entry, u64 ip)
d7d59fb3 1504{
f9188e02 1505 if (entry->nr < PERF_MAX_STACK_DEPTH)
d7d59fb3
PZ
1506 entry->ip[entry->nr++] = ip;
1507}
1508
245b2e70
TH
1509static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_irq_entry);
1510static DEFINE_PER_CPU(struct perf_callchain_entry, pmc_nmi_entry);
d7d59fb3
PZ
1511
1512
1513static void
1514backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
1515{
1516 /* Ignore warnings */
1517}
1518
1519static void backtrace_warning(void *data, char *msg)
1520{
1521 /* Ignore warnings */
1522}
1523
1524static int backtrace_stack(void *data, char *name)
1525{
038e836e 1526 return 0;
d7d59fb3
PZ
1527}
1528
1529static void backtrace_address(void *data, unsigned long addr, int reliable)
1530{
1531 struct perf_callchain_entry *entry = data;
1532
1533 if (reliable)
1534 callchain_store(entry, addr);
1535}
1536
1537static const struct stacktrace_ops backtrace_ops = {
1538 .warning = backtrace_warning,
1539 .warning_symbol = backtrace_warning_symbol,
1540 .stack = backtrace_stack,
1541 .address = backtrace_address,
06d65bda 1542 .walk_stack = print_context_stack_bp,
d7d59fb3
PZ
1543};
1544
038e836e
IM
1545#include "../dumpstack.h"
1546
d7d59fb3
PZ
1547static void
1548perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
1549{
f9188e02 1550 callchain_store(entry, PERF_CONTEXT_KERNEL);
038e836e 1551 callchain_store(entry, regs->ip);
d7d59fb3 1552
48b5ba9c 1553 dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
d7d59fb3
PZ
1554}
1555
74193ef0
PZ
1556/*
1557 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
1558 */
1559static unsigned long
1560copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
d7d59fb3 1561{
74193ef0
PZ
1562 unsigned long offset, addr = (unsigned long)from;
1563 int type = in_nmi() ? KM_NMI : KM_IRQ0;
1564 unsigned long size, len = 0;
1565 struct page *page;
1566 void *map;
d7d59fb3
PZ
1567 int ret;
1568
74193ef0
PZ
1569 do {
1570 ret = __get_user_pages_fast(addr, 1, 0, &page);
1571 if (!ret)
1572 break;
d7d59fb3 1573
74193ef0
PZ
1574 offset = addr & (PAGE_SIZE - 1);
1575 size = min(PAGE_SIZE - offset, n - len);
d7d59fb3 1576
74193ef0
PZ
1577 map = kmap_atomic(page, type);
1578 memcpy(to, map+offset, size);
1579 kunmap_atomic(map, type);
1580 put_page(page);
1581
1582 len += size;
1583 to += size;
1584 addr += size;
1585
1586 } while (len < n);
1587
1588 return len;
1589}
1590
1591static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
1592{
1593 unsigned long bytes;
1594
1595 bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));
1596
1597 return bytes == sizeof(*frame);
d7d59fb3
PZ
1598}
1599
1600static void
1601perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
1602{
1603 struct stack_frame frame;
1604 const void __user *fp;
1605
5a6cec3a
IM
1606 if (!user_mode(regs))
1607 regs = task_pt_regs(current);
1608
74193ef0 1609 fp = (void __user *)regs->bp;
d7d59fb3 1610
f9188e02 1611 callchain_store(entry, PERF_CONTEXT_USER);
d7d59fb3
PZ
1612 callchain_store(entry, regs->ip);
1613
f9188e02 1614 while (entry->nr < PERF_MAX_STACK_DEPTH) {
038e836e 1615 frame.next_frame = NULL;
d7d59fb3
PZ
1616 frame.return_address = 0;
1617
1618 if (!copy_stack_frame(fp, &frame))
1619 break;
1620
5a6cec3a 1621 if ((unsigned long)fp < regs->sp)
d7d59fb3
PZ
1622 break;
1623
1624 callchain_store(entry, frame.return_address);
038e836e 1625 fp = frame.next_frame;
d7d59fb3
PZ
1626 }
1627}
1628
1629static void
1630perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
1631{
1632 int is_user;
1633
1634 if (!regs)
1635 return;
1636
1637 is_user = user_mode(regs);
1638
d7d59fb3
PZ
1639 if (is_user && current->state != TASK_RUNNING)
1640 return;
1641
1642 if (!is_user)
1643 perf_callchain_kernel(regs, entry);
1644
1645 if (current->mm)
1646 perf_callchain_user(regs, entry);
1647}
1648
1649struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
1650{
1651 struct perf_callchain_entry *entry;
1652
1653 if (in_nmi())
245b2e70 1654 entry = &__get_cpu_var(pmc_nmi_entry);
d7d59fb3 1655 else
245b2e70 1656 entry = &__get_cpu_var(pmc_irq_entry);
d7d59fb3
PZ
1657
1658 entry->nr = 0;
1659
1660 perf_do_callchain(regs, entry);
1661
1662 return entry;
1663}
30dd568c 1664
cdd6c482 1665void hw_perf_event_setup_online(int cpu)
30dd568c
MM
1666{
1667 init_debug_store_on_cpu(cpu);
38331f62
SE
1668
1669 switch (boot_cpu_data.x86_vendor) {
1670 case X86_VENDOR_AMD:
1671 amd_pmu_cpu_online(cpu);
1672 break;
1673 default:
1674 return;
1675 }
1676}
1677
1678void hw_perf_event_setup_offline(int cpu)
1679{
1680 init_debug_store_on_cpu(cpu);
1681
1682 switch (boot_cpu_data.x86_vendor) {
1683 case X86_VENDOR_AMD:
1684 amd_pmu_cpu_offline(cpu);
1685 break;
1686 default:
1687 return;
1688 }
30dd568c 1689}