]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/x2apic_uv_x.c
x86_64 SGI UV: Fix writes to led registers on remote uv hubs.
[net-next-2.6.git] / arch / x86 / kernel / apic / x2apic_uv_x.c
CommitLineData
ac23d4ee
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV APIC functions (note: not an Intel compatible APIC)
7 *
9f5314fb 8 * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
ac23d4ee 9 */
ac23d4ee 10#include <linux/cpumask.h>
0b1da1c8
IM
11#include <linux/hardirq.h>
12#include <linux/proc_fs.h>
13#include <linux/threads.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
ac23d4ee 16#include <linux/string.h>
ac23d4ee 17#include <linux/ctype.h>
ac23d4ee 18#include <linux/sched.h>
7f1baa06 19#include <linux/timer.h>
0b1da1c8
IM
20#include <linux/cpu.h>
21#include <linux/init.h>
27229ca6 22#include <linux/io.h>
0b1da1c8 23
ac23d4ee
JS
24#include <asm/uv/uv_mmrs.h>
25#include <asm/uv/uv_hub.h>
0b1da1c8
IM
26#include <asm/current.h>
27#include <asm/pgtable.h>
7019cc2d 28#include <asm/uv/bios.h>
0b1da1c8
IM
29#include <asm/uv/uv.h>
30#include <asm/apic.h>
31#include <asm/ipi.h>
32#include <asm/smp.h>
fd12a0d6 33#include <asm/x86_init.h>
ac23d4ee 34
510b3725
YL
35DEFINE_PER_CPU(int, x2apic_extra_bits);
36
1b9b89e7 37static enum uv_system_type uv_system_type;
fd12a0d6
JS
38static u64 gru_start_paddr, gru_end_paddr;
39
eb41c8be 40static inline bool is_GRU_range(u64 start, u64 end)
fd12a0d6 41{
ccef0864 42 return start >= gru_start_paddr && end <= gru_end_paddr;
fd12a0d6
JS
43}
44
eb41c8be 45static bool uv_is_untracked_pat_range(u64 start, u64 end)
fd12a0d6
JS
46{
47 return is_ISA_range(start, end) || is_GRU_range(start, end);
48}
1b9b89e7 49
27229ca6
JS
50static int early_get_nodeid(void)
51{
52 union uvh_node_id_u node_id;
53 unsigned long *mmr;
54
55 mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
56 node_id.v = *mmr;
57 early_iounmap(mmr, sizeof(*mmr));
58 return node_id.s.node_id;
59}
60
52459ab9 61static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7
YL
62{
63 if (!strcmp(oem_id, "SGI")) {
fd12a0d6 64 x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
1b9b89e7
YL
65 if (!strcmp(oem_table_id, "UVL"))
66 uv_system_type = UV_LEGACY_APIC;
67 else if (!strcmp(oem_table_id, "UVX"))
68 uv_system_type = UV_X2APIC;
69 else if (!strcmp(oem_table_id, "UVH")) {
27229ca6
JS
70 __get_cpu_var(x2apic_extra_bits) =
71 early_get_nodeid() << (UV_APIC_PNODE_SHIFT - 1);
1b9b89e7
YL
72 uv_system_type = UV_NON_UNIQUE_APIC;
73 return 1;
74 }
75 }
76 return 0;
77}
78
79enum uv_system_type get_uv_system_type(void)
80{
81 return uv_system_type;
82}
83
84int is_uv_system(void)
85{
86 return uv_system_type != UV_NONE;
87}
8067794b 88EXPORT_SYMBOL_GPL(is_uv_system);
1b9b89e7 89
ac23d4ee
JS
90DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
91EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
92
93struct uv_blade_info *uv_blade_info;
94EXPORT_SYMBOL_GPL(uv_blade_info);
95
96short *uv_node_to_blade;
97EXPORT_SYMBOL_GPL(uv_node_to_blade);
98
99short *uv_cpu_to_blade;
100EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
101
102short uv_possible_blades;
103EXPORT_SYMBOL_GPL(uv_possible_blades);
104
7019cc2d
RA
105unsigned long sn_rtc_cycles_per_second;
106EXPORT_SYMBOL(sn_rtc_cycles_per_second);
107
ac23d4ee
JS
108/* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
109
bcda016e 110static const struct cpumask *uv_target_cpus(void)
ac23d4ee 111{
bcda016e 112 return cpumask_of(0);
ac23d4ee
JS
113}
114
bcda016e 115static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
ac23d4ee 116{
bcda016e
MT
117 cpumask_clear(retmask);
118 cpumask_set_cpu(cpu, retmask);
ac23d4ee
JS
119}
120
667c5296 121static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
ac23d4ee 122{
0b1da1c8 123#ifdef CONFIG_SMP
ac23d4ee 124 unsigned long val;
9f5314fb 125 int pnode;
ac23d4ee 126
9f5314fb 127 pnode = uv_apicid_to_pnode(phys_apicid);
ac23d4ee
JS
128 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
129 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 130 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 131 APIC_DM_INIT;
9f5314fb 132 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
34d05591
JS
133 mdelay(10);
134
135 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
136 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 137 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 138 APIC_DM_STARTUP;
9f5314fb 139 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
2b6163bf
YL
140
141 atomic_set(&init_deasserted, 1);
0b1da1c8 142#endif
ac23d4ee
JS
143 return 0;
144}
145
146static void uv_send_IPI_one(int cpu, int vector)
147{
66666e50 148 unsigned long apicid;
9f5314fb 149 int pnode;
ac23d4ee 150
1e0b5d00 151 apicid = per_cpu(x86_cpu_to_apicid, cpu);
9f5314fb 152 pnode = uv_apicid_to_pnode(apicid);
66666e50 153 uv_hub_send_ipi(pnode, apicid, vector);
ac23d4ee
JS
154}
155
bcda016e 156static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
ac23d4ee
JS
157{
158 unsigned int cpu;
159
bcda016e 160 for_each_cpu(cpu, mask)
e7986739
MT
161 uv_send_IPI_one(cpu, vector);
162}
163
bcda016e 164static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
e7986739 165{
e7986739 166 unsigned int this_cpu = smp_processor_id();
dac5f412 167 unsigned int cpu;
e7986739 168
dac5f412 169 for_each_cpu(cpu, mask) {
e7986739 170 if (cpu != this_cpu)
ac23d4ee 171 uv_send_IPI_one(cpu, vector);
dac5f412 172 }
ac23d4ee
JS
173}
174
175static void uv_send_IPI_allbutself(int vector)
176{
e7986739 177 unsigned int this_cpu = smp_processor_id();
dac5f412 178 unsigned int cpu;
ac23d4ee 179
dac5f412 180 for_each_online_cpu(cpu) {
e7986739
MT
181 if (cpu != this_cpu)
182 uv_send_IPI_one(cpu, vector);
dac5f412 183 }
ac23d4ee
JS
184}
185
186static void uv_send_IPI_all(int vector)
187{
bcda016e 188 uv_send_IPI_mask(cpu_online_mask, vector);
ac23d4ee
JS
189}
190
191static int uv_apic_id_registered(void)
192{
193 return 1;
194}
195
277d1f58 196static void uv_init_apic_ldr(void)
5c520a67
SS
197{
198}
199
bcda016e 200static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
ac23d4ee 201{
ac23d4ee
JS
202 /*
203 * We're using fixed IRQ delivery, can only return one phys APIC ID.
204 * May as well be the first.
205 */
debccb3e
IM
206 int cpu = cpumask_first(cpumask);
207
247bc6ca 208 if ((unsigned)cpu < nr_cpu_ids)
ac23d4ee
JS
209 return per_cpu(x86_cpu_to_apicid, cpu);
210 else
211 return BAD_APICID;
212}
213
debccb3e
IM
214static unsigned int
215uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
216 const struct cpumask *andmask)
95d313cf
MT
217{
218 int cpu;
219
220 /*
221 * We're using fixed IRQ delivery, can only return one phys APIC ID.
222 * May as well be the first.
223 */
debccb3e 224 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
225 if (cpumask_test_cpu(cpu, cpu_online_mask))
226 break;
debccb3e 227 }
18374d89 228 return per_cpu(x86_cpu_to_apicid, cpu);
95d313cf
MT
229}
230
ca6c8ed4 231static unsigned int x2apic_get_apic_id(unsigned long x)
0c81c746
SS
232{
233 unsigned int id;
234
235 WARN_ON(preemptible() && num_online_cpus() > 1);
f910a9dc 236 id = x | __get_cpu_var(x2apic_extra_bits);
0c81c746
SS
237
238 return id;
239}
240
1b9b89e7 241static unsigned long set_apic_id(unsigned int id)
f910a9dc
YL
242{
243 unsigned long x;
244
245 /* maskout x2apic_extra_bits ? */
246 x = id;
247 return x;
248}
249
250static unsigned int uv_read_apic_id(void)
251{
252
ca6c8ed4 253 return x2apic_get_apic_id(apic_read(APIC_ID));
f910a9dc
YL
254}
255
d4c9a9f3 256static int uv_phys_pkg_id(int initial_apicid, int index_msb)
ac23d4ee 257{
0c81c746 258 return uv_read_apic_id() >> index_msb;
ac23d4ee
JS
259}
260
ac23d4ee
JS
261static void uv_send_IPI_self(int vector)
262{
263 apic_write(APIC_SELF_IPI, vector);
264}
ac23d4ee 265
52459ab9 266struct apic __refdata apic_x2apic_uv_x = {
c7967329
IM
267
268 .name = "UV large system",
269 .probe = NULL,
270 .acpi_madt_oem_check = uv_acpi_madt_oem_check,
271 .apic_id_registered = uv_apic_id_registered,
272
f8987a10 273 .irq_delivery_mode = dest_Fixed,
c5997fa8 274 .irq_dest_mode = 0, /* physical */
c7967329
IM
275
276 .target_cpus = uv_target_cpus,
08125d3e 277 .disable_esr = 0,
bdb1a9b6 278 .dest_logical = APIC_DEST_LOGICAL,
c7967329
IM
279 .check_apicid_used = NULL,
280 .check_apicid_present = NULL,
281
c7967329
IM
282 .vector_allocation_domain = uv_vector_allocation_domain,
283 .init_apic_ldr = uv_init_apic_ldr,
284
285 .ioapic_phys_id_map = NULL,
286 .setup_apic_routing = NULL,
287 .multi_timer_check = NULL,
288 .apicid_to_node = NULL,
289 .cpu_to_logical_apicid = NULL,
a21769a4 290 .cpu_present_to_apicid = default_cpu_present_to_apicid,
c7967329
IM
291 .apicid_to_cpu_present = NULL,
292 .setup_portio_remap = NULL,
a27a6210 293 .check_phys_apicid_present = default_check_phys_apicid_present,
c7967329 294 .enable_apic_mode = NULL,
d4c9a9f3 295 .phys_pkg_id = uv_phys_pkg_id,
c7967329
IM
296 .mps_oem_check = NULL,
297
ca6c8ed4 298 .get_apic_id = x2apic_get_apic_id,
c7967329
IM
299 .set_apic_id = set_apic_id,
300 .apic_id_mask = 0xFFFFFFFFu,
301
302 .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
303 .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
304
305 .send_IPI_mask = uv_send_IPI_mask,
306 .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
307 .send_IPI_allbutself = uv_send_IPI_allbutself,
308 .send_IPI_all = uv_send_IPI_all,
309 .send_IPI_self = uv_send_IPI_self,
310
1f5bcabf 311 .wakeup_secondary_cpu = uv_wakeup_secondary,
abfa584c
IM
312 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
313 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
c7967329
IM
314 .wait_for_init_deassert = NULL,
315 .smp_callin_clear_local_apic = NULL,
c7967329 316 .inquire_remote_apic = NULL,
c1eeb2de
YL
317
318 .read = native_apic_msr_read,
319 .write = native_apic_msr_write,
320 .icr_read = native_x2apic_icr_read,
321 .icr_write = native_x2apic_icr_write,
322 .wait_icr_idle = native_x2apic_wait_icr_idle,
323 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
ac23d4ee
JS
324};
325
9f5314fb 326static __cpuinit void set_x2apic_extra_bits(int pnode)
ac23d4ee 327{
9f5314fb 328 __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
ac23d4ee
JS
329}
330
331/*
332 * Called on boot cpu.
333 */
9f5314fb
JS
334static __init int boot_pnode_to_blade(int pnode)
335{
336 int blade;
337
338 for (blade = 0; blade < uv_num_possible_blades(); blade++)
339 if (pnode == uv_blade_info[blade].pnode)
340 return blade;
341 BUG();
342}
343
344struct redir_addr {
345 unsigned long redirect;
346 unsigned long alias;
347};
348
349#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
350
351static __initdata struct redir_addr redir_addrs[] = {
352 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
353 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
354 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
355};
356
357static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
358{
359 union uvh_si_alias0_overlay_config_u alias;
360 union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
361 int i;
362
363 for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
364 alias.v = uv_read_local_mmr(redir_addrs[i].alias);
036ed8ba 365 if (alias.s.enable && alias.s.base == 0) {
9f5314fb
JS
366 *size = (1UL << alias.s.m_alias);
367 redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
368 *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
369 return;
370 }
371 }
036ed8ba 372 *base = *size = 0;
9f5314fb
JS
373}
374
83f5d894
JS
375enum map_type {map_wb, map_uc};
376
d2f904bb
JS
377static __init void map_high(char *id, unsigned long base, int shift,
378 int max_pnode, enum map_type map_type)
83f5d894
JS
379{
380 unsigned long bytes, paddr;
381
382 paddr = base << shift;
d2f904bb 383 bytes = (1UL << shift) * (max_pnode + 1);
83f5d894 384 printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
0b1da1c8 385 paddr + bytes);
83f5d894
JS
386 if (map_type == map_uc)
387 init_extra_mapping_uc(paddr, bytes);
388 else
389 init_extra_mapping_wb(paddr, bytes);
390
391}
392static __init void map_gru_high(int max_pnode)
393{
394 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
395 int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
396
397 gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
fd12a0d6 398 if (gru.s.enable) {
d2f904bb 399 map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
fd12a0d6
JS
400 gru_start_paddr = ((u64)gru.s.base << shift);
401 gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
402
403 }
83f5d894
JS
404}
405
daf7b9c9
JS
406static __init void map_mmr_high(int max_pnode)
407{
408 union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
409 int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
410
411 mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
412 if (mmr.s.enable)
413 map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
414}
415
83f5d894
JS
416static __init void map_mmioh_high(int max_pnode)
417{
418 union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
419 int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
420
421 mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
422 if (mmioh.s.enable)
d2f904bb 423 map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
83f5d894
JS
424}
425
918bc960
JS
426static __init void map_low_mmrs(void)
427{
428 init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
429 init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
430}
431
7019cc2d
RA
432static __init void uv_rtc_init(void)
433{
922402f1
RA
434 long status;
435 u64 ticks_per_sec;
7019cc2d 436
922402f1
RA
437 status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
438 &ticks_per_sec);
439 if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
7019cc2d
RA
440 printk(KERN_WARNING
441 "unable to determine platform RTC clock frequency, "
442 "guessing.\n");
443 /* BIOS gives wrong value for clock freq. so guess */
444 sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
445 } else
446 sn_rtc_cycles_per_second = ticks_per_sec;
447}
448
7f1baa06
MT
449/*
450 * percpu heartbeat timer
451 */
452static void uv_heartbeat(unsigned long ignored)
453{
454 struct timer_list *timer = &uv_hub_info->scir.timer;
455 unsigned char bits = uv_hub_info->scir.state;
456
457 /* flip heartbeat bit */
458 bits ^= SCIR_CPU_HEARTBEAT;
459
69a72a0e
MT
460 /* is this cpu idle? */
461 if (idle_cpu(raw_smp_processor_id()))
7f1baa06
MT
462 bits &= ~SCIR_CPU_ACTIVITY;
463 else
464 bits |= SCIR_CPU_ACTIVITY;
465
466 /* update system controller interface reg */
467 uv_set_scir_bits(bits);
468
469 /* enable next timer period */
5c333864 470 mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
7f1baa06
MT
471}
472
473static void __cpuinit uv_heartbeat_enable(int cpu)
474{
475 if (!uv_cpu_hub_info(cpu)->scir.enabled) {
476 struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
477
478 uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
479 setup_timer(timer, uv_heartbeat, cpu);
480 timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
481 add_timer_on(timer, cpu);
482 uv_cpu_hub_info(cpu)->scir.enabled = 1;
483 }
484
485 /* check boot cpu */
486 if (!uv_cpu_hub_info(0)->scir.enabled)
487 uv_heartbeat_enable(0);
488}
489
77be80e4 490#ifdef CONFIG_HOTPLUG_CPU
7f1baa06
MT
491static void __cpuinit uv_heartbeat_disable(int cpu)
492{
493 if (uv_cpu_hub_info(cpu)->scir.enabled) {
494 uv_cpu_hub_info(cpu)->scir.enabled = 0;
495 del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
496 }
497 uv_set_cpu_scir_bits(cpu, 0xff);
498}
499
7f1baa06
MT
500/*
501 * cpu hotplug notifier
502 */
503static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
504 unsigned long action, void *hcpu)
505{
506 long cpu = (long)hcpu;
507
508 switch (action) {
509 case CPU_ONLINE:
510 uv_heartbeat_enable(cpu);
511 break;
512 case CPU_DOWN_PREPARE:
513 uv_heartbeat_disable(cpu);
514 break;
515 default:
516 break;
517 }
518 return NOTIFY_OK;
519}
520
521static __init void uv_scir_register_cpu_notifier(void)
522{
523 hotcpu_notifier(uv_scir_cpu_notify, 0);
524}
525
526#else /* !CONFIG_HOTPLUG_CPU */
527
528static __init void uv_scir_register_cpu_notifier(void)
529{
530}
531
532static __init int uv_init_heartbeat(void)
533{
534 int cpu;
535
536 if (is_uv_system())
537 for_each_online_cpu(cpu)
538 uv_heartbeat_enable(cpu);
539 return 0;
540}
541
542late_initcall(uv_init_heartbeat);
543
544#endif /* !CONFIG_HOTPLUG_CPU */
545
8da077d6
JS
546/*
547 * Called on each cpu to initialize the per_cpu UV data area.
0b1da1c8 548 * FIXME: hotplug not supported yet
8da077d6
JS
549 */
550void __cpuinit uv_cpu_init(void)
551{
552 /* CPU 0 initilization will be done via uv_system_init. */
553 if (!uv_blade_info)
554 return;
555
556 uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
557
558 if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
559 set_x2apic_extra_bits(uv_hub_info->pnode);
560}
561
c4bd1fda
MS
562
563void __init uv_system_init(void)
ac23d4ee
JS
564{
565 union uvh_si_addr_map_config_u m_n_config;
9f5314fb
JS
566 union uvh_node_id_u node_id;
567 unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
568 int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
c4ed3f04 569 int gnode_extra, max_pnode = 0;
6a891a24
JS
570 unsigned long mmr_base, present, paddr;
571 unsigned short pnode_mask;
ac23d4ee 572
918bc960
JS
573 map_low_mmrs();
574
ac23d4ee 575 m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
9f5314fb
JS
576 m_val = m_n_config.s.m_skt;
577 n_val = m_n_config.s.n_skt;
ac23d4ee
JS
578 mmr_base =
579 uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
580 ~UV_MMR_ENABLE;
c4ed3f04
JS
581 pnode_mask = (1 << n_val) - 1;
582 node_id.v = uv_read_local_mmr(UVH_NODE_ID);
583 gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
584 gnode_upper = ((unsigned long)gnode_extra << m_val);
585 printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
586 n_val, m_val, gnode_upper, gnode_extra);
587
ac23d4ee
JS
588 printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
589
9f5314fb
JS
590 for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
591 uv_possible_blades +=
592 hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
ac23d4ee
JS
593 printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
594
595 bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
ef020ab0 596 uv_blade_info = kmalloc(bytes, GFP_KERNEL);
9a8709d4 597 BUG_ON(!uv_blade_info);
6c7184b7
JS
598 for (blade = 0; blade < uv_num_possible_blades(); blade++)
599 uv_blade_info[blade].memory_nid = -1;
ac23d4ee 600
9f5314fb
JS
601 get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
602
ac23d4ee 603 bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
ef020ab0 604 uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 605 BUG_ON(!uv_node_to_blade);
ac23d4ee
JS
606 memset(uv_node_to_blade, 255, bytes);
607
608 bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
ef020ab0 609 uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 610 BUG_ON(!uv_cpu_to_blade);
ac23d4ee
JS
611 memset(uv_cpu_to_blade, 255, bytes);
612
9f5314fb
JS
613 blade = 0;
614 for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
615 present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
616 for (j = 0; j < 64; j++) {
617 if (!test_bit(j, &present))
618 continue;
619 uv_blade_info[blade].pnode = (i * 64 + j);
620 uv_blade_info[blade].nr_possible_cpus = 0;
ac23d4ee 621 uv_blade_info[blade].nr_online_cpus = 0;
9f5314fb 622 blade++;
ac23d4ee 623 }
9f5314fb 624 }
ac23d4ee 625
7f594232 626 uv_bios_init();
922402f1 627 uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
b0f20989 628 &sn_coherency_id, &sn_region_size);
7019cc2d
RA
629 uv_rtc_init();
630
9f5314fb 631 for_each_present_cpu(cpu) {
9a7262a0
MT
632 int apicid = per_cpu(x86_cpu_to_apicid, cpu);
633
9f5314fb 634 nid = cpu_to_node(cpu);
9a7262a0 635 pnode = uv_apicid_to_pnode(apicid);
9f5314fb
JS
636 blade = boot_pnode_to_blade(pnode);
637 lcpu = uv_blade_info[blade].nr_possible_cpus;
638 uv_blade_info[blade].nr_possible_cpus++;
639
6c7184b7
JS
640 /* Any node on the blade, else will contain -1. */
641 uv_blade_info[blade].memory_nid = nid;
642
9f5314fb 643 uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
189f67c4 644 uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
9f5314fb 645 uv_cpu_hub_info(cpu)->m_val = m_val;
036ed8ba 646 uv_cpu_hub_info(cpu)->n_val = n_val;
ac23d4ee
JS
647 uv_cpu_hub_info(cpu)->numa_blade_id = blade;
648 uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
9f5314fb 649 uv_cpu_hub_info(cpu)->pnode = pnode;
6a891a24 650 uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
036ed8ba 651 uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
9f5314fb 652 uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
c4ed3f04 653 uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
ac23d4ee 654 uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
b0f20989 655 uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
9a7262a0 656 uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
ac23d4ee
JS
657 uv_node_to_blade[nid] = blade;
658 uv_cpu_to_blade[cpu] = blade;
83f5d894 659 max_pnode = max(pnode, max_pnode);
ac23d4ee 660
9a7262a0
MT
661 printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
662 cpu, apicid, pnode, nid, lcpu, blade);
ac23d4ee 663 }
83f5d894 664
6a891a24
JS
665 /* Add blade/pnode info for nodes without cpus */
666 for_each_online_node(nid) {
667 if (uv_node_to_blade[nid] >= 0)
668 continue;
669 paddr = node_start_pfn(nid) << PAGE_SHIFT;
fc61e663 670 paddr = uv_soc_phys_ram_to_gpa(paddr);
6a891a24
JS
671 pnode = (paddr >> m_val) & pnode_mask;
672 blade = boot_pnode_to_blade(pnode);
673 uv_node_to_blade[nid] = blade;
cc5e4fa1 674 max_pnode = max(pnode, max_pnode);
6a891a24
JS
675 }
676
83f5d894 677 map_gru_high(max_pnode);
daf7b9c9 678 map_mmr_high(max_pnode);
83f5d894 679 map_mmioh_high(max_pnode);
ac23d4ee 680
8da077d6 681 uv_cpu_init();
7f1baa06 682 uv_scir_register_cpu_notifier();
a3d732f9 683 proc_mkdir("sgi_uv", NULL);
ac23d4ee 684}