]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/x2apic_uv_x.c
x86: es7000, uv - use __cpuinit for kicking secondary cpus
[net-next-2.6.git] / arch / x86 / kernel / apic / x2apic_uv_x.c
CommitLineData
ac23d4ee
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV APIC functions (note: not an Intel compatible APIC)
7 *
9f5314fb 8 * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
ac23d4ee 9 */
ac23d4ee 10#include <linux/cpumask.h>
0b1da1c8
IM
11#include <linux/hardirq.h>
12#include <linux/proc_fs.h>
13#include <linux/threads.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
ac23d4ee 16#include <linux/string.h>
ac23d4ee 17#include <linux/ctype.h>
ac23d4ee 18#include <linux/sched.h>
7f1baa06 19#include <linux/timer.h>
0b1da1c8
IM
20#include <linux/cpu.h>
21#include <linux/init.h>
22
ac23d4ee
JS
23#include <asm/uv/uv_mmrs.h>
24#include <asm/uv/uv_hub.h>
0b1da1c8
IM
25#include <asm/current.h>
26#include <asm/pgtable.h>
7019cc2d 27#include <asm/uv/bios.h>
0b1da1c8
IM
28#include <asm/uv/uv.h>
29#include <asm/apic.h>
30#include <asm/ipi.h>
31#include <asm/smp.h>
ac23d4ee 32
510b3725
YL
33DEFINE_PER_CPU(int, x2apic_extra_bits);
34
1b9b89e7
YL
35static enum uv_system_type uv_system_type;
36
f8827c01 37static int uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7
YL
38{
39 if (!strcmp(oem_id, "SGI")) {
40 if (!strcmp(oem_table_id, "UVL"))
41 uv_system_type = UV_LEGACY_APIC;
42 else if (!strcmp(oem_table_id, "UVX"))
43 uv_system_type = UV_X2APIC;
44 else if (!strcmp(oem_table_id, "UVH")) {
45 uv_system_type = UV_NON_UNIQUE_APIC;
46 return 1;
47 }
48 }
49 return 0;
50}
51
52enum uv_system_type get_uv_system_type(void)
53{
54 return uv_system_type;
55}
56
57int is_uv_system(void)
58{
59 return uv_system_type != UV_NONE;
60}
8067794b 61EXPORT_SYMBOL_GPL(is_uv_system);
1b9b89e7 62
ac23d4ee
JS
63DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
64EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
65
66struct uv_blade_info *uv_blade_info;
67EXPORT_SYMBOL_GPL(uv_blade_info);
68
69short *uv_node_to_blade;
70EXPORT_SYMBOL_GPL(uv_node_to_blade);
71
72short *uv_cpu_to_blade;
73EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
74
75short uv_possible_blades;
76EXPORT_SYMBOL_GPL(uv_possible_blades);
77
7019cc2d
RA
78unsigned long sn_rtc_cycles_per_second;
79EXPORT_SYMBOL(sn_rtc_cycles_per_second);
80
ac23d4ee
JS
81/* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
82
bcda016e 83static const struct cpumask *uv_target_cpus(void)
ac23d4ee 84{
bcda016e 85 return cpumask_of(0);
ac23d4ee
JS
86}
87
bcda016e 88static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
ac23d4ee 89{
bcda016e
MT
90 cpumask_clear(retmask);
91 cpumask_set_cpu(cpu, retmask);
ac23d4ee
JS
92}
93
667c5296 94static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
ac23d4ee 95{
0b1da1c8 96#ifdef CONFIG_SMP
ac23d4ee 97 unsigned long val;
9f5314fb 98 int pnode;
ac23d4ee 99
9f5314fb 100 pnode = uv_apicid_to_pnode(phys_apicid);
ac23d4ee
JS
101 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
102 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 103 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 104 APIC_DM_INIT;
9f5314fb 105 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
34d05591
JS
106 mdelay(10);
107
108 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
109 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 110 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 111 APIC_DM_STARTUP;
9f5314fb 112 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
2b6163bf
YL
113
114 atomic_set(&init_deasserted, 1);
0b1da1c8 115#endif
ac23d4ee
JS
116 return 0;
117}
118
119static void uv_send_IPI_one(int cpu, int vector)
120{
66666e50 121 unsigned long apicid;
9f5314fb 122 int pnode;
ac23d4ee 123
1e0b5d00 124 apicid = per_cpu(x86_cpu_to_apicid, cpu);
9f5314fb 125 pnode = uv_apicid_to_pnode(apicid);
66666e50 126 uv_hub_send_ipi(pnode, apicid, vector);
ac23d4ee
JS
127}
128
bcda016e 129static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
ac23d4ee
JS
130{
131 unsigned int cpu;
132
bcda016e 133 for_each_cpu(cpu, mask)
e7986739
MT
134 uv_send_IPI_one(cpu, vector);
135}
136
bcda016e 137static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
e7986739 138{
e7986739 139 unsigned int this_cpu = smp_processor_id();
dac5f412 140 unsigned int cpu;
e7986739 141
dac5f412 142 for_each_cpu(cpu, mask) {
e7986739 143 if (cpu != this_cpu)
ac23d4ee 144 uv_send_IPI_one(cpu, vector);
dac5f412 145 }
ac23d4ee
JS
146}
147
148static void uv_send_IPI_allbutself(int vector)
149{
e7986739 150 unsigned int this_cpu = smp_processor_id();
dac5f412 151 unsigned int cpu;
ac23d4ee 152
dac5f412 153 for_each_online_cpu(cpu) {
e7986739
MT
154 if (cpu != this_cpu)
155 uv_send_IPI_one(cpu, vector);
dac5f412 156 }
ac23d4ee
JS
157}
158
159static void uv_send_IPI_all(int vector)
160{
bcda016e 161 uv_send_IPI_mask(cpu_online_mask, vector);
ac23d4ee
JS
162}
163
164static int uv_apic_id_registered(void)
165{
166 return 1;
167}
168
277d1f58 169static void uv_init_apic_ldr(void)
5c520a67
SS
170{
171}
172
bcda016e 173static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
ac23d4ee 174{
ac23d4ee
JS
175 /*
176 * We're using fixed IRQ delivery, can only return one phys APIC ID.
177 * May as well be the first.
178 */
debccb3e
IM
179 int cpu = cpumask_first(cpumask);
180
247bc6ca 181 if ((unsigned)cpu < nr_cpu_ids)
ac23d4ee
JS
182 return per_cpu(x86_cpu_to_apicid, cpu);
183 else
184 return BAD_APICID;
185}
186
debccb3e
IM
187static unsigned int
188uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
189 const struct cpumask *andmask)
95d313cf
MT
190{
191 int cpu;
192
193 /*
194 * We're using fixed IRQ delivery, can only return one phys APIC ID.
195 * May as well be the first.
196 */
debccb3e 197 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
198 if (cpumask_test_cpu(cpu, cpu_online_mask))
199 break;
debccb3e 200 }
6eeb7c5a
MT
201 if (cpu < nr_cpu_ids)
202 return per_cpu(x86_cpu_to_apicid, cpu);
debccb3e 203
95d313cf
MT
204 return BAD_APICID;
205}
206
ca6c8ed4 207static unsigned int x2apic_get_apic_id(unsigned long x)
0c81c746
SS
208{
209 unsigned int id;
210
211 WARN_ON(preemptible() && num_online_cpus() > 1);
f910a9dc 212 id = x | __get_cpu_var(x2apic_extra_bits);
0c81c746
SS
213
214 return id;
215}
216
1b9b89e7 217static unsigned long set_apic_id(unsigned int id)
f910a9dc
YL
218{
219 unsigned long x;
220
221 /* maskout x2apic_extra_bits ? */
222 x = id;
223 return x;
224}
225
226static unsigned int uv_read_apic_id(void)
227{
228
ca6c8ed4 229 return x2apic_get_apic_id(apic_read(APIC_ID));
f910a9dc
YL
230}
231
d4c9a9f3 232static int uv_phys_pkg_id(int initial_apicid, int index_msb)
ac23d4ee 233{
0c81c746 234 return uv_read_apic_id() >> index_msb;
ac23d4ee
JS
235}
236
ac23d4ee
JS
237static void uv_send_IPI_self(int vector)
238{
239 apic_write(APIC_SELF_IPI, vector);
240}
ac23d4ee 241
be163a15 242struct apic apic_x2apic_uv_x = {
c7967329
IM
243
244 .name = "UV large system",
245 .probe = NULL,
246 .acpi_madt_oem_check = uv_acpi_madt_oem_check,
247 .apic_id_registered = uv_apic_id_registered,
248
f8987a10 249 .irq_delivery_mode = dest_Fixed,
0b06e734 250 .irq_dest_mode = 1, /* logical */
c7967329
IM
251
252 .target_cpus = uv_target_cpus,
08125d3e 253 .disable_esr = 0,
bdb1a9b6 254 .dest_logical = APIC_DEST_LOGICAL,
c7967329
IM
255 .check_apicid_used = NULL,
256 .check_apicid_present = NULL,
257
c7967329
IM
258 .vector_allocation_domain = uv_vector_allocation_domain,
259 .init_apic_ldr = uv_init_apic_ldr,
260
261 .ioapic_phys_id_map = NULL,
262 .setup_apic_routing = NULL,
263 .multi_timer_check = NULL,
264 .apicid_to_node = NULL,
265 .cpu_to_logical_apicid = NULL,
a21769a4 266 .cpu_present_to_apicid = default_cpu_present_to_apicid,
c7967329
IM
267 .apicid_to_cpu_present = NULL,
268 .setup_portio_remap = NULL,
a27a6210 269 .check_phys_apicid_present = default_check_phys_apicid_present,
c7967329 270 .enable_apic_mode = NULL,
d4c9a9f3 271 .phys_pkg_id = uv_phys_pkg_id,
c7967329
IM
272 .mps_oem_check = NULL,
273
ca6c8ed4 274 .get_apic_id = x2apic_get_apic_id,
c7967329
IM
275 .set_apic_id = set_apic_id,
276 .apic_id_mask = 0xFFFFFFFFu,
277
278 .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
279 .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
280
281 .send_IPI_mask = uv_send_IPI_mask,
282 .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
283 .send_IPI_allbutself = uv_send_IPI_allbutself,
284 .send_IPI_all = uv_send_IPI_all,
285 .send_IPI_self = uv_send_IPI_self,
286
1f5bcabf 287 .wakeup_secondary_cpu = uv_wakeup_secondary,
abfa584c
IM
288 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
289 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
c7967329
IM
290 .wait_for_init_deassert = NULL,
291 .smp_callin_clear_local_apic = NULL,
c7967329 292 .inquire_remote_apic = NULL,
c1eeb2de
YL
293
294 .read = native_apic_msr_read,
295 .write = native_apic_msr_write,
296 .icr_read = native_x2apic_icr_read,
297 .icr_write = native_x2apic_icr_write,
298 .wait_icr_idle = native_x2apic_wait_icr_idle,
299 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
ac23d4ee
JS
300};
301
9f5314fb 302static __cpuinit void set_x2apic_extra_bits(int pnode)
ac23d4ee 303{
9f5314fb 304 __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
ac23d4ee
JS
305}
306
307/*
308 * Called on boot cpu.
309 */
9f5314fb
JS
310static __init int boot_pnode_to_blade(int pnode)
311{
312 int blade;
313
314 for (blade = 0; blade < uv_num_possible_blades(); blade++)
315 if (pnode == uv_blade_info[blade].pnode)
316 return blade;
317 BUG();
318}
319
320struct redir_addr {
321 unsigned long redirect;
322 unsigned long alias;
323};
324
325#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
326
327static __initdata struct redir_addr redir_addrs[] = {
328 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
329 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
330 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
331};
332
333static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
334{
335 union uvh_si_alias0_overlay_config_u alias;
336 union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
337 int i;
338
339 for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
340 alias.v = uv_read_local_mmr(redir_addrs[i].alias);
341 if (alias.s.base == 0) {
342 *size = (1UL << alias.s.m_alias);
343 redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
344 *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
345 return;
346 }
347 }
348 BUG();
349}
350
83f5d894
JS
351static __init void map_low_mmrs(void)
352{
353 init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
354 init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
355}
356
357enum map_type {map_wb, map_uc};
358
d2f904bb
JS
359static __init void map_high(char *id, unsigned long base, int shift,
360 int max_pnode, enum map_type map_type)
83f5d894
JS
361{
362 unsigned long bytes, paddr;
363
364 paddr = base << shift;
d2f904bb 365 bytes = (1UL << shift) * (max_pnode + 1);
83f5d894 366 printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
0b1da1c8 367 paddr + bytes);
83f5d894
JS
368 if (map_type == map_uc)
369 init_extra_mapping_uc(paddr, bytes);
370 else
371 init_extra_mapping_wb(paddr, bytes);
372
373}
374static __init void map_gru_high(int max_pnode)
375{
376 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
377 int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
378
379 gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
380 if (gru.s.enable)
d2f904bb 381 map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
83f5d894
JS
382}
383
384static __init void map_config_high(int max_pnode)
385{
386 union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
387 int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
388
389 cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
390 if (cfg.s.enable)
d2f904bb 391 map_high("CONFIG", cfg.s.base, shift, max_pnode, map_uc);
83f5d894
JS
392}
393
394static __init void map_mmr_high(int max_pnode)
395{
396 union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
397 int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
398
399 mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
400 if (mmr.s.enable)
d2f904bb 401 map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
83f5d894
JS
402}
403
404static __init void map_mmioh_high(int max_pnode)
405{
406 union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
407 int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
408
409 mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
410 if (mmioh.s.enable)
d2f904bb 411 map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
83f5d894
JS
412}
413
7019cc2d
RA
414static __init void uv_rtc_init(void)
415{
922402f1
RA
416 long status;
417 u64 ticks_per_sec;
7019cc2d 418
922402f1
RA
419 status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
420 &ticks_per_sec);
421 if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
7019cc2d
RA
422 printk(KERN_WARNING
423 "unable to determine platform RTC clock frequency, "
424 "guessing.\n");
425 /* BIOS gives wrong value for clock freq. so guess */
426 sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
427 } else
428 sn_rtc_cycles_per_second = ticks_per_sec;
429}
430
7f1baa06
MT
431/*
432 * percpu heartbeat timer
433 */
434static void uv_heartbeat(unsigned long ignored)
435{
436 struct timer_list *timer = &uv_hub_info->scir.timer;
437 unsigned char bits = uv_hub_info->scir.state;
438
439 /* flip heartbeat bit */
440 bits ^= SCIR_CPU_HEARTBEAT;
441
69a72a0e
MT
442 /* is this cpu idle? */
443 if (idle_cpu(raw_smp_processor_id()))
7f1baa06
MT
444 bits &= ~SCIR_CPU_ACTIVITY;
445 else
446 bits |= SCIR_CPU_ACTIVITY;
447
448 /* update system controller interface reg */
449 uv_set_scir_bits(bits);
450
451 /* enable next timer period */
452 mod_timer(timer, jiffies + SCIR_CPU_HB_INTERVAL);
453}
454
455static void __cpuinit uv_heartbeat_enable(int cpu)
456{
457 if (!uv_cpu_hub_info(cpu)->scir.enabled) {
458 struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
459
460 uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
461 setup_timer(timer, uv_heartbeat, cpu);
462 timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
463 add_timer_on(timer, cpu);
464 uv_cpu_hub_info(cpu)->scir.enabled = 1;
465 }
466
467 /* check boot cpu */
468 if (!uv_cpu_hub_info(0)->scir.enabled)
469 uv_heartbeat_enable(0);
470}
471
77be80e4 472#ifdef CONFIG_HOTPLUG_CPU
7f1baa06
MT
473static void __cpuinit uv_heartbeat_disable(int cpu)
474{
475 if (uv_cpu_hub_info(cpu)->scir.enabled) {
476 uv_cpu_hub_info(cpu)->scir.enabled = 0;
477 del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
478 }
479 uv_set_cpu_scir_bits(cpu, 0xff);
480}
481
7f1baa06
MT
482/*
483 * cpu hotplug notifier
484 */
485static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
486 unsigned long action, void *hcpu)
487{
488 long cpu = (long)hcpu;
489
490 switch (action) {
491 case CPU_ONLINE:
492 uv_heartbeat_enable(cpu);
493 break;
494 case CPU_DOWN_PREPARE:
495 uv_heartbeat_disable(cpu);
496 break;
497 default:
498 break;
499 }
500 return NOTIFY_OK;
501}
502
503static __init void uv_scir_register_cpu_notifier(void)
504{
505 hotcpu_notifier(uv_scir_cpu_notify, 0);
506}
507
508#else /* !CONFIG_HOTPLUG_CPU */
509
510static __init void uv_scir_register_cpu_notifier(void)
511{
512}
513
514static __init int uv_init_heartbeat(void)
515{
516 int cpu;
517
518 if (is_uv_system())
519 for_each_online_cpu(cpu)
520 uv_heartbeat_enable(cpu);
521 return 0;
522}
523
524late_initcall(uv_init_heartbeat);
525
526#endif /* !CONFIG_HOTPLUG_CPU */
527
8da077d6
JS
528/*
529 * Called on each cpu to initialize the per_cpu UV data area.
0b1da1c8 530 * FIXME: hotplug not supported yet
8da077d6
JS
531 */
532void __cpuinit uv_cpu_init(void)
533{
534 /* CPU 0 initilization will be done via uv_system_init. */
535 if (!uv_blade_info)
536 return;
537
538 uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
539
540 if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
541 set_x2apic_extra_bits(uv_hub_info->pnode);
542}
543
c4bd1fda
MS
544
545void __init uv_system_init(void)
ac23d4ee
JS
546{
547 union uvh_si_addr_map_config_u m_n_config;
9f5314fb
JS
548 union uvh_node_id_u node_id;
549 unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
550 int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
83f5d894 551 int max_pnode = 0;
6a891a24
JS
552 unsigned long mmr_base, present, paddr;
553 unsigned short pnode_mask;
ac23d4ee 554
83f5d894
JS
555 map_low_mmrs();
556
ac23d4ee 557 m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
9f5314fb
JS
558 m_val = m_n_config.s.m_skt;
559 n_val = m_n_config.s.n_skt;
ac23d4ee
JS
560 mmr_base =
561 uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
562 ~UV_MMR_ENABLE;
563 printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
564
9f5314fb
JS
565 for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
566 uv_possible_blades +=
567 hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
ac23d4ee
JS
568 printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
569
570 bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
ef020ab0 571 uv_blade_info = kmalloc(bytes, GFP_KERNEL);
ac23d4ee 572
9f5314fb
JS
573 get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
574
ac23d4ee 575 bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
ef020ab0 576 uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
ac23d4ee
JS
577 memset(uv_node_to_blade, 255, bytes);
578
579 bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
ef020ab0 580 uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
ac23d4ee
JS
581 memset(uv_cpu_to_blade, 255, bytes);
582
9f5314fb
JS
583 blade = 0;
584 for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
585 present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
586 for (j = 0; j < 64; j++) {
587 if (!test_bit(j, &present))
588 continue;
589 uv_blade_info[blade].pnode = (i * 64 + j);
590 uv_blade_info[blade].nr_possible_cpus = 0;
ac23d4ee 591 uv_blade_info[blade].nr_online_cpus = 0;
9f5314fb 592 blade++;
ac23d4ee 593 }
9f5314fb 594 }
ac23d4ee 595
6a891a24 596 pnode_mask = (1 << n_val) - 1;
9f5314fb
JS
597 node_id.v = uv_read_local_mmr(UVH_NODE_ID);
598 gnode_upper = (((unsigned long)node_id.s.node_id) &
599 ~((1 << n_val) - 1)) << m_val;
600
7f594232 601 uv_bios_init();
922402f1 602 uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
b0f20989 603 &sn_coherency_id, &sn_region_size);
7019cc2d
RA
604 uv_rtc_init();
605
9f5314fb
JS
606 for_each_present_cpu(cpu) {
607 nid = cpu_to_node(cpu);
608 pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
609 blade = boot_pnode_to_blade(pnode);
610 lcpu = uv_blade_info[blade].nr_possible_cpus;
611 uv_blade_info[blade].nr_possible_cpus++;
612
613 uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
189f67c4 614 uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
9f5314fb
JS
615 uv_cpu_hub_info(cpu)->m_val = m_val;
616 uv_cpu_hub_info(cpu)->n_val = m_val;
ac23d4ee
JS
617 uv_cpu_hub_info(cpu)->numa_blade_id = blade;
618 uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
9f5314fb 619 uv_cpu_hub_info(cpu)->pnode = pnode;
6a891a24 620 uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
9f5314fb
JS
621 uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
622 uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
ac23d4ee 623 uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
b0f20989 624 uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
7f1baa06 625 uv_cpu_hub_info(cpu)->scir.offset = SCIR_LOCAL_MMR_BASE + lcpu;
ac23d4ee
JS
626 uv_node_to_blade[nid] = blade;
627 uv_cpu_to_blade[cpu] = blade;
83f5d894 628 max_pnode = max(pnode, max_pnode);
ac23d4ee 629
83f5d894 630 printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
9f5314fb
JS
631 "lcpu %d, blade %d\n",
632 cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
633 lcpu, blade);
ac23d4ee 634 }
83f5d894 635
6a891a24
JS
636 /* Add blade/pnode info for nodes without cpus */
637 for_each_online_node(nid) {
638 if (uv_node_to_blade[nid] >= 0)
639 continue;
640 paddr = node_start_pfn(nid) << PAGE_SHIFT;
641 pnode = (paddr >> m_val) & pnode_mask;
642 blade = boot_pnode_to_blade(pnode);
643 uv_node_to_blade[nid] = blade;
644 }
645
83f5d894
JS
646 map_gru_high(max_pnode);
647 map_mmr_high(max_pnode);
648 map_config_high(max_pnode);
649 map_mmioh_high(max_pnode);
ac23d4ee 650
8da077d6 651 uv_cpu_init();
7f1baa06 652 uv_scir_register_cpu_notifier();
a3d732f9 653 proc_mkdir("sgi_uv", NULL);
ac23d4ee 654}