]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/io_apic.c
x86, irq: Remove arch_probe_nr_irqs
[net-next-2.6.git] / arch / x86 / kernel / apic / io_apic.c
CommitLineData
1da177e4
LT
1/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
8f47e163 4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
1da177e4
LT
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
1da177e4
LT
24#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
d4057bdb 28#include <linux/pci.h>
1da177e4
LT
29#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
129f6946 32#include <linux/module.h>
1da177e4 33#include <linux/sysdev.h>
3b7d1921 34#include <linux/msi.h>
95d77884 35#include <linux/htirq.h>
7dfb7103 36#include <linux/freezer.h>
f26d6a2b 37#include <linux/kthread.h>
54168ed7 38#include <linux/jiffies.h> /* time_after() */
d4057bdb
YL
39#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
58ac1e76 44#include <linux/hpet.h>
54d5d424 45
d4057bdb 46#include <asm/idle.h>
1da177e4
LT
47#include <asm/io.h>
48#include <asm/smp.h>
6d652ea1 49#include <asm/cpu.h>
1da177e4 50#include <asm/desc.h>
d4057bdb
YL
51#include <asm/proto.h>
52#include <asm/acpi.h>
53#include <asm/dma.h>
1da177e4 54#include <asm/timer.h>
306e440d 55#include <asm/i8259.h>
3e4ff115 56#include <asm/nmi.h>
2d3fcc1c 57#include <asm/msidef.h>
8b955b0d 58#include <asm/hypertransport.h>
a4dbc34d 59#include <asm/setup.h>
d4057bdb 60#include <asm/irq_remapping.h>
58ac1e76 61#include <asm/hpet.h>
2c1b284e 62#include <asm/hw_irq.h>
1da177e4 63
7b6aa335 64#include <asm/apic.h>
1da177e4 65
32f71aff 66#define __apicdebuginit(type) static type __init
2977fb3f
CG
67#define for_each_irq_pin(entry, head) \
68 for (entry = head; entry; entry = entry->next)
32f71aff 69
1da177e4 70/*
54168ed7
IM
71 * Is the SiS APIC rmw bug present ?
72 * -1 = don't know, 0 = no, 1 = yes
1da177e4
LT
73 */
74int sis_apic_bug = -1;
75
efa2559f
YL
76static DEFINE_SPINLOCK(ioapic_lock);
77static DEFINE_SPINLOCK(vector_lock);
78
1da177e4
LT
79/*
80 * # of IRQ routing registers
81 */
82int nr_ioapic_registers[MAX_IO_APICS];
83
9f640ccb 84/* I/O APIC entries */
b5ba7e6d 85struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
9f640ccb
AS
86int nr_ioapics;
87
2a4ab640
FT
88/* IO APIC gsi routing info */
89struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
90
584f734d 91/* MP IRQ source entries */
c2c21745 92struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
584f734d
AS
93
94/* # of MP IRQ source entries */
95int mp_irq_entries;
96
bc07844a
TG
97/* Number of legacy interrupts */
98static int nr_legacy_irqs __read_mostly = NR_IRQS_LEGACY;
99/* GSI interrupts */
100static int nr_irqs_gsi = NR_IRQS_LEGACY;
101
8732fc4b
AS
102#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
103int mp_bus_id_to_type[MAX_MP_BUSSES];
104#endif
105
106DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
107
efa2559f
YL
108int skip_ioapic_setup;
109
65a4e574
IM
110void arch_disable_smp_support(void)
111{
112#ifdef CONFIG_PCI
113 noioapicquirk = 1;
114 noioapicreroute = -1;
115#endif
116 skip_ioapic_setup = 1;
117}
118
54168ed7 119static int __init parse_noapic(char *str)
efa2559f
YL
120{
121 /* disable IO-APIC */
65a4e574 122 arch_disable_smp_support();
efa2559f
YL
123 return 0;
124}
125early_param("noapic", parse_noapic);
66759a01 126
0b8f1efa
YL
127struct irq_pin_list {
128 int apic, pin;
129 struct irq_pin_list *next;
130};
131
85ac16d0 132static struct irq_pin_list *get_one_free_irq_2_pin(int node)
0b8f1efa
YL
133{
134 struct irq_pin_list *pin;
0b8f1efa
YL
135
136 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
0b8f1efa
YL
137
138 return pin;
139}
140
a1420f39 141/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
0b8f1efa
YL
142#ifdef CONFIG_SPARSE_IRQ
143static struct irq_cfg irq_cfgx[] = {
144#else
d6c88a50 145static struct irq_cfg irq_cfgx[NR_IRQS] = {
0b8f1efa 146#endif
22f65d31
MT
147 [0] = { .vector = IRQ0_VECTOR, },
148 [1] = { .vector = IRQ1_VECTOR, },
149 [2] = { .vector = IRQ2_VECTOR, },
150 [3] = { .vector = IRQ3_VECTOR, },
151 [4] = { .vector = IRQ4_VECTOR, },
152 [5] = { .vector = IRQ5_VECTOR, },
153 [6] = { .vector = IRQ6_VECTOR, },
154 [7] = { .vector = IRQ7_VECTOR, },
155 [8] = { .vector = IRQ8_VECTOR, },
156 [9] = { .vector = IRQ9_VECTOR, },
157 [10] = { .vector = IRQ10_VECTOR, },
158 [11] = { .vector = IRQ11_VECTOR, },
159 [12] = { .vector = IRQ12_VECTOR, },
160 [13] = { .vector = IRQ13_VECTOR, },
161 [14] = { .vector = IRQ14_VECTOR, },
162 [15] = { .vector = IRQ15_VECTOR, },
a1420f39
YL
163};
164
bc07844a
TG
165void __init io_apic_disable_legacy(void)
166{
167 nr_legacy_irqs = 0;
168 nr_irqs_gsi = 0;
169}
170
13a0c3c2 171int __init arch_early_irq_init(void)
8f09cd20 172{
0b8f1efa
YL
173 struct irq_cfg *cfg;
174 struct irq_desc *desc;
175 int count;
dad213ae 176 int node;
0b8f1efa 177 int i;
d6c88a50 178
0b8f1efa
YL
179 cfg = irq_cfgx;
180 count = ARRAY_SIZE(irq_cfgx);
dad213ae 181 node= cpu_to_node(boot_cpu_id);
8f09cd20 182
0b8f1efa
YL
183 for (i = 0; i < count; i++) {
184 desc = irq_to_desc(i);
185 desc->chip_data = &cfg[i];
12274e96
YL
186 zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
187 zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
bc07844a 188 if (i < nr_legacy_irqs)
22f65d31 189 cpumask_setall(cfg[i].domain);
0b8f1efa 190 }
13a0c3c2
YL
191
192 return 0;
0b8f1efa 193}
8f09cd20 194
0b8f1efa 195#ifdef CONFIG_SPARSE_IRQ
9338ad6f 196struct irq_cfg *irq_cfg(unsigned int irq)
8f09cd20 197{
0b8f1efa
YL
198 struct irq_cfg *cfg = NULL;
199 struct irq_desc *desc;
1da177e4 200
0b8f1efa
YL
201 desc = irq_to_desc(irq);
202 if (desc)
203 cfg = desc->chip_data;
0f978f45 204
0b8f1efa 205 return cfg;
8f09cd20 206}
d6c88a50 207
85ac16d0 208static struct irq_cfg *get_one_free_irq_cfg(int node)
8f09cd20 209{
0b8f1efa 210 struct irq_cfg *cfg;
0f978f45 211
0b8f1efa 212 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
22f65d31 213 if (cfg) {
79f55997 214 if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
22f65d31
MT
215 kfree(cfg);
216 cfg = NULL;
79f55997 217 } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
80855f73 218 GFP_ATOMIC, node)) {
22f65d31
MT
219 free_cpumask_var(cfg->domain);
220 kfree(cfg);
221 cfg = NULL;
22f65d31
MT
222 }
223 }
0f978f45 224
0b8f1efa 225 return cfg;
8f09cd20
YL
226}
227
85ac16d0 228int arch_init_chip_data(struct irq_desc *desc, int node)
0f978f45 229{
0b8f1efa 230 struct irq_cfg *cfg;
d6c88a50 231
0b8f1efa
YL
232 cfg = desc->chip_data;
233 if (!cfg) {
85ac16d0 234 desc->chip_data = get_one_free_irq_cfg(node);
0b8f1efa
YL
235 if (!desc->chip_data) {
236 printk(KERN_ERR "can not alloc irq_cfg\n");
237 BUG_ON(1);
238 }
239 }
1da177e4 240
13a0c3c2 241 return 0;
0b8f1efa 242}
0f978f45 243
fcef5911 244/* for move_irq_desc */
48a1b10a 245static void
85ac16d0 246init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
0f978f45 247{
48a1b10a
YL
248 struct irq_pin_list *old_entry, *head, *tail, *entry;
249
250 cfg->irq_2_pin = NULL;
251 old_entry = old_cfg->irq_2_pin;
252 if (!old_entry)
253 return;
0f978f45 254
85ac16d0 255 entry = get_one_free_irq_2_pin(node);
48a1b10a
YL
256 if (!entry)
257 return;
0f978f45 258
48a1b10a
YL
259 entry->apic = old_entry->apic;
260 entry->pin = old_entry->pin;
261 head = entry;
262 tail = entry;
263 old_entry = old_entry->next;
264 while (old_entry) {
85ac16d0 265 entry = get_one_free_irq_2_pin(node);
48a1b10a
YL
266 if (!entry) {
267 entry = head;
268 while (entry) {
269 head = entry->next;
270 kfree(entry);
271 entry = head;
272 }
273 /* still use the old one */
274 return;
275 }
276 entry->apic = old_entry->apic;
277 entry->pin = old_entry->pin;
278 tail->next = entry;
279 tail = entry;
280 old_entry = old_entry->next;
281 }
0f978f45 282
48a1b10a
YL
283 tail->next = NULL;
284 cfg->irq_2_pin = head;
0f978f45 285}
0f978f45 286
48a1b10a 287static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
0f978f45 288{
48a1b10a 289 struct irq_pin_list *entry, *next;
0f978f45 290
48a1b10a
YL
291 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
292 return;
301e6190 293
48a1b10a 294 entry = old_cfg->irq_2_pin;
0f978f45 295
48a1b10a
YL
296 while (entry) {
297 next = entry->next;
298 kfree(entry);
299 entry = next;
300 }
301 old_cfg->irq_2_pin = NULL;
0f978f45 302}
0f978f45 303
48a1b10a 304void arch_init_copy_chip_data(struct irq_desc *old_desc,
85ac16d0 305 struct irq_desc *desc, int node)
0f978f45 306{
48a1b10a
YL
307 struct irq_cfg *cfg;
308 struct irq_cfg *old_cfg;
0f978f45 309
85ac16d0 310 cfg = get_one_free_irq_cfg(node);
301e6190 311
48a1b10a
YL
312 if (!cfg)
313 return;
314
315 desc->chip_data = cfg;
316
317 old_cfg = old_desc->chip_data;
318
319 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
320
85ac16d0 321 init_copy_irq_2_pin(old_cfg, cfg, node);
0f978f45 322}
1da177e4 323
48a1b10a
YL
324static void free_irq_cfg(struct irq_cfg *old_cfg)
325{
326 kfree(old_cfg);
327}
328
329void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
330{
331 struct irq_cfg *old_cfg, *cfg;
332
333 old_cfg = old_desc->chip_data;
334 cfg = desc->chip_data;
335
336 if (old_cfg == cfg)
337 return;
338
339 if (old_cfg) {
340 free_irq_2_pin(old_cfg, cfg);
341 free_irq_cfg(old_cfg);
342 old_desc->chip_data = NULL;
343 }
344}
fcef5911 345/* end for move_irq_desc */
48a1b10a 346
0b8f1efa 347#else
9338ad6f 348struct irq_cfg *irq_cfg(unsigned int irq)
0b8f1efa
YL
349{
350 return irq < nr_irqs ? irq_cfgx + irq : NULL;
0f978f45 351}
1da177e4 352
0b8f1efa
YL
353#endif
354
130fe05d
LT
355struct io_apic {
356 unsigned int index;
357 unsigned int unused[3];
358 unsigned int data;
0280f7c4
SS
359 unsigned int unused2[11];
360 unsigned int eoi;
130fe05d
LT
361};
362
363static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
364{
365 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
b5ba7e6d 366 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
130fe05d
LT
367}
368
0280f7c4
SS
369static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
370{
371 struct io_apic __iomem *io_apic = io_apic_base(apic);
372 writel(vector, &io_apic->eoi);
373}
374
130fe05d
LT
375static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
376{
377 struct io_apic __iomem *io_apic = io_apic_base(apic);
378 writel(reg, &io_apic->index);
379 return readl(&io_apic->data);
380}
381
382static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
383{
384 struct io_apic __iomem *io_apic = io_apic_base(apic);
385 writel(reg, &io_apic->index);
386 writel(value, &io_apic->data);
387}
388
389/*
390 * Re-write a value: to be used for read-modify-write
391 * cycles where the read already set up the index register.
392 *
393 * Older SiS APIC requires we rewrite the index register
394 */
395static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
396{
54168ed7 397 struct io_apic __iomem *io_apic = io_apic_base(apic);
d6c88a50
TG
398
399 if (sis_apic_bug)
400 writel(reg, &io_apic->index);
130fe05d
LT
401 writel(value, &io_apic->data);
402}
403
3145e941 404static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
047c8fdb
YL
405{
406 struct irq_pin_list *entry;
407 unsigned long flags;
047c8fdb
YL
408
409 spin_lock_irqsave(&ioapic_lock, flags);
2977fb3f 410 for_each_irq_pin(entry, cfg->irq_2_pin) {
047c8fdb
YL
411 unsigned int reg;
412 int pin;
413
047c8fdb
YL
414 pin = entry->pin;
415 reg = io_apic_read(entry->apic, 0x10 + pin*2);
416 /* Is the remote IRR bit set? */
417 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
418 spin_unlock_irqrestore(&ioapic_lock, flags);
419 return true;
420 }
047c8fdb
YL
421 }
422 spin_unlock_irqrestore(&ioapic_lock, flags);
423
424 return false;
425}
047c8fdb 426
cf4c6a2f
AK
427union entry_union {
428 struct { u32 w1, w2; };
429 struct IO_APIC_route_entry entry;
430};
431
432static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
433{
434 union entry_union eu;
435 unsigned long flags;
436 spin_lock_irqsave(&ioapic_lock, flags);
437 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
438 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
439 spin_unlock_irqrestore(&ioapic_lock, flags);
440 return eu.entry;
441}
442
f9dadfa7
LT
443/*
444 * When we write a new IO APIC routing entry, we need to write the high
445 * word first! If the mask bit in the low word is clear, we will enable
446 * the interrupt, and we need to make sure the entry is fully populated
447 * before that happens.
448 */
d15512f4
AK
449static void
450__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
cf4c6a2f 451{
50a8d4d2
F
452 union entry_union eu = {{0, 0}};
453
cf4c6a2f 454 eu.entry = e;
f9dadfa7
LT
455 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
456 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
d15512f4
AK
457}
458
ca97ab90 459void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
d15512f4
AK
460{
461 unsigned long flags;
462 spin_lock_irqsave(&ioapic_lock, flags);
463 __ioapic_write_entry(apic, pin, e);
f9dadfa7
LT
464 spin_unlock_irqrestore(&ioapic_lock, flags);
465}
466
467/*
468 * When we mask an IO APIC routing entry, we need to write the low
469 * word first, in order to set the mask bit before we change the
470 * high bits!
471 */
472static void ioapic_mask_entry(int apic, int pin)
473{
474 unsigned long flags;
475 union entry_union eu = { .entry.mask = 1 };
476
cf4c6a2f
AK
477 spin_lock_irqsave(&ioapic_lock, flags);
478 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
479 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
480 spin_unlock_irqrestore(&ioapic_lock, flags);
481}
482
1da177e4
LT
483/*
484 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
485 * shared ISA-space IRQs, so we have to support them. We are super
486 * fast in the common case, and fast for shared ISA-space IRQs.
487 */
f3d1915a
CG
488static int
489add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
1da177e4 490{
2977fb3f 491 struct irq_pin_list **last, *entry;
0f978f45 492
2977fb3f
CG
493 /* don't allow duplicates */
494 last = &cfg->irq_2_pin;
495 for_each_irq_pin(entry, cfg->irq_2_pin) {
0f978f45 496 if (entry->apic == apic && entry->pin == pin)
f3d1915a 497 return 0;
2977fb3f 498 last = &entry->next;
1da177e4 499 }
0f978f45 500
875e68ec 501 entry = get_one_free_irq_2_pin(node);
a7428cd2 502 if (!entry) {
f3d1915a
CG
503 printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
504 node, apic, pin);
505 return -ENOMEM;
a7428cd2 506 }
1da177e4
LT
507 entry->apic = apic;
508 entry->pin = pin;
875e68ec 509
2977fb3f 510 *last = entry;
f3d1915a
CG
511 return 0;
512}
513
514static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
515{
516 if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
517 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
1da177e4
LT
518}
519
520/*
521 * Reroute an IRQ to a different pin.
522 */
85ac16d0 523static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
4eea6fff
JF
524 int oldapic, int oldpin,
525 int newapic, int newpin)
1da177e4 526{
535b6429 527 struct irq_pin_list *entry;
1da177e4 528
2977fb3f 529 for_each_irq_pin(entry, cfg->irq_2_pin) {
1da177e4
LT
530 if (entry->apic == oldapic && entry->pin == oldpin) {
531 entry->apic = newapic;
532 entry->pin = newpin;
0f978f45 533 /* every one is different, right? */
4eea6fff 534 return;
0f978f45 535 }
1da177e4 536 }
0f978f45 537
4eea6fff
JF
538 /* old apic/pin didn't exist, so just add new ones */
539 add_pin_to_irq_node(cfg, node, newapic, newpin);
1da177e4
LT
540}
541
c29d9db3
SS
542static void __io_apic_modify_irq(struct irq_pin_list *entry,
543 int mask_and, int mask_or,
544 void (*final)(struct irq_pin_list *entry))
545{
546 unsigned int reg, pin;
547
548 pin = entry->pin;
549 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
550 reg &= mask_and;
551 reg |= mask_or;
552 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
553 if (final)
554 final(entry);
555}
556
2f210deb
JF
557static void io_apic_modify_irq(struct irq_cfg *cfg,
558 int mask_and, int mask_or,
559 void (*final)(struct irq_pin_list *entry))
87783be4 560{
87783be4 561 struct irq_pin_list *entry;
047c8fdb 562
c29d9db3
SS
563 for_each_irq_pin(entry, cfg->irq_2_pin)
564 __io_apic_modify_irq(entry, mask_and, mask_or, final);
565}
566
567static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
568{
569 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
570 IO_APIC_REDIR_MASKED, NULL);
571}
572
573static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
574{
575 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
576 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
87783be4 577}
047c8fdb 578
3145e941 579static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 580{
3145e941 581 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
87783be4 582}
047c8fdb 583
7f3e632f 584static void io_apic_sync(struct irq_pin_list *entry)
1da177e4 585{
87783be4
CG
586 /*
587 * Synchronize the IO-APIC and the CPU by doing
588 * a dummy read from the IO-APIC
589 */
590 struct io_apic __iomem *io_apic;
591 io_apic = io_apic_base(entry->apic);
4e738e2f 592 readl(&io_apic->data);
1da177e4
LT
593}
594
3145e941 595static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 596{
3145e941 597 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
87783be4 598}
1da177e4 599
3145e941 600static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 601{
3145e941 602 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
603 unsigned long flags;
604
3145e941
YL
605 BUG_ON(!cfg);
606
1da177e4 607 spin_lock_irqsave(&ioapic_lock, flags);
3145e941 608 __mask_IO_APIC_irq(cfg);
1da177e4
LT
609 spin_unlock_irqrestore(&ioapic_lock, flags);
610}
611
3145e941 612static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 613{
3145e941 614 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
615 unsigned long flags;
616
617 spin_lock_irqsave(&ioapic_lock, flags);
3145e941 618 __unmask_IO_APIC_irq(cfg);
1da177e4
LT
619 spin_unlock_irqrestore(&ioapic_lock, flags);
620}
621
3145e941
YL
622static void mask_IO_APIC_irq(unsigned int irq)
623{
624 struct irq_desc *desc = irq_to_desc(irq);
625
626 mask_IO_APIC_irq_desc(desc);
627}
628static void unmask_IO_APIC_irq(unsigned int irq)
629{
630 struct irq_desc *desc = irq_to_desc(irq);
631
632 unmask_IO_APIC_irq_desc(desc);
633}
634
1da177e4
LT
635static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
636{
637 struct IO_APIC_route_entry entry;
36062448 638
1da177e4 639 /* Check delivery_mode to be sure we're not clearing an SMI pin */
cf4c6a2f 640 entry = ioapic_read_entry(apic, pin);
1da177e4
LT
641 if (entry.delivery_mode == dest_SMI)
642 return;
1da177e4
LT
643 /*
644 * Disable it in the IO-APIC irq-routing table:
645 */
f9dadfa7 646 ioapic_mask_entry(apic, pin);
1da177e4
LT
647}
648
54168ed7 649static void clear_IO_APIC (void)
1da177e4
LT
650{
651 int apic, pin;
652
653 for (apic = 0; apic < nr_ioapics; apic++)
654 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
655 clear_IO_APIC_pin(apic, pin);
656}
657
54168ed7 658#ifdef CONFIG_X86_32
1da177e4
LT
659/*
660 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
661 * specific CPU-side IRQs.
662 */
663
664#define MAX_PIRQS 8
3bd25d0f
YL
665static int pirq_entries[MAX_PIRQS] = {
666 [0 ... MAX_PIRQS - 1] = -1
667};
1da177e4 668
1da177e4
LT
669static int __init ioapic_pirq_setup(char *str)
670{
671 int i, max;
672 int ints[MAX_PIRQS+1];
673
674 get_options(str, ARRAY_SIZE(ints), ints);
675
1da177e4
LT
676 apic_printk(APIC_VERBOSE, KERN_INFO
677 "PIRQ redirection, working around broken MP-BIOS.\n");
678 max = MAX_PIRQS;
679 if (ints[0] < MAX_PIRQS)
680 max = ints[0];
681
682 for (i = 0; i < max; i++) {
683 apic_printk(APIC_VERBOSE, KERN_DEBUG
684 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
685 /*
686 * PIRQs are mapped upside down, usually.
687 */
688 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
689 }
690 return 1;
691}
692
693__setup("pirq=", ioapic_pirq_setup);
54168ed7
IM
694#endif /* CONFIG_X86_32 */
695
b24696bc
FY
696struct IO_APIC_route_entry **alloc_ioapic_entries(void)
697{
698 int apic;
699 struct IO_APIC_route_entry **ioapic_entries;
700
701 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
702 GFP_ATOMIC);
703 if (!ioapic_entries)
704 return 0;
705
706 for (apic = 0; apic < nr_ioapics; apic++) {
707 ioapic_entries[apic] =
708 kzalloc(sizeof(struct IO_APIC_route_entry) *
709 nr_ioapic_registers[apic], GFP_ATOMIC);
710 if (!ioapic_entries[apic])
711 goto nomem;
712 }
713
714 return ioapic_entries;
715
716nomem:
717 while (--apic >= 0)
718 kfree(ioapic_entries[apic]);
719 kfree(ioapic_entries);
720
721 return 0;
722}
54168ed7
IM
723
724/*
05c3dc2c 725 * Saves all the IO-APIC RTE's
54168ed7 726 */
b24696bc 727int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7 728{
54168ed7
IM
729 int apic, pin;
730
b24696bc
FY
731 if (!ioapic_entries)
732 return -ENOMEM;
54168ed7
IM
733
734 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
735 if (!ioapic_entries[apic])
736 return -ENOMEM;
54168ed7 737
05c3dc2c 738 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
b24696bc 739 ioapic_entries[apic][pin] =
54168ed7 740 ioapic_read_entry(apic, pin);
b24696bc 741 }
5ffa4eb2 742
54168ed7
IM
743 return 0;
744}
745
b24696bc
FY
746/*
747 * Mask all IO APIC entries.
748 */
749void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
05c3dc2c
SS
750{
751 int apic, pin;
752
b24696bc
FY
753 if (!ioapic_entries)
754 return;
755
05c3dc2c 756 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc 757 if (!ioapic_entries[apic])
05c3dc2c 758 break;
b24696bc 759
05c3dc2c
SS
760 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
761 struct IO_APIC_route_entry entry;
762
b24696bc 763 entry = ioapic_entries[apic][pin];
05c3dc2c
SS
764 if (!entry.mask) {
765 entry.mask = 1;
766 ioapic_write_entry(apic, pin, entry);
767 }
768 }
769 }
770}
771
b24696bc
FY
772/*
773 * Restore IO APIC entries which was saved in ioapic_entries.
774 */
775int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7
IM
776{
777 int apic, pin;
778
b24696bc
FY
779 if (!ioapic_entries)
780 return -ENOMEM;
781
5ffa4eb2 782 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
783 if (!ioapic_entries[apic])
784 return -ENOMEM;
785
54168ed7
IM
786 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
787 ioapic_write_entry(apic, pin,
b24696bc 788 ioapic_entries[apic][pin]);
5ffa4eb2 789 }
b24696bc 790 return 0;
54168ed7
IM
791}
792
b24696bc
FY
793void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
794{
795 int apic;
796
797 for (apic = 0; apic < nr_ioapics; apic++)
798 kfree(ioapic_entries[apic]);
799
800 kfree(ioapic_entries);
54168ed7 801}
1da177e4
LT
802
803/*
804 * Find the IRQ entry number of a certain pin.
805 */
806static int find_irq_entry(int apic, int pin, int type)
807{
808 int i;
809
810 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
811 if (mp_irqs[i].irqtype == type &&
812 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
813 mp_irqs[i].dstapic == MP_APIC_ALL) &&
814 mp_irqs[i].dstirq == pin)
1da177e4
LT
815 return i;
816
817 return -1;
818}
819
820/*
821 * Find the pin to which IRQ[irq] (ISA) is connected
822 */
fcfd636a 823static int __init find_isa_irq_pin(int irq, int type)
1da177e4
LT
824{
825 int i;
826
827 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 828 int lbus = mp_irqs[i].srcbus;
1da177e4 829
d27e2b8e 830 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
831 (mp_irqs[i].irqtype == type) &&
832 (mp_irqs[i].srcbusirq == irq))
1da177e4 833
c2c21745 834 return mp_irqs[i].dstirq;
1da177e4
LT
835 }
836 return -1;
837}
838
fcfd636a
EB
839static int __init find_isa_irq_apic(int irq, int type)
840{
841 int i;
842
843 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 844 int lbus = mp_irqs[i].srcbus;
fcfd636a 845
73b2961b 846 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
847 (mp_irqs[i].irqtype == type) &&
848 (mp_irqs[i].srcbusirq == irq))
fcfd636a
EB
849 break;
850 }
851 if (i < mp_irq_entries) {
852 int apic;
54168ed7 853 for(apic = 0; apic < nr_ioapics; apic++) {
c2c21745 854 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
fcfd636a
EB
855 return apic;
856 }
857 }
858
859 return -1;
860}
861
c0a282c2 862#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1da177e4
LT
863/*
864 * EISA Edge/Level control register, ELCR
865 */
866static int EISA_ELCR(unsigned int irq)
867{
bc07844a 868 if (irq < nr_legacy_irqs) {
1da177e4
LT
869 unsigned int port = 0x4d0 + (irq >> 3);
870 return (inb(port) >> (irq & 7)) & 1;
871 }
872 apic_printk(APIC_VERBOSE, KERN_INFO
873 "Broken MPtable reports ISA irq %d\n", irq);
874 return 0;
875}
54168ed7 876
c0a282c2 877#endif
1da177e4 878
6728801d
AS
879/* ISA interrupts are always polarity zero edge triggered,
880 * when listed as conforming in the MP table. */
881
882#define default_ISA_trigger(idx) (0)
883#define default_ISA_polarity(idx) (0)
884
1da177e4
LT
885/* EISA interrupts are always polarity zero and can be edge or level
886 * trigger depending on the ELCR value. If an interrupt is listed as
887 * EISA conforming in the MP table, that means its trigger type must
888 * be read in from the ELCR */
889
c2c21745 890#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
6728801d 891#define default_EISA_polarity(idx) default_ISA_polarity(idx)
1da177e4
LT
892
893/* PCI interrupts are always polarity one level triggered,
894 * when listed as conforming in the MP table. */
895
896#define default_PCI_trigger(idx) (1)
897#define default_PCI_polarity(idx) (1)
898
899/* MCA interrupts are always polarity zero level triggered,
900 * when listed as conforming in the MP table. */
901
902#define default_MCA_trigger(idx) (1)
6728801d 903#define default_MCA_polarity(idx) default_ISA_polarity(idx)
1da177e4 904
61fd47e0 905static int MPBIOS_polarity(int idx)
1da177e4 906{
c2c21745 907 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
908 int polarity;
909
910 /*
911 * Determine IRQ line polarity (high active or low active):
912 */
c2c21745 913 switch (mp_irqs[idx].irqflag & 3)
36062448 914 {
54168ed7
IM
915 case 0: /* conforms, ie. bus-type dependent polarity */
916 if (test_bit(bus, mp_bus_not_pci))
917 polarity = default_ISA_polarity(idx);
918 else
919 polarity = default_PCI_polarity(idx);
920 break;
921 case 1: /* high active */
922 {
923 polarity = 0;
924 break;
925 }
926 case 2: /* reserved */
927 {
928 printk(KERN_WARNING "broken BIOS!!\n");
929 polarity = 1;
930 break;
931 }
932 case 3: /* low active */
933 {
934 polarity = 1;
935 break;
936 }
937 default: /* invalid */
938 {
939 printk(KERN_WARNING "broken BIOS!!\n");
940 polarity = 1;
941 break;
942 }
1da177e4
LT
943 }
944 return polarity;
945}
946
947static int MPBIOS_trigger(int idx)
948{
c2c21745 949 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
950 int trigger;
951
952 /*
953 * Determine IRQ trigger mode (edge or level sensitive):
954 */
c2c21745 955 switch ((mp_irqs[idx].irqflag>>2) & 3)
1da177e4 956 {
54168ed7
IM
957 case 0: /* conforms, ie. bus-type dependent */
958 if (test_bit(bus, mp_bus_not_pci))
959 trigger = default_ISA_trigger(idx);
960 else
961 trigger = default_PCI_trigger(idx);
c0a282c2 962#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
54168ed7
IM
963 switch (mp_bus_id_to_type[bus]) {
964 case MP_BUS_ISA: /* ISA pin */
965 {
966 /* set before the switch */
967 break;
968 }
969 case MP_BUS_EISA: /* EISA pin */
970 {
971 trigger = default_EISA_trigger(idx);
972 break;
973 }
974 case MP_BUS_PCI: /* PCI pin */
975 {
976 /* set before the switch */
977 break;
978 }
979 case MP_BUS_MCA: /* MCA pin */
980 {
981 trigger = default_MCA_trigger(idx);
982 break;
983 }
984 default:
985 {
986 printk(KERN_WARNING "broken BIOS!!\n");
987 trigger = 1;
988 break;
989 }
990 }
991#endif
1da177e4 992 break;
54168ed7 993 case 1: /* edge */
1da177e4 994 {
54168ed7 995 trigger = 0;
1da177e4
LT
996 break;
997 }
54168ed7 998 case 2: /* reserved */
1da177e4 999 {
54168ed7
IM
1000 printk(KERN_WARNING "broken BIOS!!\n");
1001 trigger = 1;
1da177e4
LT
1002 break;
1003 }
54168ed7 1004 case 3: /* level */
1da177e4 1005 {
54168ed7 1006 trigger = 1;
1da177e4
LT
1007 break;
1008 }
54168ed7 1009 default: /* invalid */
1da177e4
LT
1010 {
1011 printk(KERN_WARNING "broken BIOS!!\n");
54168ed7 1012 trigger = 0;
1da177e4
LT
1013 break;
1014 }
1015 }
1016 return trigger;
1017}
1018
1019static inline int irq_polarity(int idx)
1020{
1021 return MPBIOS_polarity(idx);
1022}
1023
1024static inline int irq_trigger(int idx)
1025{
1026 return MPBIOS_trigger(idx);
1027}
1028
efa2559f 1029int (*ioapic_renumber_irq)(int ioapic, int irq);
1da177e4
LT
1030static int pin_2_irq(int idx, int apic, int pin)
1031{
1032 int irq, i;
c2c21745 1033 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
1034
1035 /*
1036 * Debugging check, we are in big trouble if this message pops up!
1037 */
c2c21745 1038 if (mp_irqs[idx].dstirq != pin)
1da177e4
LT
1039 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1040
54168ed7 1041 if (test_bit(bus, mp_bus_not_pci)) {
c2c21745 1042 irq = mp_irqs[idx].srcbusirq;
54168ed7 1043 } else {
643befed
AS
1044 /*
1045 * PCI IRQs are mapped in order
1046 */
1047 i = irq = 0;
1048 while (i < apic)
1049 irq += nr_ioapic_registers[i++];
1050 irq += pin;
d6c88a50 1051 /*
54168ed7
IM
1052 * For MPS mode, so far only needed by ES7000 platform
1053 */
d6c88a50
TG
1054 if (ioapic_renumber_irq)
1055 irq = ioapic_renumber_irq(apic, irq);
1da177e4
LT
1056 }
1057
54168ed7 1058#ifdef CONFIG_X86_32
1da177e4
LT
1059 /*
1060 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1061 */
1062 if ((pin >= 16) && (pin <= 23)) {
1063 if (pirq_entries[pin-16] != -1) {
1064 if (!pirq_entries[pin-16]) {
1065 apic_printk(APIC_VERBOSE, KERN_DEBUG
1066 "disabling PIRQ%d\n", pin-16);
1067 } else {
1068 irq = pirq_entries[pin-16];
1069 apic_printk(APIC_VERBOSE, KERN_DEBUG
1070 "using PIRQ%d -> IRQ %d\n",
1071 pin-16, irq);
1072 }
1073 }
1074 }
54168ed7
IM
1075#endif
1076
1da177e4
LT
1077 return irq;
1078}
1079
e20c06fd
YL
1080/*
1081 * Find a specific PCI IRQ entry.
1082 * Not an __init, possibly needed by modules
1083 */
1084int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
e5198075 1085 struct io_apic_irq_attr *irq_attr)
e20c06fd
YL
1086{
1087 int apic, i, best_guess = -1;
1088
1089 apic_printk(APIC_DEBUG,
1090 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1091 bus, slot, pin);
1092 if (test_bit(bus, mp_bus_not_pci)) {
1093 apic_printk(APIC_VERBOSE,
1094 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1095 return -1;
1096 }
1097 for (i = 0; i < mp_irq_entries; i++) {
1098 int lbus = mp_irqs[i].srcbus;
1099
1100 for (apic = 0; apic < nr_ioapics; apic++)
1101 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1102 mp_irqs[i].dstapic == MP_APIC_ALL)
1103 break;
1104
1105 if (!test_bit(lbus, mp_bus_not_pci) &&
1106 !mp_irqs[i].irqtype &&
1107 (bus == lbus) &&
1108 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1109 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1110
1111 if (!(apic || IO_APIC_IRQ(irq)))
1112 continue;
1113
1114 if (pin == (mp_irqs[i].srcbusirq & 3)) {
e5198075
YL
1115 set_io_apic_irq_attr(irq_attr, apic,
1116 mp_irqs[i].dstirq,
1117 irq_trigger(i),
1118 irq_polarity(i));
e20c06fd
YL
1119 return irq;
1120 }
1121 /*
1122 * Use the first all-but-pin matching entry as a
1123 * best-guess fuzzy result for broken mptables.
1124 */
1125 if (best_guess < 0) {
e5198075
YL
1126 set_io_apic_irq_attr(irq_attr, apic,
1127 mp_irqs[i].dstirq,
1128 irq_trigger(i),
1129 irq_polarity(i));
e20c06fd
YL
1130 best_guess = irq;
1131 }
1132 }
1133 }
1134 return best_guess;
1135}
1136EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1137
497c9a19
YL
1138void lock_vector_lock(void)
1139{
1140 /* Used to the online set of cpus does not change
1141 * during assign_irq_vector.
1142 */
1143 spin_lock(&vector_lock);
1144}
1da177e4 1145
497c9a19 1146void unlock_vector_lock(void)
1da177e4 1147{
497c9a19
YL
1148 spin_unlock(&vector_lock);
1149}
1da177e4 1150
e7986739
MT
1151static int
1152__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19 1153{
047c8fdb
YL
1154 /*
1155 * NOTE! The local APIC isn't very good at handling
1156 * multiple interrupts at the same interrupt level.
1157 * As the interrupt level is determined by taking the
1158 * vector number and shifting that right by 4, we
1159 * want to spread these out a bit so that they don't
1160 * all fall in the same interrupt level.
1161 *
1162 * Also, we've got to be careful not to trash gate
1163 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1164 */
54168ed7
IM
1165 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1166 unsigned int old_vector;
22f65d31
MT
1167 int cpu, err;
1168 cpumask_var_t tmp_mask;
ace80ab7 1169
23359a88 1170 if (cfg->move_in_progress)
54168ed7 1171 return -EBUSY;
0a1ad60d 1172
22f65d31
MT
1173 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1174 return -ENOMEM;
ace80ab7 1175
54168ed7
IM
1176 old_vector = cfg->vector;
1177 if (old_vector) {
22f65d31
MT
1178 cpumask_and(tmp_mask, mask, cpu_online_mask);
1179 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1180 if (!cpumask_empty(tmp_mask)) {
1181 free_cpumask_var(tmp_mask);
54168ed7 1182 return 0;
22f65d31 1183 }
54168ed7 1184 }
497c9a19 1185
e7986739 1186 /* Only try and allocate irqs on cpus that are present */
22f65d31
MT
1187 err = -ENOSPC;
1188 for_each_cpu_and(cpu, mask, cpu_online_mask) {
54168ed7
IM
1189 int new_cpu;
1190 int vector, offset;
497c9a19 1191
e2d40b18 1192 apic->vector_allocation_domain(cpu, tmp_mask);
497c9a19 1193
54168ed7
IM
1194 vector = current_vector;
1195 offset = current_offset;
497c9a19 1196next:
54168ed7
IM
1197 vector += 8;
1198 if (vector >= first_system_vector) {
e7986739 1199 /* If out of vectors on large boxen, must share them. */
54168ed7
IM
1200 offset = (offset + 1) % 8;
1201 vector = FIRST_DEVICE_VECTOR + offset;
1202 }
1203 if (unlikely(current_vector == vector))
1204 continue;
b77b881f
YL
1205
1206 if (test_bit(vector, used_vectors))
54168ed7 1207 goto next;
b77b881f 1208
22f65d31 1209 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1210 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1211 goto next;
1212 /* Found one! */
1213 current_vector = vector;
1214 current_offset = offset;
1215 if (old_vector) {
1216 cfg->move_in_progress = 1;
22f65d31 1217 cpumask_copy(cfg->old_domain, cfg->domain);
7a959cff 1218 }
22f65d31 1219 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1220 per_cpu(vector_irq, new_cpu)[vector] = irq;
1221 cfg->vector = vector;
22f65d31
MT
1222 cpumask_copy(cfg->domain, tmp_mask);
1223 err = 0;
1224 break;
54168ed7 1225 }
22f65d31
MT
1226 free_cpumask_var(tmp_mask);
1227 return err;
497c9a19
YL
1228}
1229
9338ad6f 1230int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19
YL
1231{
1232 int err;
ace80ab7 1233 unsigned long flags;
ace80ab7
EB
1234
1235 spin_lock_irqsave(&vector_lock, flags);
3145e941 1236 err = __assign_irq_vector(irq, cfg, mask);
26a3c49c 1237 spin_unlock_irqrestore(&vector_lock, flags);
497c9a19
YL
1238 return err;
1239}
1240
3145e941 1241static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
497c9a19 1242{
497c9a19
YL
1243 int cpu, vector;
1244
497c9a19
YL
1245 BUG_ON(!cfg->vector);
1246
1247 vector = cfg->vector;
22f65d31 1248 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
497c9a19
YL
1249 per_cpu(vector_irq, cpu)[vector] = -1;
1250
1251 cfg->vector = 0;
22f65d31 1252 cpumask_clear(cfg->domain);
0ca4b6b0
MW
1253
1254 if (likely(!cfg->move_in_progress))
1255 return;
22f65d31 1256 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
0ca4b6b0
MW
1257 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1258 vector++) {
1259 if (per_cpu(vector_irq, cpu)[vector] != irq)
1260 continue;
1261 per_cpu(vector_irq, cpu)[vector] = -1;
1262 break;
1263 }
1264 }
1265 cfg->move_in_progress = 0;
497c9a19
YL
1266}
1267
1268void __setup_vector_irq(int cpu)
1269{
1270 /* Initialize vector_irq on a new cpu */
1271 /* This function must be called with vector_lock held */
1272 int irq, vector;
1273 struct irq_cfg *cfg;
0b8f1efa 1274 struct irq_desc *desc;
497c9a19
YL
1275
1276 /* Mark the inuse vectors */
0b8f1efa 1277 for_each_irq_desc(irq, desc) {
0b8f1efa 1278 cfg = desc->chip_data;
22f65d31 1279 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19
YL
1280 continue;
1281 vector = cfg->vector;
497c9a19
YL
1282 per_cpu(vector_irq, cpu)[vector] = irq;
1283 }
1284 /* Mark the free vectors */
1285 for (vector = 0; vector < NR_VECTORS; ++vector) {
1286 irq = per_cpu(vector_irq, cpu)[vector];
1287 if (irq < 0)
1288 continue;
1289
1290 cfg = irq_cfg(irq);
22f65d31 1291 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19 1292 per_cpu(vector_irq, cpu)[vector] = -1;
54168ed7 1293 }
1da177e4 1294}
3fde6900 1295
f5b9ed7a 1296static struct irq_chip ioapic_chip;
54168ed7 1297static struct irq_chip ir_ioapic_chip;
1da177e4 1298
54168ed7
IM
1299#define IOAPIC_AUTO -1
1300#define IOAPIC_EDGE 0
1301#define IOAPIC_LEVEL 1
1da177e4 1302
047c8fdb 1303#ifdef CONFIG_X86_32
1d025192
YL
1304static inline int IO_APIC_irq_trigger(int irq)
1305{
d6c88a50 1306 int apic, idx, pin;
1d025192 1307
d6c88a50
TG
1308 for (apic = 0; apic < nr_ioapics; apic++) {
1309 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1310 idx = find_irq_entry(apic, pin, mp_INT);
1311 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1312 return irq_trigger(idx);
1313 }
1314 }
1315 /*
54168ed7
IM
1316 * nonexistent IRQs are edge default
1317 */
d6c88a50 1318 return 0;
1d025192 1319}
047c8fdb
YL
1320#else
1321static inline int IO_APIC_irq_trigger(int irq)
1322{
54168ed7 1323 return 1;
047c8fdb
YL
1324}
1325#endif
1d025192 1326
3145e941 1327static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
1da177e4 1328{
199751d7 1329
6ebcc00e 1330 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
047c8fdb 1331 trigger == IOAPIC_LEVEL)
08678b08 1332 desc->status |= IRQ_LEVEL;
047c8fdb
YL
1333 else
1334 desc->status &= ~IRQ_LEVEL;
1335
54168ed7
IM
1336 if (irq_remapped(irq)) {
1337 desc->status |= IRQ_MOVE_PCNTXT;
1338 if (trigger)
1339 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1340 handle_fasteoi_irq,
1341 "fasteoi");
1342 else
1343 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1344 handle_edge_irq, "edge");
1345 return;
1346 }
29b61be6 1347
047c8fdb
YL
1348 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1349 trigger == IOAPIC_LEVEL)
a460e745 1350 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7
IM
1351 handle_fasteoi_irq,
1352 "fasteoi");
047c8fdb 1353 else
a460e745 1354 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7 1355 handle_edge_irq, "edge");
1da177e4
LT
1356}
1357
ca97ab90
JF
1358int setup_ioapic_entry(int apic_id, int irq,
1359 struct IO_APIC_route_entry *entry,
1360 unsigned int destination, int trigger,
0280f7c4 1361 int polarity, int vector, int pin)
1da177e4 1362{
497c9a19
YL
1363 /*
1364 * add it to the IO-APIC irq-routing table:
1365 */
1366 memset(entry,0,sizeof(*entry));
1367
54168ed7 1368 if (intr_remapping_enabled) {
c8d46cf0 1369 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
54168ed7
IM
1370 struct irte irte;
1371 struct IR_IO_APIC_route_entry *ir_entry =
1372 (struct IR_IO_APIC_route_entry *) entry;
1373 int index;
1374
1375 if (!iommu)
c8d46cf0 1376 panic("No mapping iommu for ioapic %d\n", apic_id);
54168ed7
IM
1377
1378 index = alloc_irte(iommu, irq, 1);
1379 if (index < 0)
c8d46cf0 1380 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
54168ed7
IM
1381
1382 memset(&irte, 0, sizeof(irte));
1383
1384 irte.present = 1;
9b5bc8dc 1385 irte.dst_mode = apic->irq_dest_mode;
0280f7c4
SS
1386 /*
1387 * Trigger mode in the IRTE will always be edge, and the
1388 * actual level or edge trigger will be setup in the IO-APIC
1389 * RTE. This will help simplify level triggered irq migration.
1390 * For more details, see the comments above explainig IO-APIC
1391 * irq migration in the presence of interrupt-remapping.
1392 */
1393 irte.trigger_mode = 0;
9b5bc8dc 1394 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
1395 irte.vector = vector;
1396 irte.dest_id = IRTE_DEST(destination);
1397
f007e99c
WH
1398 /* Set source-id of interrupt request */
1399 set_ioapic_sid(&irte, apic_id);
1400
54168ed7
IM
1401 modify_irte(irq, &irte);
1402
1403 ir_entry->index2 = (index >> 15) & 0x1;
1404 ir_entry->zero = 0;
1405 ir_entry->format = 1;
1406 ir_entry->index = (index & 0x7fff);
0280f7c4
SS
1407 /*
1408 * IO-APIC RTE will be configured with virtual vector.
1409 * irq handler will do the explicit EOI to the io-apic.
1410 */
1411 ir_entry->vector = pin;
29b61be6 1412 } else {
9b5bc8dc
IM
1413 entry->delivery_mode = apic->irq_delivery_mode;
1414 entry->dest_mode = apic->irq_dest_mode;
54168ed7 1415 entry->dest = destination;
0280f7c4 1416 entry->vector = vector;
54168ed7 1417 }
497c9a19 1418
54168ed7 1419 entry->mask = 0; /* enable IRQ */
497c9a19
YL
1420 entry->trigger = trigger;
1421 entry->polarity = polarity;
497c9a19
YL
1422
1423 /* Mask level triggered irqs.
1424 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1425 */
1426 if (trigger)
1427 entry->mask = 1;
497c9a19
YL
1428 return 0;
1429}
1430
c8d46cf0 1431static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
54168ed7 1432 int trigger, int polarity)
497c9a19
YL
1433{
1434 struct irq_cfg *cfg;
1da177e4 1435 struct IO_APIC_route_entry entry;
22f65d31 1436 unsigned int dest;
497c9a19
YL
1437
1438 if (!IO_APIC_IRQ(irq))
1439 return;
1440
3145e941 1441 cfg = desc->chip_data;
497c9a19 1442
fe402e1f 1443 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
497c9a19
YL
1444 return;
1445
debccb3e 1446 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19
YL
1447
1448 apic_printk(APIC_VERBOSE,KERN_DEBUG
1449 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1450 "IRQ %d Mode:%i Active:%i)\n",
c8d46cf0 1451 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
497c9a19
YL
1452 irq, trigger, polarity);
1453
1454
c8d46cf0 1455 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
0280f7c4 1456 dest, trigger, polarity, cfg->vector, pin)) {
497c9a19 1457 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
c8d46cf0 1458 mp_ioapics[apic_id].apicid, pin);
3145e941 1459 __clear_irq_vector(irq, cfg);
497c9a19
YL
1460 return;
1461 }
1462
3145e941 1463 ioapic_register_intr(irq, desc, trigger);
bc07844a 1464 if (irq < nr_legacy_irqs)
497c9a19
YL
1465 disable_8259A_irq(irq);
1466
c8d46cf0 1467 ioapic_write_entry(apic_id, pin, entry);
497c9a19
YL
1468}
1469
b9c61b70
YL
1470static struct {
1471 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
1472} mp_ioapic_routing[MAX_IO_APICS];
1473
497c9a19
YL
1474static void __init setup_IO_APIC_irqs(void)
1475{
b9c61b70 1476 int apic_id = 0, pin, idx, irq;
3c2cbd24 1477 int notcon = 0;
0b8f1efa 1478 struct irq_desc *desc;
3145e941 1479 struct irq_cfg *cfg;
85ac16d0 1480 int node = cpu_to_node(boot_cpu_id);
1da177e4
LT
1481
1482 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1483
b9c61b70
YL
1484#ifdef CONFIG_ACPI
1485 if (!acpi_disabled && acpi_ioapic) {
1486 apic_id = mp_find_ioapic(0);
1487 if (apic_id < 0)
1488 apic_id = 0;
1489 }
1490#endif
3c2cbd24 1491
b9c61b70
YL
1492 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1493 idx = find_irq_entry(apic_id, pin, mp_INT);
1494 if (idx == -1) {
1495 if (!notcon) {
1496 notcon = 1;
1497 apic_printk(APIC_VERBOSE,
1498 KERN_DEBUG " %d-%d",
1499 mp_ioapics[apic_id].apicid, pin);
1500 } else
1501 apic_printk(APIC_VERBOSE, " %d-%d",
1502 mp_ioapics[apic_id].apicid, pin);
1503 continue;
1504 }
1505 if (notcon) {
1506 apic_printk(APIC_VERBOSE,
1507 " (apicid-pin) not connected\n");
1508 notcon = 0;
1509 }
33a201fa 1510
b9c61b70 1511 irq = pin_2_irq(idx, apic_id, pin);
33a201fa 1512
b9c61b70
YL
1513 /*
1514 * Skip the timer IRQ if there's a quirk handler
1515 * installed and if it returns 1:
1516 */
1517 if (apic->multi_timer_check &&
1518 apic->multi_timer_check(apic_id, irq))
1519 continue;
36062448 1520
b9c61b70
YL
1521 desc = irq_to_desc_alloc_node(irq, node);
1522 if (!desc) {
1523 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1524 continue;
3c2cbd24 1525 }
b9c61b70
YL
1526 cfg = desc->chip_data;
1527 add_pin_to_irq_node(cfg, node, apic_id, pin);
4c6f18fc
YL
1528 /*
1529 * don't mark it in pin_programmed, so later acpi could
1530 * set it correctly when irq < 16
1531 */
b9c61b70
YL
1532 setup_IO_APIC_irq(apic_id, pin, irq, desc,
1533 irq_trigger(idx), irq_polarity(idx));
1da177e4
LT
1534 }
1535
3c2cbd24
CG
1536 if (notcon)
1537 apic_printk(APIC_VERBOSE,
2a554fb1 1538 " (apicid-pin) not connected\n");
1da177e4
LT
1539}
1540
1541/*
f7633ce5 1542 * Set up the timer pin, possibly with the 8259A-master behind.
1da177e4 1543 */
c8d46cf0 1544static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
f7633ce5 1545 int vector)
1da177e4
LT
1546{
1547 struct IO_APIC_route_entry entry;
1da177e4 1548
54168ed7
IM
1549 if (intr_remapping_enabled)
1550 return;
54168ed7 1551
36062448 1552 memset(&entry, 0, sizeof(entry));
1da177e4
LT
1553
1554 /*
1555 * We use logical delivery to get the timer IRQ
1556 * to the first CPU.
1557 */
9b5bc8dc 1558 entry.dest_mode = apic->irq_dest_mode;
f72dccac 1559 entry.mask = 0; /* don't mask IRQ for edge */
debccb3e 1560 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
9b5bc8dc 1561 entry.delivery_mode = apic->irq_delivery_mode;
1da177e4
LT
1562 entry.polarity = 0;
1563 entry.trigger = 0;
1564 entry.vector = vector;
1565
1566 /*
1567 * The timer IRQ doesn't have to know that behind the
f7633ce5 1568 * scene we may have a 8259A-master in AEOI mode ...
1da177e4 1569 */
54168ed7 1570 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1da177e4
LT
1571
1572 /*
1573 * Add it to the IO-APIC irq-routing table:
1574 */
c8d46cf0 1575 ioapic_write_entry(apic_id, pin, entry);
1da177e4
LT
1576}
1577
32f71aff
MR
1578
1579__apicdebuginit(void) print_IO_APIC(void)
1da177e4
LT
1580{
1581 int apic, i;
1582 union IO_APIC_reg_00 reg_00;
1583 union IO_APIC_reg_01 reg_01;
1584 union IO_APIC_reg_02 reg_02;
1585 union IO_APIC_reg_03 reg_03;
1586 unsigned long flags;
0f978f45 1587 struct irq_cfg *cfg;
0b8f1efa 1588 struct irq_desc *desc;
8f09cd20 1589 unsigned int irq;
1da177e4 1590
36062448 1591 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1da177e4
LT
1592 for (i = 0; i < nr_ioapics; i++)
1593 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
b5ba7e6d 1594 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1da177e4
LT
1595
1596 /*
1597 * We are a bit conservative about what we expect. We have to
1598 * know about every hardware change ASAP.
1599 */
1600 printk(KERN_INFO "testing the IO APIC.......................\n");
1601
1602 for (apic = 0; apic < nr_ioapics; apic++) {
1603
1604 spin_lock_irqsave(&ioapic_lock, flags);
1605 reg_00.raw = io_apic_read(apic, 0);
1606 reg_01.raw = io_apic_read(apic, 1);
1607 if (reg_01.bits.version >= 0x10)
1608 reg_02.raw = io_apic_read(apic, 2);
d6c88a50
TG
1609 if (reg_01.bits.version >= 0x20)
1610 reg_03.raw = io_apic_read(apic, 3);
1da177e4
LT
1611 spin_unlock_irqrestore(&ioapic_lock, flags);
1612
54168ed7 1613 printk("\n");
b5ba7e6d 1614 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1da177e4
LT
1615 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1616 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1617 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1618 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1da177e4 1619
54168ed7 1620 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1da177e4 1621 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1da177e4
LT
1622
1623 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1624 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1da177e4
LT
1625
1626 /*
1627 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1628 * but the value of reg_02 is read as the previous read register
1629 * value, so ignore it if reg_02 == reg_01.
1630 */
1631 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1632 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1633 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1da177e4
LT
1634 }
1635
1636 /*
1637 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1638 * or reg_03, but the value of reg_0[23] is read as the previous read
1639 * register value, so ignore it if reg_03 == reg_0[12].
1640 */
1641 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1642 reg_03.raw != reg_01.raw) {
1643 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1644 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1da177e4
LT
1645 }
1646
1647 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1648
d83e94ac
YL
1649 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1650 " Stat Dmod Deli Vect: \n");
1da177e4
LT
1651
1652 for (i = 0; i <= reg_01.bits.entries; i++) {
1653 struct IO_APIC_route_entry entry;
1654
cf4c6a2f 1655 entry = ioapic_read_entry(apic, i);
1da177e4 1656
54168ed7
IM
1657 printk(KERN_DEBUG " %02x %03X ",
1658 i,
1659 entry.dest
1660 );
1da177e4
LT
1661
1662 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1663 entry.mask,
1664 entry.trigger,
1665 entry.irr,
1666 entry.polarity,
1667 entry.delivery_status,
1668 entry.dest_mode,
1669 entry.delivery_mode,
1670 entry.vector
1671 );
1672 }
1673 }
1da177e4 1674 printk(KERN_DEBUG "IRQ to pin mappings:\n");
0b8f1efa
YL
1675 for_each_irq_desc(irq, desc) {
1676 struct irq_pin_list *entry;
1677
0b8f1efa
YL
1678 cfg = desc->chip_data;
1679 entry = cfg->irq_2_pin;
0f978f45 1680 if (!entry)
1da177e4 1681 continue;
8f09cd20 1682 printk(KERN_DEBUG "IRQ%d ", irq);
2977fb3f 1683 for_each_irq_pin(entry, cfg->irq_2_pin)
1da177e4 1684 printk("-> %d:%d", entry->apic, entry->pin);
1da177e4
LT
1685 printk("\n");
1686 }
1687
1688 printk(KERN_INFO ".................................... done.\n");
1689
1690 return;
1691}
1692
251e1e44 1693__apicdebuginit(void) print_APIC_field(int base)
1da177e4 1694{
251e1e44 1695 int i;
1da177e4 1696
251e1e44
IM
1697 printk(KERN_DEBUG);
1698
1699 for (i = 0; i < 8; i++)
1700 printk(KERN_CONT "%08x", apic_read(base + i*0x10));
1701
1702 printk(KERN_CONT "\n");
1da177e4
LT
1703}
1704
32f71aff 1705__apicdebuginit(void) print_local_APIC(void *dummy)
1da177e4 1706{
97a52714 1707 unsigned int i, v, ver, maxlvt;
7ab6af7a 1708 u64 icr;
1da177e4 1709
251e1e44 1710 printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1da177e4 1711 smp_processor_id(), hard_smp_processor_id());
66823114 1712 v = apic_read(APIC_ID);
54168ed7 1713 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1da177e4
LT
1714 v = apic_read(APIC_LVR);
1715 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1716 ver = GET_APIC_VERSION(v);
e05d723f 1717 maxlvt = lapic_get_maxlvt();
1da177e4
LT
1718
1719 v = apic_read(APIC_TASKPRI);
1720 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1721
54168ed7 1722 if (APIC_INTEGRATED(ver)) { /* !82489DX */
a11b5abe
YL
1723 if (!APIC_XAPIC(ver)) {
1724 v = apic_read(APIC_ARBPRI);
1725 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1726 v & APIC_ARBPRI_MASK);
1727 }
1da177e4
LT
1728 v = apic_read(APIC_PROCPRI);
1729 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1730 }
1731
a11b5abe
YL
1732 /*
1733 * Remote read supported only in the 82489DX and local APIC for
1734 * Pentium processors.
1735 */
1736 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1737 v = apic_read(APIC_RRR);
1738 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1739 }
1740
1da177e4
LT
1741 v = apic_read(APIC_LDR);
1742 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
a11b5abe
YL
1743 if (!x2apic_enabled()) {
1744 v = apic_read(APIC_DFR);
1745 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1746 }
1da177e4
LT
1747 v = apic_read(APIC_SPIV);
1748 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1749
1750 printk(KERN_DEBUG "... APIC ISR field:\n");
251e1e44 1751 print_APIC_field(APIC_ISR);
1da177e4 1752 printk(KERN_DEBUG "... APIC TMR field:\n");
251e1e44 1753 print_APIC_field(APIC_TMR);
1da177e4 1754 printk(KERN_DEBUG "... APIC IRR field:\n");
251e1e44 1755 print_APIC_field(APIC_IRR);
1da177e4 1756
54168ed7
IM
1757 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1758 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1da177e4 1759 apic_write(APIC_ESR, 0);
54168ed7 1760
1da177e4
LT
1761 v = apic_read(APIC_ESR);
1762 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1763 }
1764
7ab6af7a 1765 icr = apic_icr_read();
0c425cec
IM
1766 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1767 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1da177e4
LT
1768
1769 v = apic_read(APIC_LVTT);
1770 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1771
1772 if (maxlvt > 3) { /* PC is LVT#4. */
1773 v = apic_read(APIC_LVTPC);
1774 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1775 }
1776 v = apic_read(APIC_LVT0);
1777 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1778 v = apic_read(APIC_LVT1);
1779 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1780
1781 if (maxlvt > 2) { /* ERR is LVT#3. */
1782 v = apic_read(APIC_LVTERR);
1783 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1784 }
1785
1786 v = apic_read(APIC_TMICT);
1787 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1788 v = apic_read(APIC_TMCCT);
1789 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1790 v = apic_read(APIC_TDCR);
1791 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
97a52714
AH
1792
1793 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1794 v = apic_read(APIC_EFEAT);
1795 maxlvt = (v >> 16) & 0xff;
1796 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1797 v = apic_read(APIC_ECTRL);
1798 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1799 for (i = 0; i < maxlvt; i++) {
1800 v = apic_read(APIC_EILVTn(i));
1801 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1802 }
1803 }
1da177e4
LT
1804 printk("\n");
1805}
1806
2626eb2b 1807__apicdebuginit(void) print_local_APICs(int maxcpu)
1da177e4 1808{
ffd5aae7
YL
1809 int cpu;
1810
2626eb2b
CG
1811 if (!maxcpu)
1812 return;
1813
ffd5aae7 1814 preempt_disable();
2626eb2b
CG
1815 for_each_online_cpu(cpu) {
1816 if (cpu >= maxcpu)
1817 break;
ffd5aae7 1818 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
2626eb2b 1819 }
ffd5aae7 1820 preempt_enable();
1da177e4
LT
1821}
1822
32f71aff 1823__apicdebuginit(void) print_PIC(void)
1da177e4 1824{
1da177e4
LT
1825 unsigned int v;
1826 unsigned long flags;
1827
2626eb2b 1828 if (!nr_legacy_irqs)
1da177e4
LT
1829 return;
1830
1831 printk(KERN_DEBUG "\nprinting PIC contents\n");
1832
5619c280 1833 raw_spin_lock_irqsave(&i8259A_lock, flags);
1da177e4
LT
1834
1835 v = inb(0xa1) << 8 | inb(0x21);
1836 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1837
1838 v = inb(0xa0) << 8 | inb(0x20);
1839 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1840
54168ed7
IM
1841 outb(0x0b,0xa0);
1842 outb(0x0b,0x20);
1da177e4 1843 v = inb(0xa0) << 8 | inb(0x20);
54168ed7
IM
1844 outb(0x0a,0xa0);
1845 outb(0x0a,0x20);
1da177e4 1846
5619c280 1847 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1da177e4
LT
1848
1849 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1850
1851 v = inb(0x4d1) << 8 | inb(0x4d0);
1852 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1853}
1854
2626eb2b
CG
1855static int __initdata show_lapic = 1;
1856static __init int setup_show_lapic(char *arg)
1857{
1858 int num = -1;
1859
1860 if (strcmp(arg, "all") == 0) {
1861 show_lapic = CONFIG_NR_CPUS;
1862 } else {
1863 get_option(&arg, &num);
1864 if (num >= 0)
1865 show_lapic = num;
1866 }
1867
1868 return 1;
1869}
1870__setup("show_lapic=", setup_show_lapic);
1871
1872__apicdebuginit(int) print_ICs(void)
32f71aff 1873{
2626eb2b
CG
1874 if (apic_verbosity == APIC_QUIET)
1875 return 0;
1876
32f71aff 1877 print_PIC();
4797f6b0
YL
1878
1879 /* don't print out if apic is not there */
8312136f 1880 if (!cpu_has_apic && !apic_from_smp_config())
4797f6b0
YL
1881 return 0;
1882
2626eb2b 1883 print_local_APICs(show_lapic);
32f71aff
MR
1884 print_IO_APIC();
1885
1886 return 0;
1887}
1888
2626eb2b 1889fs_initcall(print_ICs);
32f71aff 1890
1da177e4 1891
efa2559f
YL
1892/* Where if anywhere is the i8259 connect in external int mode */
1893static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1894
54168ed7 1895void __init enable_IO_APIC(void)
1da177e4
LT
1896{
1897 union IO_APIC_reg_01 reg_01;
fcfd636a 1898 int i8259_apic, i8259_pin;
54168ed7 1899 int apic;
1da177e4
LT
1900 unsigned long flags;
1901
1da177e4
LT
1902 /*
1903 * The number of IO-APIC IRQ registers (== #pins):
1904 */
fcfd636a 1905 for (apic = 0; apic < nr_ioapics; apic++) {
1da177e4 1906 spin_lock_irqsave(&ioapic_lock, flags);
fcfd636a 1907 reg_01.raw = io_apic_read(apic, 1);
1da177e4 1908 spin_unlock_irqrestore(&ioapic_lock, flags);
fcfd636a
EB
1909 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1910 }
bc07844a
TG
1911
1912 if (!nr_legacy_irqs)
1913 return;
1914
54168ed7 1915 for(apic = 0; apic < nr_ioapics; apic++) {
fcfd636a
EB
1916 int pin;
1917 /* See if any of the pins is in ExtINT mode */
1008fddc 1918 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
fcfd636a 1919 struct IO_APIC_route_entry entry;
cf4c6a2f 1920 entry = ioapic_read_entry(apic, pin);
fcfd636a 1921
fcfd636a
EB
1922 /* If the interrupt line is enabled and in ExtInt mode
1923 * I have found the pin where the i8259 is connected.
1924 */
1925 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1926 ioapic_i8259.apic = apic;
1927 ioapic_i8259.pin = pin;
1928 goto found_i8259;
1929 }
1930 }
1931 }
1932 found_i8259:
1933 /* Look to see what if the MP table has reported the ExtINT */
1934 /* If we could not find the appropriate pin by looking at the ioapic
1935 * the i8259 probably is not connected the ioapic but give the
1936 * mptable a chance anyway.
1937 */
1938 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1939 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1940 /* Trust the MP table if nothing is setup in the hardware */
1941 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1942 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1943 ioapic_i8259.pin = i8259_pin;
1944 ioapic_i8259.apic = i8259_apic;
1945 }
1946 /* Complain if the MP table and the hardware disagree */
1947 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1948 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1949 {
1950 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1da177e4
LT
1951 }
1952
1953 /*
1954 * Do not trust the IO-APIC being empty at bootup
1955 */
1956 clear_IO_APIC();
1957}
1958
1959/*
1960 * Not an __init, needed by the reboot code
1961 */
1962void disable_IO_APIC(void)
1963{
1964 /*
1965 * Clear the IO-APIC before rebooting:
1966 */
1967 clear_IO_APIC();
1968
bc07844a
TG
1969 if (!nr_legacy_irqs)
1970 return;
1971
650927ef 1972 /*
0b968d23 1973 * If the i8259 is routed through an IOAPIC
650927ef 1974 * Put that IOAPIC in virtual wire mode
0b968d23 1975 * so legacy interrupts can be delivered.
7c6d9f97
SS
1976 *
1977 * With interrupt-remapping, for now we will use virtual wire A mode,
1978 * as virtual wire B is little complex (need to configure both
1979 * IOAPIC RTE aswell as interrupt-remapping table entry).
1980 * As this gets called during crash dump, keep this simple for now.
650927ef 1981 */
7c6d9f97 1982 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
650927ef 1983 struct IO_APIC_route_entry entry;
650927ef
EB
1984
1985 memset(&entry, 0, sizeof(entry));
1986 entry.mask = 0; /* Enabled */
1987 entry.trigger = 0; /* Edge */
1988 entry.irr = 0;
1989 entry.polarity = 0; /* High */
1990 entry.delivery_status = 0;
1991 entry.dest_mode = 0; /* Physical */
fcfd636a 1992 entry.delivery_mode = dest_ExtINT; /* ExtInt */
650927ef 1993 entry.vector = 0;
54168ed7 1994 entry.dest = read_apic_id();
650927ef
EB
1995
1996 /*
1997 * Add it to the IO-APIC irq-routing table:
1998 */
cf4c6a2f 1999 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
650927ef 2000 }
54168ed7 2001
7c6d9f97
SS
2002 /*
2003 * Use virtual wire A mode when interrupt remapping is enabled.
2004 */
8312136f 2005 if (cpu_has_apic || apic_from_smp_config())
3f4c3955
CG
2006 disconnect_bsp_APIC(!intr_remapping_enabled &&
2007 ioapic_i8259.pin != -1);
1da177e4
LT
2008}
2009
54168ed7 2010#ifdef CONFIG_X86_32
1da177e4
LT
2011/*
2012 * function to set the IO-APIC physical IDs based on the
2013 * values stored in the MPC table.
2014 *
2015 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2016 */
2017
de934103 2018void __init setup_ioapic_ids_from_mpc(void)
1da177e4
LT
2019{
2020 union IO_APIC_reg_00 reg_00;
2021 physid_mask_t phys_id_present_map;
c8d46cf0 2022 int apic_id;
1da177e4
LT
2023 int i;
2024 unsigned char old_id;
2025 unsigned long flags;
2026
de934103 2027 if (acpi_ioapic)
d49c4288 2028 return;
ca05fea6
NP
2029 /*
2030 * Don't check I/O APIC IDs for xAPIC systems. They have
2031 * no meaning without the serial APIC bus.
2032 */
7c5c1e42
SL
2033 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2034 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
ca05fea6 2035 return;
1da177e4
LT
2036 /*
2037 * This is broken; anything with a real cpu count has to
2038 * circumvent this idiocy regardless.
2039 */
7abc0753 2040 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1da177e4
LT
2041
2042 /*
2043 * Set the IOAPIC ID to the value stored in the MPC table.
2044 */
c8d46cf0 2045 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1da177e4
LT
2046
2047 /* Read the register 0 value */
2048 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2049 reg_00.raw = io_apic_read(apic_id, 0);
1da177e4 2050 spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 2051
c8d46cf0 2052 old_id = mp_ioapics[apic_id].apicid;
1da177e4 2053
c8d46cf0 2054 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
1da177e4 2055 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
c8d46cf0 2056 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2057 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2058 reg_00.bits.ID);
c8d46cf0 2059 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
1da177e4
LT
2060 }
2061
1da177e4
LT
2062 /*
2063 * Sanity check, is the ID really free? Every APIC in a
2064 * system must have a unique ID or we get lots of nice
2065 * 'stuck on smp_invalidate_needed IPI wait' messages.
2066 */
7abc0753 2067 if (apic->check_apicid_used(&phys_id_present_map,
c8d46cf0 2068 mp_ioapics[apic_id].apicid)) {
1da177e4 2069 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
c8d46cf0 2070 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2071 for (i = 0; i < get_physical_broadcast(); i++)
2072 if (!physid_isset(i, phys_id_present_map))
2073 break;
2074 if (i >= get_physical_broadcast())
2075 panic("Max APIC ID exceeded!\n");
2076 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2077 i);
2078 physid_set(i, phys_id_present_map);
c8d46cf0 2079 mp_ioapics[apic_id].apicid = i;
1da177e4
LT
2080 } else {
2081 physid_mask_t tmp;
7abc0753 2082 apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
1da177e4
LT
2083 apic_printk(APIC_VERBOSE, "Setting %d in the "
2084 "phys_id_present_map\n",
c8d46cf0 2085 mp_ioapics[apic_id].apicid);
1da177e4
LT
2086 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2087 }
2088
2089
2090 /*
2091 * We need to adjust the IRQ routing table
2092 * if the ID changed.
2093 */
c8d46cf0 2094 if (old_id != mp_ioapics[apic_id].apicid)
1da177e4 2095 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
2096 if (mp_irqs[i].dstapic == old_id)
2097 mp_irqs[i].dstapic
c8d46cf0 2098 = mp_ioapics[apic_id].apicid;
1da177e4
LT
2099
2100 /*
2101 * Read the right value from the MPC table and
2102 * write it into the ID register.
36062448 2103 */
1da177e4
LT
2104 apic_printk(APIC_VERBOSE, KERN_INFO
2105 "...changing IO-APIC physical APIC ID to %d ...",
c8d46cf0 2106 mp_ioapics[apic_id].apicid);
1da177e4 2107
c8d46cf0 2108 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
1da177e4 2109 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2110 io_apic_write(apic_id, 0, reg_00.raw);
a2d332fa 2111 spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2112
2113 /*
2114 * Sanity check
2115 */
2116 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2117 reg_00.raw = io_apic_read(apic_id, 0);
1da177e4 2118 spin_unlock_irqrestore(&ioapic_lock, flags);
c8d46cf0 2119 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
1da177e4
LT
2120 printk("could not set ID!\n");
2121 else
2122 apic_printk(APIC_VERBOSE, " ok.\n");
2123 }
2124}
54168ed7 2125#endif
1da177e4 2126
7ce0bcfd 2127int no_timer_check __initdata;
8542b200
ZA
2128
2129static int __init notimercheck(char *s)
2130{
2131 no_timer_check = 1;
2132 return 1;
2133}
2134__setup("no_timer_check", notimercheck);
2135
1da177e4
LT
2136/*
2137 * There is a nasty bug in some older SMP boards, their mptable lies
2138 * about the timer IRQ. We do the following to work around the situation:
2139 *
2140 * - timer IRQ defaults to IO-APIC IRQ
2141 * - if this function detects that timer IRQs are defunct, then we fall
2142 * back to ISA timer IRQs
2143 */
f0a7a5c9 2144static int __init timer_irq_works(void)
1da177e4
LT
2145{
2146 unsigned long t1 = jiffies;
4aae0702 2147 unsigned long flags;
1da177e4 2148
8542b200
ZA
2149 if (no_timer_check)
2150 return 1;
2151
4aae0702 2152 local_save_flags(flags);
1da177e4
LT
2153 local_irq_enable();
2154 /* Let ten ticks pass... */
2155 mdelay((10 * 1000) / HZ);
4aae0702 2156 local_irq_restore(flags);
1da177e4
LT
2157
2158 /*
2159 * Expect a few ticks at least, to be sure some possible
2160 * glue logic does not lock up after one or two first
2161 * ticks in a non-ExtINT mode. Also the local APIC
2162 * might have cached one ExtINT interrupt. Finally, at
2163 * least one tick may be lost due to delays.
2164 */
54168ed7
IM
2165
2166 /* jiffies wrap? */
1d16b53e 2167 if (time_after(jiffies, t1 + 4))
1da177e4 2168 return 1;
1da177e4
LT
2169 return 0;
2170}
2171
2172/*
2173 * In the SMP+IOAPIC case it might happen that there are an unspecified
2174 * number of pending IRQ events unhandled. These cases are very rare,
2175 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2176 * better to do it this way as thus we do not have to be aware of
2177 * 'pending' interrupts in the IRQ path, except at this point.
2178 */
2179/*
2180 * Edge triggered needs to resend any interrupt
2181 * that was delayed but this is now handled in the device
2182 * independent code.
2183 */
2184
2185/*
2186 * Starting up a edge-triggered IO-APIC interrupt is
2187 * nasty - we need to make sure that we get the edge.
2188 * If it is already asserted for some reason, we need
2189 * return 1 to indicate that is was pending.
2190 *
2191 * This is not complete - we should be able to fake
2192 * an edge even if it isn't on the 8259A...
2193 */
54168ed7 2194
f5b9ed7a 2195static unsigned int startup_ioapic_irq(unsigned int irq)
1da177e4
LT
2196{
2197 int was_pending = 0;
2198 unsigned long flags;
0b8f1efa 2199 struct irq_cfg *cfg;
1da177e4
LT
2200
2201 spin_lock_irqsave(&ioapic_lock, flags);
bc07844a 2202 if (irq < nr_legacy_irqs) {
1da177e4
LT
2203 disable_8259A_irq(irq);
2204 if (i8259A_irq_pending(irq))
2205 was_pending = 1;
2206 }
0b8f1efa 2207 cfg = irq_cfg(irq);
3145e941 2208 __unmask_IO_APIC_irq(cfg);
1da177e4
LT
2209 spin_unlock_irqrestore(&ioapic_lock, flags);
2210
2211 return was_pending;
2212}
2213
ace80ab7 2214static int ioapic_retrigger_irq(unsigned int irq)
1da177e4 2215{
54168ed7
IM
2216
2217 struct irq_cfg *cfg = irq_cfg(irq);
2218 unsigned long flags;
2219
2220 spin_lock_irqsave(&vector_lock, flags);
dac5f412 2221 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
54168ed7 2222 spin_unlock_irqrestore(&vector_lock, flags);
c0ad90a3
IM
2223
2224 return 1;
2225}
497c9a19 2226
54168ed7
IM
2227/*
2228 * Level and edge triggered IO-APIC interrupts need different handling,
2229 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2230 * handled with the level-triggered descriptor, but that one has slightly
2231 * more overhead. Level-triggered interrupts cannot be handled with the
2232 * edge-triggered handler, without risking IRQ storms and other ugly
2233 * races.
2234 */
497c9a19 2235
54168ed7 2236#ifdef CONFIG_SMP
9338ad6f 2237void send_cleanup_vector(struct irq_cfg *cfg)
e85abf8f
GH
2238{
2239 cpumask_var_t cleanup_mask;
2240
2241 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2242 unsigned int i;
e85abf8f
GH
2243 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2244 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2245 } else {
2246 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
e85abf8f
GH
2247 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2248 free_cpumask_var(cleanup_mask);
2249 }
2250 cfg->move_in_progress = 0;
2251}
2252
4420471f 2253static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
e85abf8f
GH
2254{
2255 int apic, pin;
2256 struct irq_pin_list *entry;
2257 u8 vector = cfg->vector;
2258
2977fb3f 2259 for_each_irq_pin(entry, cfg->irq_2_pin) {
e85abf8f
GH
2260 unsigned int reg;
2261
e85abf8f
GH
2262 apic = entry->apic;
2263 pin = entry->pin;
2264 /*
2265 * With interrupt-remapping, destination information comes
2266 * from interrupt-remapping table entry.
2267 */
2268 if (!irq_remapped(irq))
2269 io_apic_write(apic, 0x11 + pin*2, dest);
2270 reg = io_apic_read(apic, 0x10 + pin*2);
2271 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2272 reg |= vector;
2273 io_apic_modify(apic, 0x10 + pin*2, reg);
e85abf8f
GH
2274 }
2275}
2276
2277/*
2278 * Either sets desc->affinity to a valid value, and returns
18374d89 2279 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
e85abf8f
GH
2280 * leaves desc->affinity untouched.
2281 */
9338ad6f 2282unsigned int
18374d89
SS
2283set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
2284 unsigned int *dest_id)
e85abf8f
GH
2285{
2286 struct irq_cfg *cfg;
2287 unsigned int irq;
2288
2289 if (!cpumask_intersects(mask, cpu_online_mask))
18374d89 2290 return -1;
e85abf8f
GH
2291
2292 irq = desc->irq;
2293 cfg = desc->chip_data;
2294 if (assign_irq_vector(irq, cfg, mask))
18374d89 2295 return -1;
e85abf8f 2296
e85abf8f
GH
2297 cpumask_copy(desc->affinity, mask);
2298
18374d89
SS
2299 *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
2300 return 0;
e85abf8f
GH
2301}
2302
4420471f 2303static int
e85abf8f
GH
2304set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2305{
2306 struct irq_cfg *cfg;
2307 unsigned long flags;
2308 unsigned int dest;
2309 unsigned int irq;
4420471f 2310 int ret = -1;
e85abf8f
GH
2311
2312 irq = desc->irq;
2313 cfg = desc->chip_data;
2314
2315 spin_lock_irqsave(&ioapic_lock, flags);
18374d89
SS
2316 ret = set_desc_affinity(desc, mask, &dest);
2317 if (!ret) {
e85abf8f
GH
2318 /* Only the high 8 bits are valid. */
2319 dest = SET_APIC_LOGICAL_ID(dest);
2320 __target_IO_APIC_irq(irq, dest, cfg);
2321 }
2322 spin_unlock_irqrestore(&ioapic_lock, flags);
4420471f
IM
2323
2324 return ret;
e85abf8f
GH
2325}
2326
4420471f 2327static int
e85abf8f
GH
2328set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
2329{
2330 struct irq_desc *desc;
2331
2332 desc = irq_to_desc(irq);
2333
4420471f 2334 return set_ioapic_affinity_irq_desc(desc, mask);
e85abf8f 2335}
497c9a19 2336
54168ed7 2337#ifdef CONFIG_INTR_REMAP
497c9a19 2338
54168ed7
IM
2339/*
2340 * Migrate the IO-APIC irq in the presence of intr-remapping.
2341 *
0280f7c4
SS
2342 * For both level and edge triggered, irq migration is a simple atomic
2343 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
54168ed7 2344 *
0280f7c4
SS
2345 * For level triggered, we eliminate the io-apic RTE modification (with the
2346 * updated vector information), by using a virtual vector (io-apic pin number).
2347 * Real vector that is used for interrupting cpu will be coming from
2348 * the interrupt-remapping table entry.
54168ed7 2349 */
d5dedd45 2350static int
e7986739 2351migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
497c9a19 2352{
54168ed7 2353 struct irq_cfg *cfg;
54168ed7 2354 struct irte irte;
54168ed7 2355 unsigned int dest;
3145e941 2356 unsigned int irq;
d5dedd45 2357 int ret = -1;
497c9a19 2358
22f65d31 2359 if (!cpumask_intersects(mask, cpu_online_mask))
d5dedd45 2360 return ret;
497c9a19 2361
3145e941 2362 irq = desc->irq;
54168ed7 2363 if (get_irte(irq, &irte))
d5dedd45 2364 return ret;
497c9a19 2365
3145e941
YL
2366 cfg = desc->chip_data;
2367 if (assign_irq_vector(irq, cfg, mask))
d5dedd45 2368 return ret;
54168ed7 2369
debccb3e 2370 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
54168ed7 2371
54168ed7
IM
2372 irte.vector = cfg->vector;
2373 irte.dest_id = IRTE_DEST(dest);
2374
2375 /*
2376 * Modified the IRTE and flushes the Interrupt entry cache.
2377 */
2378 modify_irte(irq, &irte);
2379
22f65d31
MT
2380 if (cfg->move_in_progress)
2381 send_cleanup_vector(cfg);
54168ed7 2382
7f7ace0c 2383 cpumask_copy(desc->affinity, mask);
d5dedd45
YL
2384
2385 return 0;
54168ed7
IM
2386}
2387
54168ed7
IM
2388/*
2389 * Migrates the IRQ destination in the process context.
2390 */
d5dedd45 2391static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
968ea6d8 2392 const struct cpumask *mask)
54168ed7 2393{
d5dedd45 2394 return migrate_ioapic_irq_desc(desc, mask);
3145e941 2395}
d5dedd45 2396static int set_ir_ioapic_affinity_irq(unsigned int irq,
968ea6d8 2397 const struct cpumask *mask)
3145e941
YL
2398{
2399 struct irq_desc *desc = irq_to_desc(irq);
2400
d5dedd45 2401 return set_ir_ioapic_affinity_irq_desc(desc, mask);
54168ed7 2402}
29b61be6 2403#else
d5dedd45 2404static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
29b61be6
SS
2405 const struct cpumask *mask)
2406{
d5dedd45 2407 return 0;
29b61be6 2408}
54168ed7
IM
2409#endif
2410
2411asmlinkage void smp_irq_move_cleanup_interrupt(void)
2412{
2413 unsigned vector, me;
8f2466f4 2414
54168ed7 2415 ack_APIC_irq();
54168ed7 2416 exit_idle();
54168ed7
IM
2417 irq_enter();
2418
2419 me = smp_processor_id();
2420 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2421 unsigned int irq;
68a8ca59 2422 unsigned int irr;
54168ed7
IM
2423 struct irq_desc *desc;
2424 struct irq_cfg *cfg;
2425 irq = __get_cpu_var(vector_irq)[vector];
2426
0b8f1efa
YL
2427 if (irq == -1)
2428 continue;
2429
54168ed7
IM
2430 desc = irq_to_desc(irq);
2431 if (!desc)
2432 continue;
2433
2434 cfg = irq_cfg(irq);
239007b8 2435 raw_spin_lock(&desc->lock);
54168ed7 2436
7f41c2e1
SS
2437 /*
2438 * Check if the irq migration is in progress. If so, we
2439 * haven't received the cleanup request yet for this irq.
2440 */
2441 if (cfg->move_in_progress)
2442 goto unlock;
2443
22f65d31 2444 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
54168ed7
IM
2445 goto unlock;
2446
68a8ca59
SS
2447 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2448 /*
2449 * Check if the vector that needs to be cleanedup is
2450 * registered at the cpu's IRR. If so, then this is not
2451 * the best time to clean it up. Lets clean it up in the
2452 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2453 * to myself.
2454 */
2455 if (irr & (1 << (vector % 32))) {
2456 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2457 goto unlock;
2458 }
54168ed7 2459 __get_cpu_var(vector_irq)[vector] = -1;
54168ed7 2460unlock:
239007b8 2461 raw_spin_unlock(&desc->lock);
54168ed7
IM
2462 }
2463
2464 irq_exit();
2465}
2466
a5e74b84 2467static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
54168ed7 2468{
3145e941
YL
2469 struct irq_desc *desc = *descp;
2470 struct irq_cfg *cfg = desc->chip_data;
a5e74b84 2471 unsigned me;
54168ed7 2472
fcef5911 2473 if (likely(!cfg->move_in_progress))
54168ed7
IM
2474 return;
2475
54168ed7 2476 me = smp_processor_id();
10b888d6 2477
fcef5911 2478 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
22f65d31 2479 send_cleanup_vector(cfg);
497c9a19 2480}
a5e74b84
SS
2481
2482static void irq_complete_move(struct irq_desc **descp)
2483{
2484 __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
2485}
2486
2487void irq_force_complete_move(int irq)
2488{
2489 struct irq_desc *desc = irq_to_desc(irq);
2490 struct irq_cfg *cfg = desc->chip_data;
2491
2492 __irq_complete_move(&desc, cfg->vector);
2493}
497c9a19 2494#else
3145e941 2495static inline void irq_complete_move(struct irq_desc **descp) {}
497c9a19 2496#endif
3145e941 2497
1d025192
YL
2498static void ack_apic_edge(unsigned int irq)
2499{
3145e941
YL
2500 struct irq_desc *desc = irq_to_desc(irq);
2501
2502 irq_complete_move(&desc);
1d025192
YL
2503 move_native_irq(irq);
2504 ack_APIC_irq();
2505}
2506
3eb2cce8 2507atomic_t irq_mis_count;
3eb2cce8 2508
c29d9db3
SS
2509/*
2510 * IO-APIC versions below 0x20 don't support EOI register.
2511 * For the record, here is the information about various versions:
2512 * 0Xh 82489DX
2513 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
2514 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
2515 * 30h-FFh Reserved
2516 *
2517 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
2518 * version as 0x2. This is an error with documentation and these ICH chips
2519 * use io-apic's of version 0x20.
2520 *
2521 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
2522 * Otherwise, we simulate the EOI message manually by changing the trigger
2523 * mode to edge and then back to level, with RTE being masked during this.
2524*/
b3ec0a37
SS
2525static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2526{
2527 struct irq_pin_list *entry;
2528
2529 for_each_irq_pin(entry, cfg->irq_2_pin) {
c29d9db3
SS
2530 if (mp_ioapics[entry->apic].apicver >= 0x20) {
2531 /*
2532 * Intr-remapping uses pin number as the virtual vector
2533 * in the RTE. Actual vector is programmed in
2534 * intr-remapping table entry. Hence for the io-apic
2535 * EOI we use the pin number.
2536 */
2537 if (irq_remapped(irq))
2538 io_apic_eoi(entry->apic, entry->pin);
2539 else
2540 io_apic_eoi(entry->apic, cfg->vector);
2541 } else {
2542 __mask_and_edge_IO_APIC_irq(entry);
2543 __unmask_and_level_IO_APIC_irq(entry);
2544 }
b3ec0a37
SS
2545 }
2546}
2547
2548static void eoi_ioapic_irq(struct irq_desc *desc)
2549{
2550 struct irq_cfg *cfg;
2551 unsigned long flags;
2552 unsigned int irq;
2553
2554 irq = desc->irq;
2555 cfg = desc->chip_data;
2556
2557 spin_lock_irqsave(&ioapic_lock, flags);
2558 __eoi_ioapic_irq(irq, cfg);
2559 spin_unlock_irqrestore(&ioapic_lock, flags);
2560}
2561
047c8fdb
YL
2562static void ack_apic_level(unsigned int irq)
2563{
3145e941 2564 struct irq_desc *desc = irq_to_desc(irq);
3eb2cce8
YL
2565 unsigned long v;
2566 int i;
3145e941 2567 struct irq_cfg *cfg;
54168ed7 2568 int do_unmask_irq = 0;
047c8fdb 2569
3145e941 2570 irq_complete_move(&desc);
047c8fdb 2571#ifdef CONFIG_GENERIC_PENDING_IRQ
54168ed7 2572 /* If we are moving the irq we need to mask it */
3145e941 2573 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
54168ed7 2574 do_unmask_irq = 1;
3145e941 2575 mask_IO_APIC_irq_desc(desc);
54168ed7 2576 }
047c8fdb
YL
2577#endif
2578
3eb2cce8 2579 /*
916a0fe7
JF
2580 * It appears there is an erratum which affects at least version 0x11
2581 * of I/O APIC (that's the 82093AA and cores integrated into various
2582 * chipsets). Under certain conditions a level-triggered interrupt is
2583 * erroneously delivered as edge-triggered one but the respective IRR
2584 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2585 * message but it will never arrive and further interrupts are blocked
2586 * from the source. The exact reason is so far unknown, but the
2587 * phenomenon was observed when two consecutive interrupt requests
2588 * from a given source get delivered to the same CPU and the source is
2589 * temporarily disabled in between.
2590 *
2591 * A workaround is to simulate an EOI message manually. We achieve it
2592 * by setting the trigger mode to edge and then to level when the edge
2593 * trigger mode gets detected in the TMR of a local APIC for a
2594 * level-triggered interrupt. We mask the source for the time of the
2595 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2596 * The idea is from Manfred Spraul. --macro
1c83995b
SS
2597 *
2598 * Also in the case when cpu goes offline, fixup_irqs() will forward
2599 * any unhandled interrupt on the offlined cpu to the new cpu
2600 * destination that is handling the corresponding interrupt. This
2601 * interrupt forwarding is done via IPI's. Hence, in this case also
2602 * level-triggered io-apic interrupt will be seen as an edge
2603 * interrupt in the IRR. And we can't rely on the cpu's EOI
2604 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2605 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2606 * supporting EOI register, we do an explicit EOI to clear the
2607 * remote IRR and on IO-APIC's which don't have an EOI register,
2608 * we use the above logic (mask+edge followed by unmask+level) from
2609 * Manfred Spraul to clear the remote IRR.
916a0fe7 2610 */
3145e941
YL
2611 cfg = desc->chip_data;
2612 i = cfg->vector;
3eb2cce8 2613 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
3eb2cce8 2614
54168ed7
IM
2615 /*
2616 * We must acknowledge the irq before we move it or the acknowledge will
2617 * not propagate properly.
2618 */
2619 ack_APIC_irq();
2620
1c83995b
SS
2621 /*
2622 * Tail end of clearing remote IRR bit (either by delivering the EOI
2623 * message via io-apic EOI register write or simulating it using
2624 * mask+edge followed by unnask+level logic) manually when the
2625 * level triggered interrupt is seen as the edge triggered interrupt
2626 * at the cpu.
2627 */
ca64c47c
MR
2628 if (!(v & (1 << (i & 0x1f)))) {
2629 atomic_inc(&irq_mis_count);
2630
c29d9db3 2631 eoi_ioapic_irq(desc);
ca64c47c
MR
2632 }
2633
54168ed7
IM
2634 /* Now we can move and renable the irq */
2635 if (unlikely(do_unmask_irq)) {
2636 /* Only migrate the irq if the ack has been received.
2637 *
2638 * On rare occasions the broadcast level triggered ack gets
2639 * delayed going to ioapics, and if we reprogram the
2640 * vector while Remote IRR is still set the irq will never
2641 * fire again.
2642 *
2643 * To prevent this scenario we read the Remote IRR bit
2644 * of the ioapic. This has two effects.
2645 * - On any sane system the read of the ioapic will
2646 * flush writes (and acks) going to the ioapic from
2647 * this cpu.
2648 * - We get to see if the ACK has actually been delivered.
2649 *
2650 * Based on failed experiments of reprogramming the
2651 * ioapic entry from outside of irq context starting
2652 * with masking the ioapic entry and then polling until
2653 * Remote IRR was clear before reprogramming the
2654 * ioapic I don't trust the Remote IRR bit to be
2655 * completey accurate.
2656 *
2657 * However there appears to be no other way to plug
2658 * this race, so if the Remote IRR bit is not
2659 * accurate and is causing problems then it is a hardware bug
2660 * and you can go talk to the chipset vendor about it.
2661 */
3145e941
YL
2662 cfg = desc->chip_data;
2663 if (!io_apic_level_ack_pending(cfg))
54168ed7 2664 move_masked_irq(irq);
3145e941 2665 unmask_IO_APIC_irq_desc(desc);
54168ed7 2666 }
3eb2cce8 2667}
1d025192 2668
d0b03bd1
HW
2669#ifdef CONFIG_INTR_REMAP
2670static void ir_ack_apic_edge(unsigned int irq)
2671{
5d0ae2db 2672 ack_APIC_irq();
d0b03bd1
HW
2673}
2674
2675static void ir_ack_apic_level(unsigned int irq)
2676{
5d0ae2db
WH
2677 struct irq_desc *desc = irq_to_desc(irq);
2678
2679 ack_APIC_irq();
2680 eoi_ioapic_irq(desc);
d0b03bd1
HW
2681}
2682#endif /* CONFIG_INTR_REMAP */
2683
f5b9ed7a 2684static struct irq_chip ioapic_chip __read_mostly = {
d6c88a50
TG
2685 .name = "IO-APIC",
2686 .startup = startup_ioapic_irq,
2687 .mask = mask_IO_APIC_irq,
2688 .unmask = unmask_IO_APIC_irq,
2689 .ack = ack_apic_edge,
2690 .eoi = ack_apic_level,
54d5d424 2691#ifdef CONFIG_SMP
d6c88a50 2692 .set_affinity = set_ioapic_affinity_irq,
54d5d424 2693#endif
ace80ab7 2694 .retrigger = ioapic_retrigger_irq,
1da177e4
LT
2695};
2696
54168ed7 2697static struct irq_chip ir_ioapic_chip __read_mostly = {
d6c88a50
TG
2698 .name = "IR-IO-APIC",
2699 .startup = startup_ioapic_irq,
2700 .mask = mask_IO_APIC_irq,
2701 .unmask = unmask_IO_APIC_irq,
a1e38ca5 2702#ifdef CONFIG_INTR_REMAP
d0b03bd1
HW
2703 .ack = ir_ack_apic_edge,
2704 .eoi = ir_ack_apic_level,
54168ed7 2705#ifdef CONFIG_SMP
d6c88a50 2706 .set_affinity = set_ir_ioapic_affinity_irq,
a1e38ca5 2707#endif
54168ed7
IM
2708#endif
2709 .retrigger = ioapic_retrigger_irq,
2710};
1da177e4
LT
2711
2712static inline void init_IO_APIC_traps(void)
2713{
2714 int irq;
08678b08 2715 struct irq_desc *desc;
da51a821 2716 struct irq_cfg *cfg;
1da177e4
LT
2717
2718 /*
2719 * NOTE! The local APIC isn't very good at handling
2720 * multiple interrupts at the same interrupt level.
2721 * As the interrupt level is determined by taking the
2722 * vector number and shifting that right by 4, we
2723 * want to spread these out a bit so that they don't
2724 * all fall in the same interrupt level.
2725 *
2726 * Also, we've got to be careful not to trash gate
2727 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2728 */
0b8f1efa 2729 for_each_irq_desc(irq, desc) {
0b8f1efa
YL
2730 cfg = desc->chip_data;
2731 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1da177e4
LT
2732 /*
2733 * Hmm.. We don't have an entry for this,
2734 * so default to an old-fashioned 8259
2735 * interrupt if we can..
2736 */
bc07844a 2737 if (irq < nr_legacy_irqs)
1da177e4 2738 make_8259A_irq(irq);
0b8f1efa 2739 else
1da177e4 2740 /* Strange. Oh, well.. */
08678b08 2741 desc->chip = &no_irq_chip;
1da177e4
LT
2742 }
2743 }
2744}
2745
f5b9ed7a
IM
2746/*
2747 * The local APIC irq-chip implementation:
2748 */
1da177e4 2749
36062448 2750static void mask_lapic_irq(unsigned int irq)
1da177e4
LT
2751{
2752 unsigned long v;
2753
2754 v = apic_read(APIC_LVT0);
593f4a78 2755 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1da177e4
LT
2756}
2757
36062448 2758static void unmask_lapic_irq(unsigned int irq)
1da177e4 2759{
f5b9ed7a 2760 unsigned long v;
1da177e4 2761
f5b9ed7a 2762 v = apic_read(APIC_LVT0);
593f4a78 2763 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
f5b9ed7a 2764}
1da177e4 2765
3145e941 2766static void ack_lapic_irq(unsigned int irq)
1d025192
YL
2767{
2768 ack_APIC_irq();
2769}
2770
f5b9ed7a 2771static struct irq_chip lapic_chip __read_mostly = {
9a1c6192 2772 .name = "local-APIC",
f5b9ed7a
IM
2773 .mask = mask_lapic_irq,
2774 .unmask = unmask_lapic_irq,
c88ac1df 2775 .ack = ack_lapic_irq,
1da177e4
LT
2776};
2777
3145e941 2778static void lapic_register_intr(int irq, struct irq_desc *desc)
c88ac1df 2779{
08678b08 2780 desc->status &= ~IRQ_LEVEL;
c88ac1df
MR
2781 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2782 "edge");
c88ac1df
MR
2783}
2784
e9427101 2785static void __init setup_nmi(void)
1da177e4
LT
2786{
2787 /*
36062448 2788 * Dirty trick to enable the NMI watchdog ...
1da177e4
LT
2789 * We put the 8259A master into AEOI mode and
2790 * unmask on all local APICs LVT0 as NMI.
2791 *
2792 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2793 * is from Maciej W. Rozycki - so we do not have to EOI from
2794 * the NMI handler or the timer interrupt.
36062448 2795 */
1da177e4
LT
2796 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2797
e9427101 2798 enable_NMI_through_LVT0();
1da177e4
LT
2799
2800 apic_printk(APIC_VERBOSE, " done.\n");
2801}
2802
2803/*
2804 * This looks a bit hackish but it's about the only one way of sending
2805 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2806 * not support the ExtINT mode, unfortunately. We need to send these
2807 * cycles as some i82489DX-based boards have glue logic that keeps the
2808 * 8259A interrupt line asserted until INTA. --macro
2809 */
28acf285 2810static inline void __init unlock_ExtINT_logic(void)
1da177e4 2811{
fcfd636a 2812 int apic, pin, i;
1da177e4
LT
2813 struct IO_APIC_route_entry entry0, entry1;
2814 unsigned char save_control, save_freq_select;
1da177e4 2815
fcfd636a 2816 pin = find_isa_irq_pin(8, mp_INT);
956fb531
AB
2817 if (pin == -1) {
2818 WARN_ON_ONCE(1);
2819 return;
2820 }
fcfd636a 2821 apic = find_isa_irq_apic(8, mp_INT);
956fb531
AB
2822 if (apic == -1) {
2823 WARN_ON_ONCE(1);
1da177e4 2824 return;
956fb531 2825 }
1da177e4 2826
cf4c6a2f 2827 entry0 = ioapic_read_entry(apic, pin);
fcfd636a 2828 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
2829
2830 memset(&entry1, 0, sizeof(entry1));
2831
2832 entry1.dest_mode = 0; /* physical delivery */
2833 entry1.mask = 0; /* unmask IRQ now */
d83e94ac 2834 entry1.dest = hard_smp_processor_id();
1da177e4
LT
2835 entry1.delivery_mode = dest_ExtINT;
2836 entry1.polarity = entry0.polarity;
2837 entry1.trigger = 0;
2838 entry1.vector = 0;
2839
cf4c6a2f 2840 ioapic_write_entry(apic, pin, entry1);
1da177e4
LT
2841
2842 save_control = CMOS_READ(RTC_CONTROL);
2843 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2844 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2845 RTC_FREQ_SELECT);
2846 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2847
2848 i = 100;
2849 while (i-- > 0) {
2850 mdelay(10);
2851 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2852 i -= 10;
2853 }
2854
2855 CMOS_WRITE(save_control, RTC_CONTROL);
2856 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
fcfd636a 2857 clear_IO_APIC_pin(apic, pin);
1da177e4 2858
cf4c6a2f 2859 ioapic_write_entry(apic, pin, entry0);
1da177e4
LT
2860}
2861
efa2559f 2862static int disable_timer_pin_1 __initdata;
047c8fdb 2863/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
54168ed7 2864static int __init disable_timer_pin_setup(char *arg)
efa2559f
YL
2865{
2866 disable_timer_pin_1 = 1;
2867 return 0;
2868}
54168ed7 2869early_param("disable_timer_pin_1", disable_timer_pin_setup);
efa2559f
YL
2870
2871int timer_through_8259 __initdata;
2872
1da177e4
LT
2873/*
2874 * This code may look a bit paranoid, but it's supposed to cooperate with
2875 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2876 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2877 * fanatically on his truly buggy board.
54168ed7
IM
2878 *
2879 * FIXME: really need to revamp this for all platforms.
1da177e4 2880 */
8542b200 2881static inline void __init check_timer(void)
1da177e4 2882{
3145e941
YL
2883 struct irq_desc *desc = irq_to_desc(0);
2884 struct irq_cfg *cfg = desc->chip_data;
85ac16d0 2885 int node = cpu_to_node(boot_cpu_id);
fcfd636a 2886 int apic1, pin1, apic2, pin2;
4aae0702 2887 unsigned long flags;
047c8fdb 2888 int no_pin1 = 0;
4aae0702
IM
2889
2890 local_irq_save(flags);
d4d25dec 2891
1da177e4
LT
2892 /*
2893 * get/set the timer IRQ vector:
2894 */
2895 disable_8259A_irq(0);
fe402e1f 2896 assign_irq_vector(0, cfg, apic->target_cpus());
1da177e4
LT
2897
2898 /*
d11d5794
MR
2899 * As IRQ0 is to be enabled in the 8259A, the virtual
2900 * wire has to be disabled in the local APIC. Also
2901 * timer interrupts need to be acknowledged manually in
2902 * the 8259A for the i82489DX when using the NMI
2903 * watchdog as that APIC treats NMIs as level-triggered.
2904 * The AEOI mode will finish them in the 8259A
2905 * automatically.
1da177e4 2906 */
593f4a78 2907 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
1da177e4 2908 init_8259A(1);
54168ed7 2909#ifdef CONFIG_X86_32
f72dccac
YL
2910 {
2911 unsigned int ver;
2912
2913 ver = apic_read(APIC_LVR);
2914 ver = GET_APIC_VERSION(ver);
2915 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2916 }
54168ed7 2917#endif
1da177e4 2918
fcfd636a
EB
2919 pin1 = find_isa_irq_pin(0, mp_INT);
2920 apic1 = find_isa_irq_apic(0, mp_INT);
2921 pin2 = ioapic_i8259.pin;
2922 apic2 = ioapic_i8259.apic;
1da177e4 2923
49a66a0b
MR
2924 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2925 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
497c9a19 2926 cfg->vector, apic1, pin1, apic2, pin2);
1da177e4 2927
691874fa
MR
2928 /*
2929 * Some BIOS writers are clueless and report the ExtINTA
2930 * I/O APIC input from the cascaded 8259A as the timer
2931 * interrupt input. So just in case, if only one pin
2932 * was found above, try it both directly and through the
2933 * 8259A.
2934 */
2935 if (pin1 == -1) {
54168ed7
IM
2936 if (intr_remapping_enabled)
2937 panic("BIOS bug: timer not connected to IO-APIC");
691874fa
MR
2938 pin1 = pin2;
2939 apic1 = apic2;
2940 no_pin1 = 1;
2941 } else if (pin2 == -1) {
2942 pin2 = pin1;
2943 apic2 = apic1;
2944 }
2945
1da177e4
LT
2946 if (pin1 != -1) {
2947 /*
2948 * Ok, does IRQ0 through the IOAPIC work?
2949 */
691874fa 2950 if (no_pin1) {
85ac16d0 2951 add_pin_to_irq_node(cfg, node, apic1, pin1);
497c9a19 2952 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
f72dccac
YL
2953 } else {
2954 /* for edge trigger, setup_IO_APIC_irq already
2955 * leave it unmasked.
2956 * so only need to unmask if it is level-trigger
2957 * do we really have level trigger timer?
2958 */
2959 int idx;
2960 idx = find_irq_entry(apic1, pin1, mp_INT);
2961 if (idx != -1 && irq_trigger(idx))
2962 unmask_IO_APIC_irq_desc(desc);
691874fa 2963 }
1da177e4
LT
2964 if (timer_irq_works()) {
2965 if (nmi_watchdog == NMI_IO_APIC) {
1da177e4
LT
2966 setup_nmi();
2967 enable_8259A_irq(0);
1da177e4 2968 }
66759a01
CE
2969 if (disable_timer_pin_1 > 0)
2970 clear_IO_APIC_pin(0, pin1);
4aae0702 2971 goto out;
1da177e4 2972 }
54168ed7
IM
2973 if (intr_remapping_enabled)
2974 panic("timer doesn't work through Interrupt-remapped IO-APIC");
f72dccac 2975 local_irq_disable();
fcfd636a 2976 clear_IO_APIC_pin(apic1, pin1);
691874fa 2977 if (!no_pin1)
49a66a0b
MR
2978 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2979 "8254 timer not connected to IO-APIC\n");
1da177e4 2980
49a66a0b
MR
2981 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2982 "(IRQ0) through the 8259A ...\n");
2983 apic_printk(APIC_QUIET, KERN_INFO
2984 "..... (found apic %d pin %d) ...\n", apic2, pin2);
1da177e4
LT
2985 /*
2986 * legacy devices should be connected to IO APIC #0
2987 */
85ac16d0 2988 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
497c9a19 2989 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
ecd29476 2990 enable_8259A_irq(0);
1da177e4 2991 if (timer_irq_works()) {
49a66a0b 2992 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
35542c5e 2993 timer_through_8259 = 1;
1da177e4 2994 if (nmi_watchdog == NMI_IO_APIC) {
60134ebe 2995 disable_8259A_irq(0);
1da177e4 2996 setup_nmi();
60134ebe 2997 enable_8259A_irq(0);
1da177e4 2998 }
4aae0702 2999 goto out;
1da177e4
LT
3000 }
3001 /*
3002 * Cleanup, just in case ...
3003 */
f72dccac 3004 local_irq_disable();
ecd29476 3005 disable_8259A_irq(0);
fcfd636a 3006 clear_IO_APIC_pin(apic2, pin2);
49a66a0b 3007 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
1da177e4 3008 }
1da177e4
LT
3009
3010 if (nmi_watchdog == NMI_IO_APIC) {
49a66a0b
MR
3011 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
3012 "through the IO-APIC - disabling NMI Watchdog!\n");
067fa0ff 3013 nmi_watchdog = NMI_NONE;
1da177e4 3014 }
54168ed7 3015#ifdef CONFIG_X86_32
d11d5794 3016 timer_ack = 0;
54168ed7 3017#endif
1da177e4 3018
49a66a0b
MR
3019 apic_printk(APIC_QUIET, KERN_INFO
3020 "...trying to set up timer as Virtual Wire IRQ...\n");
1da177e4 3021
3145e941 3022 lapic_register_intr(0, desc);
497c9a19 3023 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
1da177e4
LT
3024 enable_8259A_irq(0);
3025
3026 if (timer_irq_works()) {
49a66a0b 3027 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 3028 goto out;
1da177e4 3029 }
f72dccac 3030 local_irq_disable();
e67465f1 3031 disable_8259A_irq(0);
497c9a19 3032 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
49a66a0b 3033 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
1da177e4 3034
49a66a0b
MR
3035 apic_printk(APIC_QUIET, KERN_INFO
3036 "...trying to set up timer as ExtINT IRQ...\n");
1da177e4 3037
1da177e4
LT
3038 init_8259A(0);
3039 make_8259A_irq(0);
593f4a78 3040 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4
LT
3041
3042 unlock_ExtINT_logic();
3043
3044 if (timer_irq_works()) {
49a66a0b 3045 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 3046 goto out;
1da177e4 3047 }
f72dccac 3048 local_irq_disable();
49a66a0b 3049 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
1da177e4 3050 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
49a66a0b 3051 "report. Then try booting with the 'noapic' option.\n");
4aae0702
IM
3052out:
3053 local_irq_restore(flags);
1da177e4
LT
3054}
3055
3056/*
af174783
MR
3057 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3058 * to devices. However there may be an I/O APIC pin available for
3059 * this interrupt regardless. The pin may be left unconnected, but
3060 * typically it will be reused as an ExtINT cascade interrupt for
3061 * the master 8259A. In the MPS case such a pin will normally be
3062 * reported as an ExtINT interrupt in the MP table. With ACPI
3063 * there is no provision for ExtINT interrupts, and in the absence
3064 * of an override it would be treated as an ordinary ISA I/O APIC
3065 * interrupt, that is edge-triggered and unmasked by default. We
3066 * used to do this, but it caused problems on some systems because
3067 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3068 * the same ExtINT cascade interrupt to drive the local APIC of the
3069 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3070 * the I/O APIC in all cases now. No actual device should request
3071 * it anyway. --macro
1da177e4 3072 */
bc07844a 3073#define PIC_IRQS (1UL << PIC_CASCADE_IR)
1da177e4
LT
3074
3075void __init setup_IO_APIC(void)
3076{
54168ed7 3077
54168ed7
IM
3078 /*
3079 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3080 */
bc07844a 3081 io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
1da177e4 3082
54168ed7 3083 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
d6c88a50 3084 /*
54168ed7
IM
3085 * Set up IO-APIC IRQ routing.
3086 */
de934103
TG
3087 x86_init.mpparse.setup_ioapic_ids();
3088
1da177e4
LT
3089 sync_Arb_IDs();
3090 setup_IO_APIC_irqs();
3091 init_IO_APIC_traps();
bc07844a
TG
3092 if (nr_legacy_irqs)
3093 check_timer();
1da177e4
LT
3094}
3095
3096/*
54168ed7
IM
3097 * Called after all the initialization is done. If we didnt find any
3098 * APIC bugs then we can allow the modify fast path
1da177e4 3099 */
36062448 3100
1da177e4
LT
3101static int __init io_apic_bug_finalize(void)
3102{
d6c88a50
TG
3103 if (sis_apic_bug == -1)
3104 sis_apic_bug = 0;
3105 return 0;
1da177e4
LT
3106}
3107
3108late_initcall(io_apic_bug_finalize);
3109
3110struct sysfs_ioapic_data {
3111 struct sys_device dev;
3112 struct IO_APIC_route_entry entry[0];
3113};
54168ed7 3114static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
1da177e4 3115
438510f6 3116static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
1da177e4
LT
3117{
3118 struct IO_APIC_route_entry *entry;
3119 struct sysfs_ioapic_data *data;
1da177e4 3120 int i;
36062448 3121
1da177e4
LT
3122 data = container_of(dev, struct sysfs_ioapic_data, dev);
3123 entry = data->entry;
54168ed7
IM
3124 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3125 *entry = ioapic_read_entry(dev->id, i);
1da177e4
LT
3126
3127 return 0;
3128}
3129
3130static int ioapic_resume(struct sys_device *dev)
3131{
3132 struct IO_APIC_route_entry *entry;
3133 struct sysfs_ioapic_data *data;
3134 unsigned long flags;
3135 union IO_APIC_reg_00 reg_00;
3136 int i;
36062448 3137
1da177e4
LT
3138 data = container_of(dev, struct sysfs_ioapic_data, dev);
3139 entry = data->entry;
3140
3141 spin_lock_irqsave(&ioapic_lock, flags);
3142 reg_00.raw = io_apic_read(dev->id, 0);
b5ba7e6d
JSR
3143 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3144 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
1da177e4
LT
3145 io_apic_write(dev->id, 0, reg_00.raw);
3146 }
1da177e4 3147 spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 3148 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
cf4c6a2f 3149 ioapic_write_entry(dev->id, i, entry[i]);
1da177e4
LT
3150
3151 return 0;
3152}
3153
3154static struct sysdev_class ioapic_sysdev_class = {
af5ca3f4 3155 .name = "ioapic",
1da177e4
LT
3156 .suspend = ioapic_suspend,
3157 .resume = ioapic_resume,
3158};
3159
3160static int __init ioapic_init_sysfs(void)
3161{
54168ed7
IM
3162 struct sys_device * dev;
3163 int i, size, error;
1da177e4
LT
3164
3165 error = sysdev_class_register(&ioapic_sysdev_class);
3166 if (error)
3167 return error;
3168
54168ed7 3169 for (i = 0; i < nr_ioapics; i++ ) {
36062448 3170 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
1da177e4 3171 * sizeof(struct IO_APIC_route_entry);
25556c16 3172 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
1da177e4
LT
3173 if (!mp_ioapic_data[i]) {
3174 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3175 continue;
3176 }
1da177e4 3177 dev = &mp_ioapic_data[i]->dev;
36062448 3178 dev->id = i;
1da177e4
LT
3179 dev->cls = &ioapic_sysdev_class;
3180 error = sysdev_register(dev);
3181 if (error) {
3182 kfree(mp_ioapic_data[i]);
3183 mp_ioapic_data[i] = NULL;
3184 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3185 continue;
3186 }
3187 }
3188
3189 return 0;
3190}
3191
3192device_initcall(ioapic_init_sysfs);
3193
3fc471ed 3194/*
95d77884 3195 * Dynamic irq allocate and deallocation
3fc471ed 3196 */
d047f53a 3197unsigned int create_irq_nr(unsigned int irq_want, int node)
3fc471ed 3198{
ace80ab7 3199 /* Allocate an unused irq */
54168ed7
IM
3200 unsigned int irq;
3201 unsigned int new;
3fc471ed 3202 unsigned long flags;
0b8f1efa 3203 struct irq_cfg *cfg_new = NULL;
0b8f1efa 3204 struct irq_desc *desc_new = NULL;
199751d7
YL
3205
3206 irq = 0;
abcaa2b8
YL
3207 if (irq_want < nr_irqs_gsi)
3208 irq_want = nr_irqs_gsi;
3209
ace80ab7 3210 spin_lock_irqsave(&vector_lock, flags);
9594949b 3211 for (new = irq_want; new < nr_irqs; new++) {
85ac16d0 3212 desc_new = irq_to_desc_alloc_node(new, node);
0b8f1efa
YL
3213 if (!desc_new) {
3214 printk(KERN_INFO "can not get irq_desc for %d\n", new);
ace80ab7 3215 continue;
0b8f1efa
YL
3216 }
3217 cfg_new = desc_new->chip_data;
3218
3219 if (cfg_new->vector != 0)
ace80ab7 3220 continue;
d047f53a 3221
15e957d0 3222 desc_new = move_irq_desc(desc_new, node);
37ef2a30 3223 cfg_new = desc_new->chip_data;
d047f53a 3224
fe402e1f 3225 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
ace80ab7
EB
3226 irq = new;
3227 break;
3228 }
3229 spin_unlock_irqrestore(&vector_lock, flags);
3fc471ed 3230
ced5b697
BP
3231 if (irq > 0)
3232 dynamic_irq_init_keep_chip_data(irq);
3233
3fc471ed
EB
3234 return irq;
3235}
3236
199751d7
YL
3237int create_irq(void)
3238{
d047f53a 3239 int node = cpu_to_node(boot_cpu_id);
be5d5350 3240 unsigned int irq_want;
54168ed7
IM
3241 int irq;
3242
be5d5350 3243 irq_want = nr_irqs_gsi;
d047f53a 3244 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3245
3246 if (irq == 0)
3247 irq = -1;
3248
3249 return irq;
199751d7
YL
3250}
3251
3fc471ed
EB
3252void destroy_irq(unsigned int irq)
3253{
3254 unsigned long flags;
0b8f1efa 3255 struct irq_cfg *cfg;
3fc471ed 3256
ced5b697 3257 dynamic_irq_cleanup_keep_chip_data(irq);
3fc471ed 3258
54168ed7 3259 free_irte(irq);
3fc471ed 3260 spin_lock_irqsave(&vector_lock, flags);
ced5b697 3261 cfg = irq_to_desc(irq)->chip_data;
3145e941 3262 __clear_irq_vector(irq, cfg);
3fc471ed
EB
3263 spin_unlock_irqrestore(&vector_lock, flags);
3264}
3fc471ed 3265
2d3fcc1c 3266/*
27b46d76 3267 * MSI message composition
2d3fcc1c
EB
3268 */
3269#ifdef CONFIG_PCI_MSI
c8bc6f3c
SS
3270static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
3271 struct msi_msg *msg, u8 hpet_id)
2d3fcc1c 3272{
497c9a19
YL
3273 struct irq_cfg *cfg;
3274 int err;
2d3fcc1c
EB
3275 unsigned dest;
3276
f1182638
JB
3277 if (disable_apic)
3278 return -ENXIO;
3279
3145e941 3280 cfg = irq_cfg(irq);
fe402e1f 3281 err = assign_irq_vector(irq, cfg, apic->target_cpus());
497c9a19
YL
3282 if (err)
3283 return err;
2d3fcc1c 3284
debccb3e 3285 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19 3286
54168ed7
IM
3287 if (irq_remapped(irq)) {
3288 struct irte irte;
3289 int ir_index;
3290 u16 sub_handle;
3291
3292 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3293 BUG_ON(ir_index == -1);
3294
3295 memset (&irte, 0, sizeof(irte));
3296
3297 irte.present = 1;
9b5bc8dc 3298 irte.dst_mode = apic->irq_dest_mode;
54168ed7 3299 irte.trigger_mode = 0; /* edge */
9b5bc8dc 3300 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
3301 irte.vector = cfg->vector;
3302 irte.dest_id = IRTE_DEST(dest);
3303
f007e99c 3304 /* Set source-id of interrupt request */
c8bc6f3c
SS
3305 if (pdev)
3306 set_msi_sid(&irte, pdev);
3307 else
3308 set_hpet_sid(&irte, hpet_id);
f007e99c 3309
54168ed7
IM
3310 modify_irte(irq, &irte);
3311
3312 msg->address_hi = MSI_ADDR_BASE_HI;
3313 msg->data = sub_handle;
3314 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3315 MSI_ADDR_IR_SHV |
3316 MSI_ADDR_IR_INDEX1(ir_index) |
3317 MSI_ADDR_IR_INDEX2(ir_index);
29b61be6 3318 } else {
9d783ba0
SS
3319 if (x2apic_enabled())
3320 msg->address_hi = MSI_ADDR_BASE_HI |
3321 MSI_ADDR_EXT_DEST_ID(dest);
3322 else
3323 msg->address_hi = MSI_ADDR_BASE_HI;
3324
54168ed7
IM
3325 msg->address_lo =
3326 MSI_ADDR_BASE_LO |
9b5bc8dc 3327 ((apic->irq_dest_mode == 0) ?
54168ed7
IM
3328 MSI_ADDR_DEST_MODE_PHYSICAL:
3329 MSI_ADDR_DEST_MODE_LOGICAL) |
9b5bc8dc 3330 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3331 MSI_ADDR_REDIRECTION_CPU:
3332 MSI_ADDR_REDIRECTION_LOWPRI) |
3333 MSI_ADDR_DEST_ID(dest);
497c9a19 3334
54168ed7
IM
3335 msg->data =
3336 MSI_DATA_TRIGGER_EDGE |
3337 MSI_DATA_LEVEL_ASSERT |
9b5bc8dc 3338 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3339 MSI_DATA_DELIVERY_FIXED:
3340 MSI_DATA_DELIVERY_LOWPRI) |
3341 MSI_DATA_VECTOR(cfg->vector);
3342 }
497c9a19 3343 return err;
2d3fcc1c
EB
3344}
3345
3b7d1921 3346#ifdef CONFIG_SMP
d5dedd45 3347static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
2d3fcc1c 3348{
3145e941 3349 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3350 struct irq_cfg *cfg;
3b7d1921
EB
3351 struct msi_msg msg;
3352 unsigned int dest;
3b7d1921 3353
18374d89 3354 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3355 return -1;
2d3fcc1c 3356
3145e941 3357 cfg = desc->chip_data;
2d3fcc1c 3358
3145e941 3359 read_msi_msg_desc(desc, &msg);
3b7d1921
EB
3360
3361 msg.data &= ~MSI_DATA_VECTOR_MASK;
497c9a19 3362 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3b7d1921
EB
3363 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3364 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3365
3145e941 3366 write_msi_msg_desc(desc, &msg);
d5dedd45
YL
3367
3368 return 0;
2d3fcc1c 3369}
54168ed7
IM
3370#ifdef CONFIG_INTR_REMAP
3371/*
3372 * Migrate the MSI irq to another cpumask. This migration is
3373 * done in the process context using interrupt-remapping hardware.
3374 */
d5dedd45 3375static int
e7986739 3376ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3377{
3145e941 3378 struct irq_desc *desc = irq_to_desc(irq);
a7883dec 3379 struct irq_cfg *cfg = desc->chip_data;
54168ed7 3380 unsigned int dest;
54168ed7 3381 struct irte irte;
54168ed7
IM
3382
3383 if (get_irte(irq, &irte))
d5dedd45 3384 return -1;
54168ed7 3385
18374d89 3386 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3387 return -1;
54168ed7 3388
54168ed7
IM
3389 irte.vector = cfg->vector;
3390 irte.dest_id = IRTE_DEST(dest);
3391
3392 /*
3393 * atomically update the IRTE with the new destination and vector.
3394 */
3395 modify_irte(irq, &irte);
3396
3397 /*
3398 * After this point, all the interrupts will start arriving
3399 * at the new destination. So, time to cleanup the previous
3400 * vector allocation.
3401 */
22f65d31
MT
3402 if (cfg->move_in_progress)
3403 send_cleanup_vector(cfg);
d5dedd45
YL
3404
3405 return 0;
54168ed7 3406}
3145e941 3407
54168ed7 3408#endif
3b7d1921 3409#endif /* CONFIG_SMP */
2d3fcc1c 3410
3b7d1921
EB
3411/*
3412 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3413 * which implement the MSI or MSI-X Capability Structure.
3414 */
3415static struct irq_chip msi_chip = {
3416 .name = "PCI-MSI",
3417 .unmask = unmask_msi_irq,
3418 .mask = mask_msi_irq,
1d025192 3419 .ack = ack_apic_edge,
3b7d1921
EB
3420#ifdef CONFIG_SMP
3421 .set_affinity = set_msi_irq_affinity,
3422#endif
3423 .retrigger = ioapic_retrigger_irq,
2d3fcc1c
EB
3424};
3425
54168ed7
IM
3426static struct irq_chip msi_ir_chip = {
3427 .name = "IR-PCI-MSI",
3428 .unmask = unmask_msi_irq,
3429 .mask = mask_msi_irq,
a1e38ca5 3430#ifdef CONFIG_INTR_REMAP
d0b03bd1 3431 .ack = ir_ack_apic_edge,
54168ed7
IM
3432#ifdef CONFIG_SMP
3433 .set_affinity = ir_set_msi_irq_affinity,
a1e38ca5 3434#endif
54168ed7
IM
3435#endif
3436 .retrigger = ioapic_retrigger_irq,
3437};
3438
3439/*
3440 * Map the PCI dev to the corresponding remapping hardware unit
3441 * and allocate 'nvec' consecutive interrupt-remapping table entries
3442 * in it.
3443 */
3444static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3445{
3446 struct intel_iommu *iommu;
3447 int index;
3448
3449 iommu = map_dev_to_ir(dev);
3450 if (!iommu) {
3451 printk(KERN_ERR
3452 "Unable to map PCI %s to iommu\n", pci_name(dev));
3453 return -ENOENT;
3454 }
3455
3456 index = alloc_irte(iommu, irq, nvec);
3457 if (index < 0) {
3458 printk(KERN_ERR
3459 "Unable to allocate %d IRTE for PCI %s\n", nvec,
d6c88a50 3460 pci_name(dev));
54168ed7
IM
3461 return -ENOSPC;
3462 }
3463 return index;
3464}
1d025192 3465
3145e941 3466static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
1d025192
YL
3467{
3468 int ret;
3469 struct msi_msg msg;
3470
c8bc6f3c 3471 ret = msi_compose_msg(dev, irq, &msg, -1);
1d025192
YL
3472 if (ret < 0)
3473 return ret;
3474
3145e941 3475 set_irq_msi(irq, msidesc);
1d025192
YL
3476 write_msi_msg(irq, &msg);
3477
54168ed7
IM
3478 if (irq_remapped(irq)) {
3479 struct irq_desc *desc = irq_to_desc(irq);
3480 /*
3481 * irq migration in process context
3482 */
3483 desc->status |= IRQ_MOVE_PCNTXT;
3484 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3485 } else
54168ed7 3486 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
1d025192 3487
c81bba49
YL
3488 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3489
1d025192
YL
3490 return 0;
3491}
3492
047c8fdb
YL
3493int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3494{
54168ed7
IM
3495 unsigned int irq;
3496 int ret, sub_handle;
0b8f1efa 3497 struct msi_desc *msidesc;
54168ed7 3498 unsigned int irq_want;
1cc18521 3499 struct intel_iommu *iommu = NULL;
54168ed7 3500 int index = 0;
d047f53a 3501 int node;
54168ed7 3502
1c8d7b0a
MW
3503 /* x86 doesn't support multiple MSI yet */
3504 if (type == PCI_CAP_ID_MSI && nvec > 1)
3505 return 1;
3506
d047f53a 3507 node = dev_to_node(&dev->dev);
be5d5350 3508 irq_want = nr_irqs_gsi;
54168ed7 3509 sub_handle = 0;
0b8f1efa 3510 list_for_each_entry(msidesc, &dev->msi_list, list) {
d047f53a 3511 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3512 if (irq == 0)
3513 return -1;
f1ee5548 3514 irq_want = irq + 1;
54168ed7
IM
3515 if (!intr_remapping_enabled)
3516 goto no_ir;
3517
3518 if (!sub_handle) {
3519 /*
3520 * allocate the consecutive block of IRTE's
3521 * for 'nvec'
3522 */
3523 index = msi_alloc_irte(dev, irq, nvec);
3524 if (index < 0) {
3525 ret = index;
3526 goto error;
3527 }
3528 } else {
3529 iommu = map_dev_to_ir(dev);
3530 if (!iommu) {
3531 ret = -ENOENT;
3532 goto error;
3533 }
3534 /*
3535 * setup the mapping between the irq and the IRTE
3536 * base index, the sub_handle pointing to the
3537 * appropriate interrupt remap table entry.
3538 */
3539 set_irte_irq(irq, iommu, index, sub_handle);
3540 }
3541no_ir:
0b8f1efa 3542 ret = setup_msi_irq(dev, msidesc, irq);
54168ed7
IM
3543 if (ret < 0)
3544 goto error;
3545 sub_handle++;
3546 }
3547 return 0;
047c8fdb
YL
3548
3549error:
54168ed7
IM
3550 destroy_irq(irq);
3551 return ret;
047c8fdb
YL
3552}
3553
3b7d1921
EB
3554void arch_teardown_msi_irq(unsigned int irq)
3555{
f7feaca7 3556 destroy_irq(irq);
3b7d1921
EB
3557}
3558
9d783ba0 3559#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
54168ed7 3560#ifdef CONFIG_SMP
d5dedd45 3561static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3562{
3145e941 3563 struct irq_desc *desc = irq_to_desc(irq);
54168ed7
IM
3564 struct irq_cfg *cfg;
3565 struct msi_msg msg;
3566 unsigned int dest;
54168ed7 3567
18374d89 3568 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3569 return -1;
54168ed7 3570
3145e941 3571 cfg = desc->chip_data;
54168ed7
IM
3572
3573 dmar_msi_read(irq, &msg);
3574
3575 msg.data &= ~MSI_DATA_VECTOR_MASK;
3576 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3577 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3578 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3579
3580 dmar_msi_write(irq, &msg);
d5dedd45
YL
3581
3582 return 0;
54168ed7 3583}
3145e941 3584
54168ed7
IM
3585#endif /* CONFIG_SMP */
3586
8f7007aa 3587static struct irq_chip dmar_msi_type = {
54168ed7
IM
3588 .name = "DMAR_MSI",
3589 .unmask = dmar_msi_unmask,
3590 .mask = dmar_msi_mask,
3591 .ack = ack_apic_edge,
3592#ifdef CONFIG_SMP
3593 .set_affinity = dmar_msi_set_affinity,
3594#endif
3595 .retrigger = ioapic_retrigger_irq,
3596};
3597
3598int arch_setup_dmar_msi(unsigned int irq)
3599{
3600 int ret;
3601 struct msi_msg msg;
2d3fcc1c 3602
c8bc6f3c 3603 ret = msi_compose_msg(NULL, irq, &msg, -1);
54168ed7
IM
3604 if (ret < 0)
3605 return ret;
3606 dmar_msi_write(irq, &msg);
3607 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3608 "edge");
3609 return 0;
3610}
3611#endif
3612
58ac1e76 3613#ifdef CONFIG_HPET_TIMER
3614
3615#ifdef CONFIG_SMP
d5dedd45 3616static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
58ac1e76 3617{
3145e941 3618 struct irq_desc *desc = irq_to_desc(irq);
58ac1e76 3619 struct irq_cfg *cfg;
58ac1e76 3620 struct msi_msg msg;
3621 unsigned int dest;
58ac1e76 3622
18374d89 3623 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3624 return -1;
58ac1e76 3625
3145e941 3626 cfg = desc->chip_data;
58ac1e76 3627
3628 hpet_msi_read(irq, &msg);
3629
3630 msg.data &= ~MSI_DATA_VECTOR_MASK;
3631 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3632 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3633 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3634
3635 hpet_msi_write(irq, &msg);
d5dedd45
YL
3636
3637 return 0;
58ac1e76 3638}
3145e941 3639
58ac1e76 3640#endif /* CONFIG_SMP */
3641
c8bc6f3c
SS
3642static struct irq_chip ir_hpet_msi_type = {
3643 .name = "IR-HPET_MSI",
3644 .unmask = hpet_msi_unmask,
3645 .mask = hpet_msi_mask,
3646#ifdef CONFIG_INTR_REMAP
3647 .ack = ir_ack_apic_edge,
3648#ifdef CONFIG_SMP
3649 .set_affinity = ir_set_msi_irq_affinity,
3650#endif
3651#endif
3652 .retrigger = ioapic_retrigger_irq,
3653};
3654
1cc18521 3655static struct irq_chip hpet_msi_type = {
58ac1e76 3656 .name = "HPET_MSI",
3657 .unmask = hpet_msi_unmask,
3658 .mask = hpet_msi_mask,
3659 .ack = ack_apic_edge,
3660#ifdef CONFIG_SMP
3661 .set_affinity = hpet_msi_set_affinity,
3662#endif
3663 .retrigger = ioapic_retrigger_irq,
3664};
3665
c8bc6f3c 3666int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
58ac1e76 3667{
3668 int ret;
3669 struct msi_msg msg;
6ec3cfec 3670 struct irq_desc *desc = irq_to_desc(irq);
58ac1e76 3671
c8bc6f3c
SS
3672 if (intr_remapping_enabled) {
3673 struct intel_iommu *iommu = map_hpet_to_ir(id);
3674 int index;
3675
3676 if (!iommu)
3677 return -1;
3678
3679 index = alloc_irte(iommu, irq, 1);
3680 if (index < 0)
3681 return -1;
3682 }
3683
3684 ret = msi_compose_msg(NULL, irq, &msg, id);
58ac1e76 3685 if (ret < 0)
3686 return ret;
3687
3688 hpet_msi_write(irq, &msg);
6ec3cfec 3689 desc->status |= IRQ_MOVE_PCNTXT;
c8bc6f3c
SS
3690 if (irq_remapped(irq))
3691 set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
3692 handle_edge_irq, "edge");
3693 else
3694 set_irq_chip_and_handler_name(irq, &hpet_msi_type,
3695 handle_edge_irq, "edge");
c81bba49 3696
58ac1e76 3697 return 0;
3698}
3699#endif
3700
54168ed7 3701#endif /* CONFIG_PCI_MSI */
8b955b0d
EB
3702/*
3703 * Hypertransport interrupt support
3704 */
3705#ifdef CONFIG_HT_IRQ
3706
3707#ifdef CONFIG_SMP
3708
497c9a19 3709static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
8b955b0d 3710{
ec68307c
EB
3711 struct ht_irq_msg msg;
3712 fetch_ht_irq_msg(irq, &msg);
8b955b0d 3713
497c9a19 3714 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
ec68307c 3715 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
8b955b0d 3716
497c9a19 3717 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
ec68307c 3718 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3719
ec68307c 3720 write_ht_irq_msg(irq, &msg);
8b955b0d
EB
3721}
3722
d5dedd45 3723static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
8b955b0d 3724{
3145e941 3725 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3726 struct irq_cfg *cfg;
8b955b0d 3727 unsigned int dest;
8b955b0d 3728
18374d89 3729 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3730 return -1;
8b955b0d 3731
3145e941 3732 cfg = desc->chip_data;
8b955b0d 3733
497c9a19 3734 target_ht_irq(irq, dest, cfg->vector);
d5dedd45
YL
3735
3736 return 0;
8b955b0d 3737}
3145e941 3738
8b955b0d
EB
3739#endif
3740
c37e108d 3741static struct irq_chip ht_irq_chip = {
8b955b0d
EB
3742 .name = "PCI-HT",
3743 .mask = mask_ht_irq,
3744 .unmask = unmask_ht_irq,
1d025192 3745 .ack = ack_apic_edge,
8b955b0d
EB
3746#ifdef CONFIG_SMP
3747 .set_affinity = set_ht_irq_affinity,
3748#endif
3749 .retrigger = ioapic_retrigger_irq,
3750};
3751
3752int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3753{
497c9a19
YL
3754 struct irq_cfg *cfg;
3755 int err;
8b955b0d 3756
f1182638
JB
3757 if (disable_apic)
3758 return -ENXIO;
3759
3145e941 3760 cfg = irq_cfg(irq);
fe402e1f 3761 err = assign_irq_vector(irq, cfg, apic->target_cpus());
54168ed7 3762 if (!err) {
ec68307c 3763 struct ht_irq_msg msg;
8b955b0d 3764 unsigned dest;
8b955b0d 3765
debccb3e
IM
3766 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3767 apic->target_cpus());
8b955b0d 3768
ec68307c 3769 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3770
ec68307c
EB
3771 msg.address_lo =
3772 HT_IRQ_LOW_BASE |
8b955b0d 3773 HT_IRQ_LOW_DEST_ID(dest) |
497c9a19 3774 HT_IRQ_LOW_VECTOR(cfg->vector) |
9b5bc8dc 3775 ((apic->irq_dest_mode == 0) ?
8b955b0d
EB
3776 HT_IRQ_LOW_DM_PHYSICAL :
3777 HT_IRQ_LOW_DM_LOGICAL) |
3778 HT_IRQ_LOW_RQEOI_EDGE |
9b5bc8dc 3779 ((apic->irq_delivery_mode != dest_LowestPrio) ?
8b955b0d
EB
3780 HT_IRQ_LOW_MT_FIXED :
3781 HT_IRQ_LOW_MT_ARBITRATED) |
3782 HT_IRQ_LOW_IRQ_MASKED;
3783
ec68307c 3784 write_ht_irq_msg(irq, &msg);
8b955b0d 3785
a460e745
IM
3786 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3787 handle_edge_irq, "edge");
c81bba49
YL
3788
3789 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
8b955b0d 3790 }
497c9a19 3791 return err;
8b955b0d
EB
3792}
3793#endif /* CONFIG_HT_IRQ */
3794
9d6a4d08
YL
3795int __init io_apic_get_redir_entries (int ioapic)
3796{
3797 union IO_APIC_reg_01 reg_01;
3798 unsigned long flags;
3799
3800 spin_lock_irqsave(&ioapic_lock, flags);
3801 reg_01.raw = io_apic_read(ioapic, 1);
3802 spin_unlock_irqrestore(&ioapic_lock, flags);
3803
3804 return reg_01.bits.entries;
3805}
3806
be5d5350 3807void __init probe_nr_irqs_gsi(void)
9d6a4d08 3808{
be5d5350
YL
3809 int nr = 0;
3810
cc6c5006
YL
3811 nr = acpi_probe_gsi();
3812 if (nr > nr_irqs_gsi) {
be5d5350 3813 nr_irqs_gsi = nr;
cc6c5006
YL
3814 } else {
3815 /* for acpi=off or acpi is not compiled in */
3816 int idx;
3817
3818 nr = 0;
3819 for (idx = 0; idx < nr_ioapics; idx++)
3820 nr += io_apic_get_redir_entries(idx) + 1;
3821
3822 if (nr > nr_irqs_gsi)
3823 nr_irqs_gsi = nr;
3824 }
3825
3826 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
9d6a4d08
YL
3827}
3828
e5198075
YL
3829static int __io_apic_set_pci_routing(struct device *dev, int irq,
3830 struct io_apic_irq_attr *irq_attr)
5ef21837
YL
3831{
3832 struct irq_desc *desc;
3833 struct irq_cfg *cfg;
3834 int node;
e5198075
YL
3835 int ioapic, pin;
3836 int trigger, polarity;
5ef21837 3837
e5198075 3838 ioapic = irq_attr->ioapic;
5ef21837
YL
3839 if (!IO_APIC_IRQ(irq)) {
3840 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3841 ioapic);
3842 return -EINVAL;
3843 }
3844
3845 if (dev)
3846 node = dev_to_node(dev);
3847 else
3848 node = cpu_to_node(boot_cpu_id);
3849
3850 desc = irq_to_desc_alloc_node(irq, node);
3851 if (!desc) {
3852 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3853 return 0;
3854 }
3855
e5198075
YL
3856 pin = irq_attr->ioapic_pin;
3857 trigger = irq_attr->trigger;
3858 polarity = irq_attr->polarity;
3859
5ef21837
YL
3860 /*
3861 * IRQs < 16 are already in the irq_2_pin[] map
3862 */
bc07844a 3863 if (irq >= nr_legacy_irqs) {
5ef21837 3864 cfg = desc->chip_data;
f3d1915a
CG
3865 if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
3866 printk(KERN_INFO "can not add pin %d for irq %d\n",
3867 pin, irq);
3868 return 0;
3869 }
5ef21837
YL
3870 }
3871
e5198075 3872 setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
5ef21837
YL
3873
3874 return 0;
3875}
3876
e5198075
YL
3877int io_apic_set_pci_routing(struct device *dev, int irq,
3878 struct io_apic_irq_attr *irq_attr)
5ef21837 3879{
e5198075 3880 int ioapic, pin;
5ef21837
YL
3881 /*
3882 * Avoid pin reprogramming. PRTs typically include entries
3883 * with redundant pin->gsi mappings (but unique PCI devices);
3884 * we only program the IOAPIC on the first.
3885 */
e5198075
YL
3886 ioapic = irq_attr->ioapic;
3887 pin = irq_attr->ioapic_pin;
5ef21837
YL
3888 if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
3889 pr_debug("Pin %d-%d already programmed\n",
3890 mp_ioapics[ioapic].apicid, pin);
3891 return 0;
3892 }
3893 set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
3894
e5198075 3895 return __io_apic_set_pci_routing(dev, irq, irq_attr);
5ef21837
YL
3896}
3897
2a4ab640
FT
3898u8 __init io_apic_unique_id(u8 id)
3899{
3900#ifdef CONFIG_X86_32
3901 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
3902 !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3903 return io_apic_get_unique_id(nr_ioapics, id);
3904 else
3905 return id;
3906#else
3907 int i;
3908 DECLARE_BITMAP(used, 256);
1da177e4 3909
2a4ab640
FT
3910 bitmap_zero(used, 256);
3911 for (i = 0; i < nr_ioapics; i++) {
3912 struct mpc_ioapic *ia = &mp_ioapics[i];
3913 __set_bit(ia->apicid, used);
3914 }
3915 if (!test_bit(id, used))
3916 return id;
3917 return find_first_zero_bit(used, 256);
3918#endif
3919}
1da177e4 3920
54168ed7 3921#ifdef CONFIG_X86_32
36062448 3922int __init io_apic_get_unique_id(int ioapic, int apic_id)
1da177e4
LT
3923{
3924 union IO_APIC_reg_00 reg_00;
3925 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3926 physid_mask_t tmp;
3927 unsigned long flags;
3928 int i = 0;
3929
3930 /*
36062448
PC
3931 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3932 * buses (one for LAPICs, one for IOAPICs), where predecessors only
1da177e4 3933 * supports up to 16 on one shared APIC bus.
36062448 3934 *
1da177e4
LT
3935 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3936 * advantage of new APIC bus architecture.
3937 */
3938
3939 if (physids_empty(apic_id_map))
7abc0753 3940 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
1da177e4
LT
3941
3942 spin_lock_irqsave(&ioapic_lock, flags);
3943 reg_00.raw = io_apic_read(ioapic, 0);
3944 spin_unlock_irqrestore(&ioapic_lock, flags);
3945
3946 if (apic_id >= get_physical_broadcast()) {
3947 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3948 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3949 apic_id = reg_00.bits.ID;
3950 }
3951
3952 /*
36062448 3953 * Every APIC in a system must have a unique ID or we get lots of nice
1da177e4
LT
3954 * 'stuck on smp_invalidate_needed IPI wait' messages.
3955 */
7abc0753 3956 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
1da177e4
LT
3957
3958 for (i = 0; i < get_physical_broadcast(); i++) {
7abc0753 3959 if (!apic->check_apicid_used(&apic_id_map, i))
1da177e4
LT
3960 break;
3961 }
3962
3963 if (i == get_physical_broadcast())
3964 panic("Max apic_id exceeded!\n");
3965
3966 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3967 "trying %d\n", ioapic, apic_id, i);
3968
3969 apic_id = i;
36062448 3970 }
1da177e4 3971
7abc0753 3972 apic->apicid_to_cpu_present(apic_id, &tmp);
1da177e4
LT
3973 physids_or(apic_id_map, apic_id_map, tmp);
3974
3975 if (reg_00.bits.ID != apic_id) {
3976 reg_00.bits.ID = apic_id;
3977
3978 spin_lock_irqsave(&ioapic_lock, flags);
3979 io_apic_write(ioapic, 0, reg_00.raw);
3980 reg_00.raw = io_apic_read(ioapic, 0);
3981 spin_unlock_irqrestore(&ioapic_lock, flags);
3982
3983 /* Sanity check */
6070f9ec
AD
3984 if (reg_00.bits.ID != apic_id) {
3985 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3986 return -1;
3987 }
1da177e4
LT
3988 }
3989
3990 apic_printk(APIC_VERBOSE, KERN_INFO
3991 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3992
3993 return apic_id;
3994}
58f892e0 3995#endif
1da177e4 3996
36062448 3997int __init io_apic_get_version(int ioapic)
1da177e4
LT
3998{
3999 union IO_APIC_reg_01 reg_01;
4000 unsigned long flags;
4001
4002 spin_lock_irqsave(&ioapic_lock, flags);
4003 reg_01.raw = io_apic_read(ioapic, 1);
4004 spin_unlock_irqrestore(&ioapic_lock, flags);
4005
4006 return reg_01.bits.version;
4007}
4008
61fd47e0
SL
4009int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
4010{
4011 int i;
4012
4013 if (skip_ioapic_setup)
4014 return -1;
4015
4016 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
4017 if (mp_irqs[i].irqtype == mp_INT &&
4018 mp_irqs[i].srcbusirq == bus_irq)
61fd47e0
SL
4019 break;
4020 if (i >= mp_irq_entries)
4021 return -1;
4022
4023 *trigger = irq_trigger(i);
4024 *polarity = irq_polarity(i);
4025 return 0;
4026}
4027
497c9a19
YL
4028/*
4029 * This function currently is only a helper for the i386 smp boot process where
4030 * we need to reprogram the ioredtbls to cater for the cpus which have come online
fe402e1f 4031 * so mask in all cases should simply be apic->target_cpus()
497c9a19
YL
4032 */
4033#ifdef CONFIG_SMP
4034void __init setup_ioapic_dest(void)
4035{
b9c61b70 4036 int pin, ioapic = 0, irq, irq_entry;
6c2e9403 4037 struct irq_desc *desc;
22f65d31 4038 const struct cpumask *mask;
497c9a19
YL
4039
4040 if (skip_ioapic_setup == 1)
4041 return;
4042
b9c61b70
YL
4043#ifdef CONFIG_ACPI
4044 if (!acpi_disabled && acpi_ioapic) {
4045 ioapic = mp_find_ioapic(0);
4046 if (ioapic < 0)
4047 ioapic = 0;
4048 }
4049#endif
6c2e9403 4050
b9c61b70
YL
4051 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4052 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4053 if (irq_entry == -1)
4054 continue;
4055 irq = pin_2_irq(irq_entry, ioapic, pin);
6c2e9403 4056
b9c61b70 4057 desc = irq_to_desc(irq);
6c2e9403 4058
b9c61b70
YL
4059 /*
4060 * Honour affinities which have been set in early boot
4061 */
4062 if (desc->status &
4063 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4064 mask = desc->affinity;
4065 else
4066 mask = apic->target_cpus();
497c9a19 4067
b9c61b70
YL
4068 if (intr_remapping_enabled)
4069 set_ir_ioapic_affinity_irq_desc(desc, mask);
4070 else
4071 set_ioapic_affinity_irq_desc(desc, mask);
497c9a19 4072 }
b9c61b70 4073
497c9a19
YL
4074}
4075#endif
4076
54168ed7
IM
4077#define IOAPIC_RESOURCE_NAME_SIZE 11
4078
4079static struct resource *ioapic_resources;
4080
ffc43836 4081static struct resource * __init ioapic_setup_resources(int nr_ioapics)
54168ed7
IM
4082{
4083 unsigned long n;
4084 struct resource *res;
4085 char *mem;
4086 int i;
4087
4088 if (nr_ioapics <= 0)
4089 return NULL;
4090
4091 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4092 n *= nr_ioapics;
4093
4094 mem = alloc_bootmem(n);
4095 res = (void *)mem;
4096
ffc43836 4097 mem += sizeof(struct resource) * nr_ioapics;
54168ed7 4098
ffc43836
CG
4099 for (i = 0; i < nr_ioapics; i++) {
4100 res[i].name = mem;
4101 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4343fe10 4102 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
ffc43836 4103 mem += IOAPIC_RESOURCE_NAME_SIZE;
54168ed7
IM
4104 }
4105
4106 ioapic_resources = res;
4107
4108 return res;
4109}
54168ed7 4110
f3294a33
YL
4111void __init ioapic_init_mappings(void)
4112{
4113 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
54168ed7 4114 struct resource *ioapic_res;
d6c88a50 4115 int i;
f3294a33 4116
ffc43836 4117 ioapic_res = ioapic_setup_resources(nr_ioapics);
f3294a33
YL
4118 for (i = 0; i < nr_ioapics; i++) {
4119 if (smp_found_config) {
b5ba7e6d 4120 ioapic_phys = mp_ioapics[i].apicaddr;
54168ed7 4121#ifdef CONFIG_X86_32
d6c88a50
TG
4122 if (!ioapic_phys) {
4123 printk(KERN_ERR
4124 "WARNING: bogus zero IO-APIC "
4125 "address found in MPTABLE, "
4126 "disabling IO/APIC support!\n");
4127 smp_found_config = 0;
4128 skip_ioapic_setup = 1;
4129 goto fake_ioapic_page;
4130 }
54168ed7 4131#endif
f3294a33 4132 } else {
54168ed7 4133#ifdef CONFIG_X86_32
f3294a33 4134fake_ioapic_page:
54168ed7 4135#endif
e79c65a9 4136 ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
f3294a33
YL
4137 ioapic_phys = __pa(ioapic_phys);
4138 }
4139 set_fixmap_nocache(idx, ioapic_phys);
e79c65a9
CG
4140 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
4141 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
4142 ioapic_phys);
f3294a33 4143 idx++;
54168ed7 4144
ffc43836 4145 ioapic_res->start = ioapic_phys;
e79c65a9 4146 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
ffc43836 4147 ioapic_res++;
f3294a33
YL
4148 }
4149}
4150
857fdc53 4151void __init ioapic_insert_resources(void)
54168ed7
IM
4152{
4153 int i;
4154 struct resource *r = ioapic_resources;
4155
4156 if (!r) {
857fdc53 4157 if (nr_ioapics > 0)
04c93ce4
BZ
4158 printk(KERN_ERR
4159 "IO APIC resources couldn't be allocated.\n");
857fdc53 4160 return;
54168ed7
IM
4161 }
4162
4163 for (i = 0; i < nr_ioapics; i++) {
4164 insert_resource(&iomem_resource, r);
4165 r++;
4166 }
54168ed7 4167}
2a4ab640
FT
4168
4169int mp_find_ioapic(int gsi)
4170{
4171 int i = 0;
4172
4173 /* Find the IOAPIC that manages this GSI. */
4174 for (i = 0; i < nr_ioapics; i++) {
4175 if ((gsi >= mp_gsi_routing[i].gsi_base)
4176 && (gsi <= mp_gsi_routing[i].gsi_end))
4177 return i;
4178 }
54168ed7 4179
2a4ab640
FT
4180 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
4181 return -1;
4182}
4183
4184int mp_find_ioapic_pin(int ioapic, int gsi)
4185{
4186 if (WARN_ON(ioapic == -1))
4187 return -1;
4188 if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
4189 return -1;
4190
4191 return gsi - mp_gsi_routing[ioapic].gsi_base;
4192}
4193
4194static int bad_ioapic(unsigned long address)
4195{
4196 if (nr_ioapics >= MAX_IO_APICS) {
4197 printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
4198 "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
4199 return 1;
4200 }
4201 if (!address) {
4202 printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
4203 " found in table, skipping!\n");
4204 return 1;
4205 }
54168ed7
IM
4206 return 0;
4207}
4208
2a4ab640
FT
4209void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
4210{
4211 int idx = 0;
4212
4213 if (bad_ioapic(address))
4214 return;
4215
4216 idx = nr_ioapics;
4217
4218 mp_ioapics[idx].type = MP_IOAPIC;
4219 mp_ioapics[idx].flags = MPC_APIC_USABLE;
4220 mp_ioapics[idx].apicaddr = address;
4221
4222 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
4223 mp_ioapics[idx].apicid = io_apic_unique_id(id);
4224 mp_ioapics[idx].apicver = io_apic_get_version(idx);
4225
4226 /*
4227 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
4228 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
4229 */
4230 mp_gsi_routing[idx].gsi_base = gsi_base;
4231 mp_gsi_routing[idx].gsi_end = gsi_base +
4232 io_apic_get_redir_entries(idx);
4233
4234 printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4235 "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
4236 mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
4237 mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
4238
4239 nr_ioapics++;
4240}