]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/io_apic.c
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/bp/bp
[net-next-2.6.git] / arch / x86 / kernel / apic / io_apic.c
CommitLineData
1da177e4
LT
1/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
8f47e163 4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
1da177e4
LT
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
1da177e4
LT
24#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
d4057bdb 28#include <linux/pci.h>
1da177e4
LT
29#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
129f6946 32#include <linux/module.h>
1da177e4 33#include <linux/sysdev.h>
3b7d1921 34#include <linux/msi.h>
95d77884 35#include <linux/htirq.h>
7dfb7103 36#include <linux/freezer.h>
f26d6a2b 37#include <linux/kthread.h>
54168ed7 38#include <linux/jiffies.h> /* time_after() */
5a0e3ad6 39#include <linux/slab.h>
d4057bdb
YL
40#ifdef CONFIG_ACPI
41#include <acpi/acpi_bus.h>
42#endif
43#include <linux/bootmem.h>
44#include <linux/dmar.h>
58ac1e76 45#include <linux/hpet.h>
54d5d424 46
d4057bdb 47#include <asm/idle.h>
1da177e4
LT
48#include <asm/io.h>
49#include <asm/smp.h>
6d652ea1 50#include <asm/cpu.h>
1da177e4 51#include <asm/desc.h>
d4057bdb
YL
52#include <asm/proto.h>
53#include <asm/acpi.h>
54#include <asm/dma.h>
1da177e4 55#include <asm/timer.h>
306e440d 56#include <asm/i8259.h>
3e4ff115 57#include <asm/nmi.h>
2d3fcc1c 58#include <asm/msidef.h>
8b955b0d 59#include <asm/hypertransport.h>
a4dbc34d 60#include <asm/setup.h>
d4057bdb 61#include <asm/irq_remapping.h>
58ac1e76 62#include <asm/hpet.h>
2c1b284e 63#include <asm/hw_irq.h>
1da177e4 64
7b6aa335 65#include <asm/apic.h>
1da177e4 66
32f71aff 67#define __apicdebuginit(type) static type __init
2977fb3f
CG
68#define for_each_irq_pin(entry, head) \
69 for (entry = head; entry; entry = entry->next)
32f71aff 70
1da177e4 71/*
54168ed7
IM
72 * Is the SiS APIC rmw bug present ?
73 * -1 = don't know, 0 = no, 1 = yes
1da177e4
LT
74 */
75int sis_apic_bug = -1;
76
dade7716
TG
77static DEFINE_RAW_SPINLOCK(ioapic_lock);
78static DEFINE_RAW_SPINLOCK(vector_lock);
efa2559f 79
1da177e4
LT
80/*
81 * # of IRQ routing registers
82 */
83int nr_ioapic_registers[MAX_IO_APICS];
84
9f640ccb 85/* I/O APIC entries */
b5ba7e6d 86struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
9f640ccb
AS
87int nr_ioapics;
88
2a4ab640
FT
89/* IO APIC gsi routing info */
90struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
91
a4384df3
EB
92/* The one past the highest gsi number used */
93u32 gsi_top;
5777372a 94
584f734d 95/* MP IRQ source entries */
c2c21745 96struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
584f734d
AS
97
98/* # of MP IRQ source entries */
99int mp_irq_entries;
100
bc07844a
TG
101/* GSI interrupts */
102static int nr_irqs_gsi = NR_IRQS_LEGACY;
103
8732fc4b
AS
104#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
105int mp_bus_id_to_type[MAX_MP_BUSSES];
106#endif
107
108DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
109
efa2559f
YL
110int skip_ioapic_setup;
111
65a4e574
IM
112void arch_disable_smp_support(void)
113{
114#ifdef CONFIG_PCI
115 noioapicquirk = 1;
116 noioapicreroute = -1;
117#endif
118 skip_ioapic_setup = 1;
119}
120
54168ed7 121static int __init parse_noapic(char *str)
efa2559f
YL
122{
123 /* disable IO-APIC */
65a4e574 124 arch_disable_smp_support();
efa2559f
YL
125 return 0;
126}
127early_param("noapic", parse_noapic);
66759a01 128
0b8f1efa
YL
129struct irq_pin_list {
130 int apic, pin;
131 struct irq_pin_list *next;
132};
133
85ac16d0 134static struct irq_pin_list *get_one_free_irq_2_pin(int node)
0b8f1efa
YL
135{
136 struct irq_pin_list *pin;
0b8f1efa
YL
137
138 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
0b8f1efa
YL
139
140 return pin;
141}
142
a1420f39 143/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
0b8f1efa 144#ifdef CONFIG_SPARSE_IRQ
97943390 145static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
0b8f1efa 146#else
97943390 147static struct irq_cfg irq_cfgx[NR_IRQS];
0b8f1efa 148#endif
a1420f39 149
13a0c3c2 150int __init arch_early_irq_init(void)
8f09cd20 151{
0b8f1efa
YL
152 struct irq_cfg *cfg;
153 struct irq_desc *desc;
154 int count;
dad213ae 155 int node;
0b8f1efa 156 int i;
d6c88a50 157
1f91233c
JP
158 if (!legacy_pic->nr_legacy_irqs) {
159 nr_irqs_gsi = 0;
160 io_apic_irqs = ~0UL;
161 }
162
0b8f1efa
YL
163 cfg = irq_cfgx;
164 count = ARRAY_SIZE(irq_cfgx);
dad213ae 165 node= cpu_to_node(boot_cpu_id);
8f09cd20 166
0b8f1efa
YL
167 for (i = 0; i < count; i++) {
168 desc = irq_to_desc(i);
169 desc->chip_data = &cfg[i];
12274e96
YL
170 zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
171 zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
97943390
SS
172 /*
173 * For legacy IRQ's, start with assigning irq0 to irq15 to
174 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
175 */
54b56170 176 if (i < legacy_pic->nr_legacy_irqs) {
97943390
SS
177 cfg[i].vector = IRQ0_VECTOR + i;
178 cpumask_set_cpu(0, cfg[i].domain);
179 }
0b8f1efa 180 }
13a0c3c2
YL
181
182 return 0;
0b8f1efa 183}
8f09cd20 184
0b8f1efa 185#ifdef CONFIG_SPARSE_IRQ
9338ad6f 186struct irq_cfg *irq_cfg(unsigned int irq)
8f09cd20 187{
0b8f1efa
YL
188 struct irq_cfg *cfg = NULL;
189 struct irq_desc *desc;
1da177e4 190
0b8f1efa
YL
191 desc = irq_to_desc(irq);
192 if (desc)
193 cfg = desc->chip_data;
0f978f45 194
0b8f1efa 195 return cfg;
8f09cd20 196}
d6c88a50 197
85ac16d0 198static struct irq_cfg *get_one_free_irq_cfg(int node)
8f09cd20 199{
0b8f1efa 200 struct irq_cfg *cfg;
0f978f45 201
0b8f1efa 202 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
22f65d31 203 if (cfg) {
79f55997 204 if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
22f65d31
MT
205 kfree(cfg);
206 cfg = NULL;
79f55997 207 } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
80855f73 208 GFP_ATOMIC, node)) {
22f65d31
MT
209 free_cpumask_var(cfg->domain);
210 kfree(cfg);
211 cfg = NULL;
22f65d31
MT
212 }
213 }
0f978f45 214
0b8f1efa 215 return cfg;
8f09cd20
YL
216}
217
85ac16d0 218int arch_init_chip_data(struct irq_desc *desc, int node)
0f978f45 219{
0b8f1efa 220 struct irq_cfg *cfg;
d6c88a50 221
0b8f1efa
YL
222 cfg = desc->chip_data;
223 if (!cfg) {
85ac16d0 224 desc->chip_data = get_one_free_irq_cfg(node);
0b8f1efa
YL
225 if (!desc->chip_data) {
226 printk(KERN_ERR "can not alloc irq_cfg\n");
227 BUG_ON(1);
228 }
229 }
1da177e4 230
13a0c3c2 231 return 0;
0b8f1efa 232}
0f978f45 233
fcef5911 234/* for move_irq_desc */
48a1b10a 235static void
85ac16d0 236init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
0f978f45 237{
48a1b10a
YL
238 struct irq_pin_list *old_entry, *head, *tail, *entry;
239
240 cfg->irq_2_pin = NULL;
241 old_entry = old_cfg->irq_2_pin;
242 if (!old_entry)
243 return;
0f978f45 244
85ac16d0 245 entry = get_one_free_irq_2_pin(node);
48a1b10a
YL
246 if (!entry)
247 return;
0f978f45 248
48a1b10a
YL
249 entry->apic = old_entry->apic;
250 entry->pin = old_entry->pin;
251 head = entry;
252 tail = entry;
253 old_entry = old_entry->next;
254 while (old_entry) {
85ac16d0 255 entry = get_one_free_irq_2_pin(node);
48a1b10a
YL
256 if (!entry) {
257 entry = head;
258 while (entry) {
259 head = entry->next;
260 kfree(entry);
261 entry = head;
262 }
263 /* still use the old one */
264 return;
265 }
266 entry->apic = old_entry->apic;
267 entry->pin = old_entry->pin;
268 tail->next = entry;
269 tail = entry;
270 old_entry = old_entry->next;
271 }
0f978f45 272
48a1b10a
YL
273 tail->next = NULL;
274 cfg->irq_2_pin = head;
0f978f45 275}
0f978f45 276
48a1b10a 277static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
0f978f45 278{
48a1b10a 279 struct irq_pin_list *entry, *next;
0f978f45 280
48a1b10a
YL
281 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
282 return;
301e6190 283
48a1b10a 284 entry = old_cfg->irq_2_pin;
0f978f45 285
48a1b10a
YL
286 while (entry) {
287 next = entry->next;
288 kfree(entry);
289 entry = next;
290 }
291 old_cfg->irq_2_pin = NULL;
0f978f45 292}
0f978f45 293
48a1b10a 294void arch_init_copy_chip_data(struct irq_desc *old_desc,
85ac16d0 295 struct irq_desc *desc, int node)
0f978f45 296{
48a1b10a
YL
297 struct irq_cfg *cfg;
298 struct irq_cfg *old_cfg;
0f978f45 299
85ac16d0 300 cfg = get_one_free_irq_cfg(node);
301e6190 301
48a1b10a
YL
302 if (!cfg)
303 return;
304
305 desc->chip_data = cfg;
306
307 old_cfg = old_desc->chip_data;
308
309 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
310
85ac16d0 311 init_copy_irq_2_pin(old_cfg, cfg, node);
0f978f45 312}
1da177e4 313
48a1b10a
YL
314static void free_irq_cfg(struct irq_cfg *old_cfg)
315{
316 kfree(old_cfg);
317}
318
319void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
320{
321 struct irq_cfg *old_cfg, *cfg;
322
323 old_cfg = old_desc->chip_data;
324 cfg = desc->chip_data;
325
326 if (old_cfg == cfg)
327 return;
328
329 if (old_cfg) {
330 free_irq_2_pin(old_cfg, cfg);
331 free_irq_cfg(old_cfg);
332 old_desc->chip_data = NULL;
333 }
334}
fcef5911 335/* end for move_irq_desc */
48a1b10a 336
0b8f1efa 337#else
9338ad6f 338struct irq_cfg *irq_cfg(unsigned int irq)
0b8f1efa
YL
339{
340 return irq < nr_irqs ? irq_cfgx + irq : NULL;
0f978f45 341}
1da177e4 342
0b8f1efa
YL
343#endif
344
130fe05d
LT
345struct io_apic {
346 unsigned int index;
347 unsigned int unused[3];
348 unsigned int data;
0280f7c4
SS
349 unsigned int unused2[11];
350 unsigned int eoi;
130fe05d
LT
351};
352
353static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
354{
355 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
b5ba7e6d 356 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
130fe05d
LT
357}
358
0280f7c4
SS
359static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
360{
361 struct io_apic __iomem *io_apic = io_apic_base(apic);
362 writel(vector, &io_apic->eoi);
363}
364
130fe05d
LT
365static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
366{
367 struct io_apic __iomem *io_apic = io_apic_base(apic);
368 writel(reg, &io_apic->index);
369 return readl(&io_apic->data);
370}
371
372static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
373{
374 struct io_apic __iomem *io_apic = io_apic_base(apic);
375 writel(reg, &io_apic->index);
376 writel(value, &io_apic->data);
377}
378
379/*
380 * Re-write a value: to be used for read-modify-write
381 * cycles where the read already set up the index register.
382 *
383 * Older SiS APIC requires we rewrite the index register
384 */
385static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
386{
54168ed7 387 struct io_apic __iomem *io_apic = io_apic_base(apic);
d6c88a50
TG
388
389 if (sis_apic_bug)
390 writel(reg, &io_apic->index);
130fe05d
LT
391 writel(value, &io_apic->data);
392}
393
3145e941 394static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
047c8fdb
YL
395{
396 struct irq_pin_list *entry;
397 unsigned long flags;
047c8fdb 398
dade7716 399 raw_spin_lock_irqsave(&ioapic_lock, flags);
2977fb3f 400 for_each_irq_pin(entry, cfg->irq_2_pin) {
047c8fdb
YL
401 unsigned int reg;
402 int pin;
403
047c8fdb
YL
404 pin = entry->pin;
405 reg = io_apic_read(entry->apic, 0x10 + pin*2);
406 /* Is the remote IRR bit set? */
407 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
dade7716 408 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
047c8fdb
YL
409 return true;
410 }
047c8fdb 411 }
dade7716 412 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
047c8fdb
YL
413
414 return false;
415}
047c8fdb 416
cf4c6a2f
AK
417union entry_union {
418 struct { u32 w1, w2; };
419 struct IO_APIC_route_entry entry;
420};
421
422static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
423{
424 union entry_union eu;
425 unsigned long flags;
dade7716 426 raw_spin_lock_irqsave(&ioapic_lock, flags);
cf4c6a2f
AK
427 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
428 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
dade7716 429 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
cf4c6a2f
AK
430 return eu.entry;
431}
432
f9dadfa7
LT
433/*
434 * When we write a new IO APIC routing entry, we need to write the high
435 * word first! If the mask bit in the low word is clear, we will enable
436 * the interrupt, and we need to make sure the entry is fully populated
437 * before that happens.
438 */
d15512f4
AK
439static void
440__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
cf4c6a2f 441{
50a8d4d2
F
442 union entry_union eu = {{0, 0}};
443
cf4c6a2f 444 eu.entry = e;
f9dadfa7
LT
445 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
446 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
d15512f4
AK
447}
448
ca97ab90 449void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
d15512f4
AK
450{
451 unsigned long flags;
dade7716 452 raw_spin_lock_irqsave(&ioapic_lock, flags);
d15512f4 453 __ioapic_write_entry(apic, pin, e);
dade7716 454 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
f9dadfa7
LT
455}
456
457/*
458 * When we mask an IO APIC routing entry, we need to write the low
459 * word first, in order to set the mask bit before we change the
460 * high bits!
461 */
462static void ioapic_mask_entry(int apic, int pin)
463{
464 unsigned long flags;
465 union entry_union eu = { .entry.mask = 1 };
466
dade7716 467 raw_spin_lock_irqsave(&ioapic_lock, flags);
cf4c6a2f
AK
468 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
469 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
dade7716 470 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
cf4c6a2f
AK
471}
472
1da177e4
LT
473/*
474 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
475 * shared ISA-space IRQs, so we have to support them. We are super
476 * fast in the common case, and fast for shared ISA-space IRQs.
477 */
f3d1915a
CG
478static int
479add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
1da177e4 480{
2977fb3f 481 struct irq_pin_list **last, *entry;
0f978f45 482
2977fb3f
CG
483 /* don't allow duplicates */
484 last = &cfg->irq_2_pin;
485 for_each_irq_pin(entry, cfg->irq_2_pin) {
0f978f45 486 if (entry->apic == apic && entry->pin == pin)
f3d1915a 487 return 0;
2977fb3f 488 last = &entry->next;
1da177e4 489 }
0f978f45 490
875e68ec 491 entry = get_one_free_irq_2_pin(node);
a7428cd2 492 if (!entry) {
f3d1915a
CG
493 printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
494 node, apic, pin);
495 return -ENOMEM;
a7428cd2 496 }
1da177e4
LT
497 entry->apic = apic;
498 entry->pin = pin;
875e68ec 499
2977fb3f 500 *last = entry;
f3d1915a
CG
501 return 0;
502}
503
504static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
505{
506 if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
507 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
1da177e4
LT
508}
509
510/*
511 * Reroute an IRQ to a different pin.
512 */
85ac16d0 513static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
4eea6fff
JF
514 int oldapic, int oldpin,
515 int newapic, int newpin)
1da177e4 516{
535b6429 517 struct irq_pin_list *entry;
1da177e4 518
2977fb3f 519 for_each_irq_pin(entry, cfg->irq_2_pin) {
1da177e4
LT
520 if (entry->apic == oldapic && entry->pin == oldpin) {
521 entry->apic = newapic;
522 entry->pin = newpin;
0f978f45 523 /* every one is different, right? */
4eea6fff 524 return;
0f978f45 525 }
1da177e4 526 }
0f978f45 527
4eea6fff
JF
528 /* old apic/pin didn't exist, so just add new ones */
529 add_pin_to_irq_node(cfg, node, newapic, newpin);
1da177e4
LT
530}
531
c29d9db3
SS
532static void __io_apic_modify_irq(struct irq_pin_list *entry,
533 int mask_and, int mask_or,
534 void (*final)(struct irq_pin_list *entry))
535{
536 unsigned int reg, pin;
537
538 pin = entry->pin;
539 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
540 reg &= mask_and;
541 reg |= mask_or;
542 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
543 if (final)
544 final(entry);
545}
546
2f210deb
JF
547static void io_apic_modify_irq(struct irq_cfg *cfg,
548 int mask_and, int mask_or,
549 void (*final)(struct irq_pin_list *entry))
87783be4 550{
87783be4 551 struct irq_pin_list *entry;
047c8fdb 552
c29d9db3
SS
553 for_each_irq_pin(entry, cfg->irq_2_pin)
554 __io_apic_modify_irq(entry, mask_and, mask_or, final);
555}
556
557static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
558{
559 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
560 IO_APIC_REDIR_MASKED, NULL);
561}
562
563static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
564{
565 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
566 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
87783be4 567}
047c8fdb 568
3145e941 569static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 570{
3145e941 571 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
87783be4 572}
047c8fdb 573
7f3e632f 574static void io_apic_sync(struct irq_pin_list *entry)
1da177e4 575{
87783be4
CG
576 /*
577 * Synchronize the IO-APIC and the CPU by doing
578 * a dummy read from the IO-APIC
579 */
580 struct io_apic __iomem *io_apic;
581 io_apic = io_apic_base(entry->apic);
4e738e2f 582 readl(&io_apic->data);
1da177e4
LT
583}
584
3145e941 585static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 586{
3145e941 587 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
87783be4 588}
1da177e4 589
3145e941 590static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 591{
3145e941 592 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
593 unsigned long flags;
594
3145e941
YL
595 BUG_ON(!cfg);
596
dade7716 597 raw_spin_lock_irqsave(&ioapic_lock, flags);
3145e941 598 __mask_IO_APIC_irq(cfg);
dade7716 599 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
600}
601
3145e941 602static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 603{
3145e941 604 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
605 unsigned long flags;
606
dade7716 607 raw_spin_lock_irqsave(&ioapic_lock, flags);
3145e941 608 __unmask_IO_APIC_irq(cfg);
dade7716 609 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
610}
611
3145e941
YL
612static void mask_IO_APIC_irq(unsigned int irq)
613{
614 struct irq_desc *desc = irq_to_desc(irq);
615
616 mask_IO_APIC_irq_desc(desc);
617}
618static void unmask_IO_APIC_irq(unsigned int irq)
619{
620 struct irq_desc *desc = irq_to_desc(irq);
621
622 unmask_IO_APIC_irq_desc(desc);
623}
624
1da177e4
LT
625static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
626{
627 struct IO_APIC_route_entry entry;
36062448 628
1da177e4 629 /* Check delivery_mode to be sure we're not clearing an SMI pin */
cf4c6a2f 630 entry = ioapic_read_entry(apic, pin);
1da177e4
LT
631 if (entry.delivery_mode == dest_SMI)
632 return;
1da177e4
LT
633 /*
634 * Disable it in the IO-APIC irq-routing table:
635 */
f9dadfa7 636 ioapic_mask_entry(apic, pin);
1da177e4
LT
637}
638
54168ed7 639static void clear_IO_APIC (void)
1da177e4
LT
640{
641 int apic, pin;
642
643 for (apic = 0; apic < nr_ioapics; apic++)
644 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
645 clear_IO_APIC_pin(apic, pin);
646}
647
54168ed7 648#ifdef CONFIG_X86_32
1da177e4
LT
649/*
650 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
651 * specific CPU-side IRQs.
652 */
653
654#define MAX_PIRQS 8
3bd25d0f
YL
655static int pirq_entries[MAX_PIRQS] = {
656 [0 ... MAX_PIRQS - 1] = -1
657};
1da177e4 658
1da177e4
LT
659static int __init ioapic_pirq_setup(char *str)
660{
661 int i, max;
662 int ints[MAX_PIRQS+1];
663
664 get_options(str, ARRAY_SIZE(ints), ints);
665
1da177e4
LT
666 apic_printk(APIC_VERBOSE, KERN_INFO
667 "PIRQ redirection, working around broken MP-BIOS.\n");
668 max = MAX_PIRQS;
669 if (ints[0] < MAX_PIRQS)
670 max = ints[0];
671
672 for (i = 0; i < max; i++) {
673 apic_printk(APIC_VERBOSE, KERN_DEBUG
674 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
675 /*
676 * PIRQs are mapped upside down, usually.
677 */
678 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
679 }
680 return 1;
681}
682
683__setup("pirq=", ioapic_pirq_setup);
54168ed7
IM
684#endif /* CONFIG_X86_32 */
685
b24696bc
FY
686struct IO_APIC_route_entry **alloc_ioapic_entries(void)
687{
688 int apic;
689 struct IO_APIC_route_entry **ioapic_entries;
690
691 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
692 GFP_ATOMIC);
693 if (!ioapic_entries)
694 return 0;
695
696 for (apic = 0; apic < nr_ioapics; apic++) {
697 ioapic_entries[apic] =
698 kzalloc(sizeof(struct IO_APIC_route_entry) *
699 nr_ioapic_registers[apic], GFP_ATOMIC);
700 if (!ioapic_entries[apic])
701 goto nomem;
702 }
703
704 return ioapic_entries;
705
706nomem:
707 while (--apic >= 0)
708 kfree(ioapic_entries[apic]);
709 kfree(ioapic_entries);
710
711 return 0;
712}
54168ed7
IM
713
714/*
05c3dc2c 715 * Saves all the IO-APIC RTE's
54168ed7 716 */
b24696bc 717int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7 718{
54168ed7
IM
719 int apic, pin;
720
b24696bc
FY
721 if (!ioapic_entries)
722 return -ENOMEM;
54168ed7
IM
723
724 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
725 if (!ioapic_entries[apic])
726 return -ENOMEM;
54168ed7 727
05c3dc2c 728 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
b24696bc 729 ioapic_entries[apic][pin] =
54168ed7 730 ioapic_read_entry(apic, pin);
b24696bc 731 }
5ffa4eb2 732
54168ed7
IM
733 return 0;
734}
735
b24696bc
FY
736/*
737 * Mask all IO APIC entries.
738 */
739void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
05c3dc2c
SS
740{
741 int apic, pin;
742
b24696bc
FY
743 if (!ioapic_entries)
744 return;
745
05c3dc2c 746 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc 747 if (!ioapic_entries[apic])
05c3dc2c 748 break;
b24696bc 749
05c3dc2c
SS
750 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
751 struct IO_APIC_route_entry entry;
752
b24696bc 753 entry = ioapic_entries[apic][pin];
05c3dc2c
SS
754 if (!entry.mask) {
755 entry.mask = 1;
756 ioapic_write_entry(apic, pin, entry);
757 }
758 }
759 }
760}
761
b24696bc
FY
762/*
763 * Restore IO APIC entries which was saved in ioapic_entries.
764 */
765int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
54168ed7
IM
766{
767 int apic, pin;
768
b24696bc
FY
769 if (!ioapic_entries)
770 return -ENOMEM;
771
5ffa4eb2 772 for (apic = 0; apic < nr_ioapics; apic++) {
b24696bc
FY
773 if (!ioapic_entries[apic])
774 return -ENOMEM;
775
54168ed7
IM
776 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
777 ioapic_write_entry(apic, pin,
b24696bc 778 ioapic_entries[apic][pin]);
5ffa4eb2 779 }
b24696bc 780 return 0;
54168ed7
IM
781}
782
b24696bc
FY
783void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
784{
785 int apic;
786
787 for (apic = 0; apic < nr_ioapics; apic++)
788 kfree(ioapic_entries[apic]);
789
790 kfree(ioapic_entries);
54168ed7 791}
1da177e4
LT
792
793/*
794 * Find the IRQ entry number of a certain pin.
795 */
796static int find_irq_entry(int apic, int pin, int type)
797{
798 int i;
799
800 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
801 if (mp_irqs[i].irqtype == type &&
802 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
803 mp_irqs[i].dstapic == MP_APIC_ALL) &&
804 mp_irqs[i].dstirq == pin)
1da177e4
LT
805 return i;
806
807 return -1;
808}
809
810/*
811 * Find the pin to which IRQ[irq] (ISA) is connected
812 */
fcfd636a 813static int __init find_isa_irq_pin(int irq, int type)
1da177e4
LT
814{
815 int i;
816
817 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 818 int lbus = mp_irqs[i].srcbus;
1da177e4 819
d27e2b8e 820 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
821 (mp_irqs[i].irqtype == type) &&
822 (mp_irqs[i].srcbusirq == irq))
1da177e4 823
c2c21745 824 return mp_irqs[i].dstirq;
1da177e4
LT
825 }
826 return -1;
827}
828
fcfd636a
EB
829static int __init find_isa_irq_apic(int irq, int type)
830{
831 int i;
832
833 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 834 int lbus = mp_irqs[i].srcbus;
fcfd636a 835
73b2961b 836 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
837 (mp_irqs[i].irqtype == type) &&
838 (mp_irqs[i].srcbusirq == irq))
fcfd636a
EB
839 break;
840 }
841 if (i < mp_irq_entries) {
842 int apic;
54168ed7 843 for(apic = 0; apic < nr_ioapics; apic++) {
c2c21745 844 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
fcfd636a
EB
845 return apic;
846 }
847 }
848
849 return -1;
850}
851
c0a282c2 852#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1da177e4
LT
853/*
854 * EISA Edge/Level control register, ELCR
855 */
856static int EISA_ELCR(unsigned int irq)
857{
b81bb373 858 if (irq < legacy_pic->nr_legacy_irqs) {
1da177e4
LT
859 unsigned int port = 0x4d0 + (irq >> 3);
860 return (inb(port) >> (irq & 7)) & 1;
861 }
862 apic_printk(APIC_VERBOSE, KERN_INFO
863 "Broken MPtable reports ISA irq %d\n", irq);
864 return 0;
865}
54168ed7 866
c0a282c2 867#endif
1da177e4 868
6728801d
AS
869/* ISA interrupts are always polarity zero edge triggered,
870 * when listed as conforming in the MP table. */
871
872#define default_ISA_trigger(idx) (0)
873#define default_ISA_polarity(idx) (0)
874
1da177e4
LT
875/* EISA interrupts are always polarity zero and can be edge or level
876 * trigger depending on the ELCR value. If an interrupt is listed as
877 * EISA conforming in the MP table, that means its trigger type must
878 * be read in from the ELCR */
879
c2c21745 880#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
6728801d 881#define default_EISA_polarity(idx) default_ISA_polarity(idx)
1da177e4
LT
882
883/* PCI interrupts are always polarity one level triggered,
884 * when listed as conforming in the MP table. */
885
886#define default_PCI_trigger(idx) (1)
887#define default_PCI_polarity(idx) (1)
888
889/* MCA interrupts are always polarity zero level triggered,
890 * when listed as conforming in the MP table. */
891
892#define default_MCA_trigger(idx) (1)
6728801d 893#define default_MCA_polarity(idx) default_ISA_polarity(idx)
1da177e4 894
61fd47e0 895static int MPBIOS_polarity(int idx)
1da177e4 896{
c2c21745 897 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
898 int polarity;
899
900 /*
901 * Determine IRQ line polarity (high active or low active):
902 */
c2c21745 903 switch (mp_irqs[idx].irqflag & 3)
36062448 904 {
54168ed7
IM
905 case 0: /* conforms, ie. bus-type dependent polarity */
906 if (test_bit(bus, mp_bus_not_pci))
907 polarity = default_ISA_polarity(idx);
908 else
909 polarity = default_PCI_polarity(idx);
910 break;
911 case 1: /* high active */
912 {
913 polarity = 0;
914 break;
915 }
916 case 2: /* reserved */
917 {
918 printk(KERN_WARNING "broken BIOS!!\n");
919 polarity = 1;
920 break;
921 }
922 case 3: /* low active */
923 {
924 polarity = 1;
925 break;
926 }
927 default: /* invalid */
928 {
929 printk(KERN_WARNING "broken BIOS!!\n");
930 polarity = 1;
931 break;
932 }
1da177e4
LT
933 }
934 return polarity;
935}
936
937static int MPBIOS_trigger(int idx)
938{
c2c21745 939 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
940 int trigger;
941
942 /*
943 * Determine IRQ trigger mode (edge or level sensitive):
944 */
c2c21745 945 switch ((mp_irqs[idx].irqflag>>2) & 3)
1da177e4 946 {
54168ed7
IM
947 case 0: /* conforms, ie. bus-type dependent */
948 if (test_bit(bus, mp_bus_not_pci))
949 trigger = default_ISA_trigger(idx);
950 else
951 trigger = default_PCI_trigger(idx);
c0a282c2 952#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
54168ed7
IM
953 switch (mp_bus_id_to_type[bus]) {
954 case MP_BUS_ISA: /* ISA pin */
955 {
956 /* set before the switch */
957 break;
958 }
959 case MP_BUS_EISA: /* EISA pin */
960 {
961 trigger = default_EISA_trigger(idx);
962 break;
963 }
964 case MP_BUS_PCI: /* PCI pin */
965 {
966 /* set before the switch */
967 break;
968 }
969 case MP_BUS_MCA: /* MCA pin */
970 {
971 trigger = default_MCA_trigger(idx);
972 break;
973 }
974 default:
975 {
976 printk(KERN_WARNING "broken BIOS!!\n");
977 trigger = 1;
978 break;
979 }
980 }
981#endif
1da177e4 982 break;
54168ed7 983 case 1: /* edge */
1da177e4 984 {
54168ed7 985 trigger = 0;
1da177e4
LT
986 break;
987 }
54168ed7 988 case 2: /* reserved */
1da177e4 989 {
54168ed7
IM
990 printk(KERN_WARNING "broken BIOS!!\n");
991 trigger = 1;
1da177e4
LT
992 break;
993 }
54168ed7 994 case 3: /* level */
1da177e4 995 {
54168ed7 996 trigger = 1;
1da177e4
LT
997 break;
998 }
54168ed7 999 default: /* invalid */
1da177e4
LT
1000 {
1001 printk(KERN_WARNING "broken BIOS!!\n");
54168ed7 1002 trigger = 0;
1da177e4
LT
1003 break;
1004 }
1005 }
1006 return trigger;
1007}
1008
1009static inline int irq_polarity(int idx)
1010{
1011 return MPBIOS_polarity(idx);
1012}
1013
1014static inline int irq_trigger(int idx)
1015{
1016 return MPBIOS_trigger(idx);
1017}
1018
1019static int pin_2_irq(int idx, int apic, int pin)
1020{
d464207c 1021 int irq;
c2c21745 1022 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
1023
1024 /*
1025 * Debugging check, we are in big trouble if this message pops up!
1026 */
c2c21745 1027 if (mp_irqs[idx].dstirq != pin)
1da177e4
LT
1028 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1029
54168ed7 1030 if (test_bit(bus, mp_bus_not_pci)) {
c2c21745 1031 irq = mp_irqs[idx].srcbusirq;
54168ed7 1032 } else {
d464207c 1033 u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
988856ee
EB
1034
1035 if (gsi >= NR_IRQS_LEGACY)
1036 irq = gsi;
1037 else
a4384df3 1038 irq = gsi_top + gsi;
1da177e4
LT
1039 }
1040
54168ed7 1041#ifdef CONFIG_X86_32
1da177e4
LT
1042 /*
1043 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1044 */
1045 if ((pin >= 16) && (pin <= 23)) {
1046 if (pirq_entries[pin-16] != -1) {
1047 if (!pirq_entries[pin-16]) {
1048 apic_printk(APIC_VERBOSE, KERN_DEBUG
1049 "disabling PIRQ%d\n", pin-16);
1050 } else {
1051 irq = pirq_entries[pin-16];
1052 apic_printk(APIC_VERBOSE, KERN_DEBUG
1053 "using PIRQ%d -> IRQ %d\n",
1054 pin-16, irq);
1055 }
1056 }
1057 }
54168ed7
IM
1058#endif
1059
1da177e4
LT
1060 return irq;
1061}
1062
e20c06fd
YL
1063/*
1064 * Find a specific PCI IRQ entry.
1065 * Not an __init, possibly needed by modules
1066 */
1067int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
e5198075 1068 struct io_apic_irq_attr *irq_attr)
e20c06fd
YL
1069{
1070 int apic, i, best_guess = -1;
1071
1072 apic_printk(APIC_DEBUG,
1073 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1074 bus, slot, pin);
1075 if (test_bit(bus, mp_bus_not_pci)) {
1076 apic_printk(APIC_VERBOSE,
1077 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1078 return -1;
1079 }
1080 for (i = 0; i < mp_irq_entries; i++) {
1081 int lbus = mp_irqs[i].srcbus;
1082
1083 for (apic = 0; apic < nr_ioapics; apic++)
1084 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1085 mp_irqs[i].dstapic == MP_APIC_ALL)
1086 break;
1087
1088 if (!test_bit(lbus, mp_bus_not_pci) &&
1089 !mp_irqs[i].irqtype &&
1090 (bus == lbus) &&
1091 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1092 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1093
1094 if (!(apic || IO_APIC_IRQ(irq)))
1095 continue;
1096
1097 if (pin == (mp_irqs[i].srcbusirq & 3)) {
e5198075
YL
1098 set_io_apic_irq_attr(irq_attr, apic,
1099 mp_irqs[i].dstirq,
1100 irq_trigger(i),
1101 irq_polarity(i));
e20c06fd
YL
1102 return irq;
1103 }
1104 /*
1105 * Use the first all-but-pin matching entry as a
1106 * best-guess fuzzy result for broken mptables.
1107 */
1108 if (best_guess < 0) {
e5198075
YL
1109 set_io_apic_irq_attr(irq_attr, apic,
1110 mp_irqs[i].dstirq,
1111 irq_trigger(i),
1112 irq_polarity(i));
e20c06fd
YL
1113 best_guess = irq;
1114 }
1115 }
1116 }
1117 return best_guess;
1118}
1119EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1120
497c9a19
YL
1121void lock_vector_lock(void)
1122{
1123 /* Used to the online set of cpus does not change
1124 * during assign_irq_vector.
1125 */
dade7716 1126 raw_spin_lock(&vector_lock);
497c9a19 1127}
1da177e4 1128
497c9a19 1129void unlock_vector_lock(void)
1da177e4 1130{
dade7716 1131 raw_spin_unlock(&vector_lock);
497c9a19 1132}
1da177e4 1133
e7986739
MT
1134static int
1135__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19 1136{
047c8fdb
YL
1137 /*
1138 * NOTE! The local APIC isn't very good at handling
1139 * multiple interrupts at the same interrupt level.
1140 * As the interrupt level is determined by taking the
1141 * vector number and shifting that right by 4, we
1142 * want to spread these out a bit so that they don't
1143 * all fall in the same interrupt level.
1144 *
1145 * Also, we've got to be careful not to trash gate
1146 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1147 */
6579b474 1148 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
ea943966 1149 static int current_offset = VECTOR_OFFSET_START % 8;
54168ed7 1150 unsigned int old_vector;
22f65d31
MT
1151 int cpu, err;
1152 cpumask_var_t tmp_mask;
ace80ab7 1153
23359a88 1154 if (cfg->move_in_progress)
54168ed7 1155 return -EBUSY;
0a1ad60d 1156
22f65d31
MT
1157 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1158 return -ENOMEM;
ace80ab7 1159
54168ed7
IM
1160 old_vector = cfg->vector;
1161 if (old_vector) {
22f65d31
MT
1162 cpumask_and(tmp_mask, mask, cpu_online_mask);
1163 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1164 if (!cpumask_empty(tmp_mask)) {
1165 free_cpumask_var(tmp_mask);
54168ed7 1166 return 0;
22f65d31 1167 }
54168ed7 1168 }
497c9a19 1169
e7986739 1170 /* Only try and allocate irqs on cpus that are present */
22f65d31
MT
1171 err = -ENOSPC;
1172 for_each_cpu_and(cpu, mask, cpu_online_mask) {
54168ed7
IM
1173 int new_cpu;
1174 int vector, offset;
497c9a19 1175
e2d40b18 1176 apic->vector_allocation_domain(cpu, tmp_mask);
497c9a19 1177
54168ed7
IM
1178 vector = current_vector;
1179 offset = current_offset;
497c9a19 1180next:
54168ed7
IM
1181 vector += 8;
1182 if (vector >= first_system_vector) {
e7986739 1183 /* If out of vectors on large boxen, must share them. */
54168ed7 1184 offset = (offset + 1) % 8;
6579b474 1185 vector = FIRST_EXTERNAL_VECTOR + offset;
54168ed7
IM
1186 }
1187 if (unlikely(current_vector == vector))
1188 continue;
b77b881f
YL
1189
1190 if (test_bit(vector, used_vectors))
54168ed7 1191 goto next;
b77b881f 1192
22f65d31 1193 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1194 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1195 goto next;
1196 /* Found one! */
1197 current_vector = vector;
1198 current_offset = offset;
1199 if (old_vector) {
1200 cfg->move_in_progress = 1;
22f65d31 1201 cpumask_copy(cfg->old_domain, cfg->domain);
7a959cff 1202 }
22f65d31 1203 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1204 per_cpu(vector_irq, new_cpu)[vector] = irq;
1205 cfg->vector = vector;
22f65d31
MT
1206 cpumask_copy(cfg->domain, tmp_mask);
1207 err = 0;
1208 break;
54168ed7 1209 }
22f65d31
MT
1210 free_cpumask_var(tmp_mask);
1211 return err;
497c9a19
YL
1212}
1213
9338ad6f 1214int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19
YL
1215{
1216 int err;
ace80ab7 1217 unsigned long flags;
ace80ab7 1218
dade7716 1219 raw_spin_lock_irqsave(&vector_lock, flags);
3145e941 1220 err = __assign_irq_vector(irq, cfg, mask);
dade7716 1221 raw_spin_unlock_irqrestore(&vector_lock, flags);
497c9a19
YL
1222 return err;
1223}
1224
3145e941 1225static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
497c9a19 1226{
497c9a19
YL
1227 int cpu, vector;
1228
497c9a19
YL
1229 BUG_ON(!cfg->vector);
1230
1231 vector = cfg->vector;
22f65d31 1232 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
497c9a19
YL
1233 per_cpu(vector_irq, cpu)[vector] = -1;
1234
1235 cfg->vector = 0;
22f65d31 1236 cpumask_clear(cfg->domain);
0ca4b6b0
MW
1237
1238 if (likely(!cfg->move_in_progress))
1239 return;
22f65d31 1240 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
0ca4b6b0
MW
1241 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1242 vector++) {
1243 if (per_cpu(vector_irq, cpu)[vector] != irq)
1244 continue;
1245 per_cpu(vector_irq, cpu)[vector] = -1;
1246 break;
1247 }
1248 }
1249 cfg->move_in_progress = 0;
497c9a19
YL
1250}
1251
1252void __setup_vector_irq(int cpu)
1253{
1254 /* Initialize vector_irq on a new cpu */
497c9a19
YL
1255 int irq, vector;
1256 struct irq_cfg *cfg;
0b8f1efa 1257 struct irq_desc *desc;
497c9a19 1258
9d133e5d
SS
1259 /*
1260 * vector_lock will make sure that we don't run into irq vector
1261 * assignments that might be happening on another cpu in parallel,
1262 * while we setup our initial vector to irq mappings.
1263 */
dade7716 1264 raw_spin_lock(&vector_lock);
497c9a19 1265 /* Mark the inuse vectors */
0b8f1efa 1266 for_each_irq_desc(irq, desc) {
0b8f1efa 1267 cfg = desc->chip_data;
36e9e1ea
SS
1268
1269 /*
1270 * If it is a legacy IRQ handled by the legacy PIC, this cpu
1271 * will be part of the irq_cfg's domain.
1272 */
1273 if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
1274 cpumask_set_cpu(cpu, cfg->domain);
1275
22f65d31 1276 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19
YL
1277 continue;
1278 vector = cfg->vector;
497c9a19
YL
1279 per_cpu(vector_irq, cpu)[vector] = irq;
1280 }
1281 /* Mark the free vectors */
1282 for (vector = 0; vector < NR_VECTORS; ++vector) {
1283 irq = per_cpu(vector_irq, cpu)[vector];
1284 if (irq < 0)
1285 continue;
1286
1287 cfg = irq_cfg(irq);
22f65d31 1288 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19 1289 per_cpu(vector_irq, cpu)[vector] = -1;
54168ed7 1290 }
dade7716 1291 raw_spin_unlock(&vector_lock);
1da177e4 1292}
3fde6900 1293
f5b9ed7a 1294static struct irq_chip ioapic_chip;
54168ed7 1295static struct irq_chip ir_ioapic_chip;
1da177e4 1296
54168ed7
IM
1297#define IOAPIC_AUTO -1
1298#define IOAPIC_EDGE 0
1299#define IOAPIC_LEVEL 1
1da177e4 1300
047c8fdb 1301#ifdef CONFIG_X86_32
1d025192
YL
1302static inline int IO_APIC_irq_trigger(int irq)
1303{
d6c88a50 1304 int apic, idx, pin;
1d025192 1305
d6c88a50
TG
1306 for (apic = 0; apic < nr_ioapics; apic++) {
1307 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1308 idx = find_irq_entry(apic, pin, mp_INT);
1309 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1310 return irq_trigger(idx);
1311 }
1312 }
1313 /*
54168ed7
IM
1314 * nonexistent IRQs are edge default
1315 */
d6c88a50 1316 return 0;
1d025192 1317}
047c8fdb
YL
1318#else
1319static inline int IO_APIC_irq_trigger(int irq)
1320{
54168ed7 1321 return 1;
047c8fdb
YL
1322}
1323#endif
1d025192 1324
3145e941 1325static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
1da177e4 1326{
199751d7 1327
6ebcc00e 1328 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
047c8fdb 1329 trigger == IOAPIC_LEVEL)
08678b08 1330 desc->status |= IRQ_LEVEL;
047c8fdb
YL
1331 else
1332 desc->status &= ~IRQ_LEVEL;
1333
54168ed7
IM
1334 if (irq_remapped(irq)) {
1335 desc->status |= IRQ_MOVE_PCNTXT;
1336 if (trigger)
1337 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1338 handle_fasteoi_irq,
1339 "fasteoi");
1340 else
1341 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1342 handle_edge_irq, "edge");
1343 return;
1344 }
29b61be6 1345
047c8fdb
YL
1346 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1347 trigger == IOAPIC_LEVEL)
a460e745 1348 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7
IM
1349 handle_fasteoi_irq,
1350 "fasteoi");
047c8fdb 1351 else
a460e745 1352 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7 1353 handle_edge_irq, "edge");
1da177e4
LT
1354}
1355
ca97ab90
JF
1356int setup_ioapic_entry(int apic_id, int irq,
1357 struct IO_APIC_route_entry *entry,
1358 unsigned int destination, int trigger,
0280f7c4 1359 int polarity, int vector, int pin)
1da177e4 1360{
497c9a19
YL
1361 /*
1362 * add it to the IO-APIC irq-routing table:
1363 */
1364 memset(entry,0,sizeof(*entry));
1365
54168ed7 1366 if (intr_remapping_enabled) {
c8d46cf0 1367 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
54168ed7
IM
1368 struct irte irte;
1369 struct IR_IO_APIC_route_entry *ir_entry =
1370 (struct IR_IO_APIC_route_entry *) entry;
1371 int index;
1372
1373 if (!iommu)
c8d46cf0 1374 panic("No mapping iommu for ioapic %d\n", apic_id);
54168ed7
IM
1375
1376 index = alloc_irte(iommu, irq, 1);
1377 if (index < 0)
c8d46cf0 1378 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
54168ed7
IM
1379
1380 memset(&irte, 0, sizeof(irte));
1381
1382 irte.present = 1;
9b5bc8dc 1383 irte.dst_mode = apic->irq_dest_mode;
0280f7c4
SS
1384 /*
1385 * Trigger mode in the IRTE will always be edge, and the
1386 * actual level or edge trigger will be setup in the IO-APIC
1387 * RTE. This will help simplify level triggered irq migration.
1388 * For more details, see the comments above explainig IO-APIC
1389 * irq migration in the presence of interrupt-remapping.
1390 */
1391 irte.trigger_mode = 0;
9b5bc8dc 1392 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
1393 irte.vector = vector;
1394 irte.dest_id = IRTE_DEST(destination);
1395
f007e99c
WH
1396 /* Set source-id of interrupt request */
1397 set_ioapic_sid(&irte, apic_id);
1398
54168ed7
IM
1399 modify_irte(irq, &irte);
1400
1401 ir_entry->index2 = (index >> 15) & 0x1;
1402 ir_entry->zero = 0;
1403 ir_entry->format = 1;
1404 ir_entry->index = (index & 0x7fff);
0280f7c4
SS
1405 /*
1406 * IO-APIC RTE will be configured with virtual vector.
1407 * irq handler will do the explicit EOI to the io-apic.
1408 */
1409 ir_entry->vector = pin;
29b61be6 1410 } else {
9b5bc8dc
IM
1411 entry->delivery_mode = apic->irq_delivery_mode;
1412 entry->dest_mode = apic->irq_dest_mode;
54168ed7 1413 entry->dest = destination;
0280f7c4 1414 entry->vector = vector;
54168ed7 1415 }
497c9a19 1416
54168ed7 1417 entry->mask = 0; /* enable IRQ */
497c9a19
YL
1418 entry->trigger = trigger;
1419 entry->polarity = polarity;
497c9a19
YL
1420
1421 /* Mask level triggered irqs.
1422 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1423 */
1424 if (trigger)
1425 entry->mask = 1;
497c9a19
YL
1426 return 0;
1427}
1428
c8d46cf0 1429static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
54168ed7 1430 int trigger, int polarity)
497c9a19
YL
1431{
1432 struct irq_cfg *cfg;
1da177e4 1433 struct IO_APIC_route_entry entry;
22f65d31 1434 unsigned int dest;
497c9a19
YL
1435
1436 if (!IO_APIC_IRQ(irq))
1437 return;
1438
3145e941 1439 cfg = desc->chip_data;
497c9a19 1440
69c89efb
SS
1441 /*
1442 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
1443 * controllers like 8259. Now that IO-APIC can handle this irq, update
1444 * the cfg->domain.
1445 */
28c6a0ba 1446 if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
69c89efb
SS
1447 apic->vector_allocation_domain(0, cfg->domain);
1448
fe402e1f 1449 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
497c9a19
YL
1450 return;
1451
debccb3e 1452 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19
YL
1453
1454 apic_printk(APIC_VERBOSE,KERN_DEBUG
1455 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1456 "IRQ %d Mode:%i Active:%i)\n",
c8d46cf0 1457 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
497c9a19
YL
1458 irq, trigger, polarity);
1459
1460
c8d46cf0 1461 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
0280f7c4 1462 dest, trigger, polarity, cfg->vector, pin)) {
497c9a19 1463 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
c8d46cf0 1464 mp_ioapics[apic_id].apicid, pin);
3145e941 1465 __clear_irq_vector(irq, cfg);
497c9a19
YL
1466 return;
1467 }
1468
3145e941 1469 ioapic_register_intr(irq, desc, trigger);
b81bb373
JP
1470 if (irq < legacy_pic->nr_legacy_irqs)
1471 legacy_pic->chip->mask(irq);
497c9a19 1472
c8d46cf0 1473 ioapic_write_entry(apic_id, pin, entry);
497c9a19
YL
1474}
1475
b9c61b70
YL
1476static struct {
1477 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
1478} mp_ioapic_routing[MAX_IO_APICS];
1479
497c9a19
YL
1480static void __init setup_IO_APIC_irqs(void)
1481{
fad53995 1482 int apic_id, pin, idx, irq;
3c2cbd24 1483 int notcon = 0;
0b8f1efa 1484 struct irq_desc *desc;
3145e941 1485 struct irq_cfg *cfg;
85ac16d0 1486 int node = cpu_to_node(boot_cpu_id);
1da177e4
LT
1487
1488 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1489
fad53995 1490 for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
b9c61b70
YL
1491 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1492 idx = find_irq_entry(apic_id, pin, mp_INT);
1493 if (idx == -1) {
1494 if (!notcon) {
1495 notcon = 1;
1496 apic_printk(APIC_VERBOSE,
1497 KERN_DEBUG " %d-%d",
1498 mp_ioapics[apic_id].apicid, pin);
1499 } else
1500 apic_printk(APIC_VERBOSE, " %d-%d",
1501 mp_ioapics[apic_id].apicid, pin);
1502 continue;
1503 }
1504 if (notcon) {
1505 apic_printk(APIC_VERBOSE,
1506 " (apicid-pin) not connected\n");
1507 notcon = 0;
1508 }
33a201fa 1509
b9c61b70 1510 irq = pin_2_irq(idx, apic_id, pin);
33a201fa 1511
fad53995
EB
1512 if ((apic_id > 0) && (irq > 16))
1513 continue;
1514
b9c61b70
YL
1515 /*
1516 * Skip the timer IRQ if there's a quirk handler
1517 * installed and if it returns 1:
1518 */
1519 if (apic->multi_timer_check &&
1520 apic->multi_timer_check(apic_id, irq))
1521 continue;
36062448 1522
b9c61b70
YL
1523 desc = irq_to_desc_alloc_node(irq, node);
1524 if (!desc) {
1525 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1526 continue;
3c2cbd24 1527 }
b9c61b70
YL
1528 cfg = desc->chip_data;
1529 add_pin_to_irq_node(cfg, node, apic_id, pin);
4c6f18fc
YL
1530 /*
1531 * don't mark it in pin_programmed, so later acpi could
1532 * set it correctly when irq < 16
1533 */
b9c61b70
YL
1534 setup_IO_APIC_irq(apic_id, pin, irq, desc,
1535 irq_trigger(idx), irq_polarity(idx));
1da177e4
LT
1536 }
1537
3c2cbd24
CG
1538 if (notcon)
1539 apic_printk(APIC_VERBOSE,
2a554fb1 1540 " (apicid-pin) not connected\n");
1da177e4
LT
1541}
1542
18dce6ba
YL
1543/*
1544 * for the gsit that is not in first ioapic
1545 * but could not use acpi_register_gsi()
1546 * like some special sci in IBM x3330
1547 */
1548void setup_IO_APIC_irq_extra(u32 gsi)
1549{
1550 int apic_id = 0, pin, idx, irq;
1551 int node = cpu_to_node(boot_cpu_id);
1552 struct irq_desc *desc;
1553 struct irq_cfg *cfg;
1554
1555 /*
1556 * Convert 'gsi' to 'ioapic.pin'.
1557 */
1558 apic_id = mp_find_ioapic(gsi);
1559 if (apic_id < 0)
1560 return;
1561
1562 pin = mp_find_ioapic_pin(apic_id, gsi);
1563 idx = find_irq_entry(apic_id, pin, mp_INT);
1564 if (idx == -1)
1565 return;
1566
1567 irq = pin_2_irq(idx, apic_id, pin);
1568#ifdef CONFIG_SPARSE_IRQ
1569 desc = irq_to_desc(irq);
1570 if (desc)
1571 return;
1572#endif
1573 desc = irq_to_desc_alloc_node(irq, node);
1574 if (!desc) {
1575 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1576 return;
1577 }
1578
1579 cfg = desc->chip_data;
1580 add_pin_to_irq_node(cfg, node, apic_id, pin);
1581
1582 if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
1583 pr_debug("Pin %d-%d already programmed\n",
1584 mp_ioapics[apic_id].apicid, pin);
1585 return;
1586 }
1587 set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
1588
1589 setup_IO_APIC_irq(apic_id, pin, irq, desc,
1590 irq_trigger(idx), irq_polarity(idx));
1591}
1592
1da177e4 1593/*
f7633ce5 1594 * Set up the timer pin, possibly with the 8259A-master behind.
1da177e4 1595 */
c8d46cf0 1596static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
f7633ce5 1597 int vector)
1da177e4
LT
1598{
1599 struct IO_APIC_route_entry entry;
1da177e4 1600
54168ed7
IM
1601 if (intr_remapping_enabled)
1602 return;
54168ed7 1603
36062448 1604 memset(&entry, 0, sizeof(entry));
1da177e4
LT
1605
1606 /*
1607 * We use logical delivery to get the timer IRQ
1608 * to the first CPU.
1609 */
9b5bc8dc 1610 entry.dest_mode = apic->irq_dest_mode;
f72dccac 1611 entry.mask = 0; /* don't mask IRQ for edge */
debccb3e 1612 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
9b5bc8dc 1613 entry.delivery_mode = apic->irq_delivery_mode;
1da177e4
LT
1614 entry.polarity = 0;
1615 entry.trigger = 0;
1616 entry.vector = vector;
1617
1618 /*
1619 * The timer IRQ doesn't have to know that behind the
f7633ce5 1620 * scene we may have a 8259A-master in AEOI mode ...
1da177e4 1621 */
54168ed7 1622 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1da177e4
LT
1623
1624 /*
1625 * Add it to the IO-APIC irq-routing table:
1626 */
c8d46cf0 1627 ioapic_write_entry(apic_id, pin, entry);
1da177e4
LT
1628}
1629
32f71aff
MR
1630
1631__apicdebuginit(void) print_IO_APIC(void)
1da177e4
LT
1632{
1633 int apic, i;
1634 union IO_APIC_reg_00 reg_00;
1635 union IO_APIC_reg_01 reg_01;
1636 union IO_APIC_reg_02 reg_02;
1637 union IO_APIC_reg_03 reg_03;
1638 unsigned long flags;
0f978f45 1639 struct irq_cfg *cfg;
0b8f1efa 1640 struct irq_desc *desc;
8f09cd20 1641 unsigned int irq;
1da177e4 1642
36062448 1643 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1da177e4
LT
1644 for (i = 0; i < nr_ioapics; i++)
1645 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
b5ba7e6d 1646 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1da177e4
LT
1647
1648 /*
1649 * We are a bit conservative about what we expect. We have to
1650 * know about every hardware change ASAP.
1651 */
1652 printk(KERN_INFO "testing the IO APIC.......................\n");
1653
1654 for (apic = 0; apic < nr_ioapics; apic++) {
1655
dade7716 1656 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4
LT
1657 reg_00.raw = io_apic_read(apic, 0);
1658 reg_01.raw = io_apic_read(apic, 1);
1659 if (reg_01.bits.version >= 0x10)
1660 reg_02.raw = io_apic_read(apic, 2);
d6c88a50
TG
1661 if (reg_01.bits.version >= 0x20)
1662 reg_03.raw = io_apic_read(apic, 3);
dade7716 1663 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4 1664
54168ed7 1665 printk("\n");
b5ba7e6d 1666 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1da177e4
LT
1667 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1668 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1669 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1670 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1da177e4 1671
54168ed7 1672 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1da177e4 1673 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1da177e4
LT
1674
1675 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1676 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1da177e4
LT
1677
1678 /*
1679 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1680 * but the value of reg_02 is read as the previous read register
1681 * value, so ignore it if reg_02 == reg_01.
1682 */
1683 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1684 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1685 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1da177e4
LT
1686 }
1687
1688 /*
1689 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1690 * or reg_03, but the value of reg_0[23] is read as the previous read
1691 * register value, so ignore it if reg_03 == reg_0[12].
1692 */
1693 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1694 reg_03.raw != reg_01.raw) {
1695 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1696 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1da177e4
LT
1697 }
1698
1699 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1700
d83e94ac 1701 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
3235dc3f 1702 " Stat Dmod Deli Vect:\n");
1da177e4
LT
1703
1704 for (i = 0; i <= reg_01.bits.entries; i++) {
1705 struct IO_APIC_route_entry entry;
1706
cf4c6a2f 1707 entry = ioapic_read_entry(apic, i);
1da177e4 1708
54168ed7
IM
1709 printk(KERN_DEBUG " %02x %03X ",
1710 i,
1711 entry.dest
1712 );
1da177e4
LT
1713
1714 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1715 entry.mask,
1716 entry.trigger,
1717 entry.irr,
1718 entry.polarity,
1719 entry.delivery_status,
1720 entry.dest_mode,
1721 entry.delivery_mode,
1722 entry.vector
1723 );
1724 }
1725 }
1da177e4 1726 printk(KERN_DEBUG "IRQ to pin mappings:\n");
0b8f1efa
YL
1727 for_each_irq_desc(irq, desc) {
1728 struct irq_pin_list *entry;
1729
0b8f1efa
YL
1730 cfg = desc->chip_data;
1731 entry = cfg->irq_2_pin;
0f978f45 1732 if (!entry)
1da177e4 1733 continue;
8f09cd20 1734 printk(KERN_DEBUG "IRQ%d ", irq);
2977fb3f 1735 for_each_irq_pin(entry, cfg->irq_2_pin)
1da177e4 1736 printk("-> %d:%d", entry->apic, entry->pin);
1da177e4
LT
1737 printk("\n");
1738 }
1739
1740 printk(KERN_INFO ".................................... done.\n");
1741
1742 return;
1743}
1744
251e1e44 1745__apicdebuginit(void) print_APIC_field(int base)
1da177e4 1746{
251e1e44 1747 int i;
1da177e4 1748
251e1e44
IM
1749 printk(KERN_DEBUG);
1750
1751 for (i = 0; i < 8; i++)
1752 printk(KERN_CONT "%08x", apic_read(base + i*0x10));
1753
1754 printk(KERN_CONT "\n");
1da177e4
LT
1755}
1756
32f71aff 1757__apicdebuginit(void) print_local_APIC(void *dummy)
1da177e4 1758{
97a52714 1759 unsigned int i, v, ver, maxlvt;
7ab6af7a 1760 u64 icr;
1da177e4 1761
251e1e44 1762 printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1da177e4 1763 smp_processor_id(), hard_smp_processor_id());
66823114 1764 v = apic_read(APIC_ID);
54168ed7 1765 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1da177e4
LT
1766 v = apic_read(APIC_LVR);
1767 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1768 ver = GET_APIC_VERSION(v);
e05d723f 1769 maxlvt = lapic_get_maxlvt();
1da177e4
LT
1770
1771 v = apic_read(APIC_TASKPRI);
1772 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1773
54168ed7 1774 if (APIC_INTEGRATED(ver)) { /* !82489DX */
a11b5abe
YL
1775 if (!APIC_XAPIC(ver)) {
1776 v = apic_read(APIC_ARBPRI);
1777 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1778 v & APIC_ARBPRI_MASK);
1779 }
1da177e4
LT
1780 v = apic_read(APIC_PROCPRI);
1781 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1782 }
1783
a11b5abe
YL
1784 /*
1785 * Remote read supported only in the 82489DX and local APIC for
1786 * Pentium processors.
1787 */
1788 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1789 v = apic_read(APIC_RRR);
1790 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1791 }
1792
1da177e4
LT
1793 v = apic_read(APIC_LDR);
1794 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
a11b5abe
YL
1795 if (!x2apic_enabled()) {
1796 v = apic_read(APIC_DFR);
1797 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1798 }
1da177e4
LT
1799 v = apic_read(APIC_SPIV);
1800 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1801
1802 printk(KERN_DEBUG "... APIC ISR field:\n");
251e1e44 1803 print_APIC_field(APIC_ISR);
1da177e4 1804 printk(KERN_DEBUG "... APIC TMR field:\n");
251e1e44 1805 print_APIC_field(APIC_TMR);
1da177e4 1806 printk(KERN_DEBUG "... APIC IRR field:\n");
251e1e44 1807 print_APIC_field(APIC_IRR);
1da177e4 1808
54168ed7
IM
1809 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1810 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1da177e4 1811 apic_write(APIC_ESR, 0);
54168ed7 1812
1da177e4
LT
1813 v = apic_read(APIC_ESR);
1814 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1815 }
1816
7ab6af7a 1817 icr = apic_icr_read();
0c425cec
IM
1818 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1819 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1da177e4
LT
1820
1821 v = apic_read(APIC_LVTT);
1822 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1823
1824 if (maxlvt > 3) { /* PC is LVT#4. */
1825 v = apic_read(APIC_LVTPC);
1826 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1827 }
1828 v = apic_read(APIC_LVT0);
1829 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1830 v = apic_read(APIC_LVT1);
1831 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1832
1833 if (maxlvt > 2) { /* ERR is LVT#3. */
1834 v = apic_read(APIC_LVTERR);
1835 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1836 }
1837
1838 v = apic_read(APIC_TMICT);
1839 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1840 v = apic_read(APIC_TMCCT);
1841 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1842 v = apic_read(APIC_TDCR);
1843 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
97a52714
AH
1844
1845 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1846 v = apic_read(APIC_EFEAT);
1847 maxlvt = (v >> 16) & 0xff;
1848 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1849 v = apic_read(APIC_ECTRL);
1850 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1851 for (i = 0; i < maxlvt; i++) {
1852 v = apic_read(APIC_EILVTn(i));
1853 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1854 }
1855 }
1da177e4
LT
1856 printk("\n");
1857}
1858
2626eb2b 1859__apicdebuginit(void) print_local_APICs(int maxcpu)
1da177e4 1860{
ffd5aae7
YL
1861 int cpu;
1862
2626eb2b
CG
1863 if (!maxcpu)
1864 return;
1865
ffd5aae7 1866 preempt_disable();
2626eb2b
CG
1867 for_each_online_cpu(cpu) {
1868 if (cpu >= maxcpu)
1869 break;
ffd5aae7 1870 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
2626eb2b 1871 }
ffd5aae7 1872 preempt_enable();
1da177e4
LT
1873}
1874
32f71aff 1875__apicdebuginit(void) print_PIC(void)
1da177e4 1876{
1da177e4
LT
1877 unsigned int v;
1878 unsigned long flags;
1879
b81bb373 1880 if (!legacy_pic->nr_legacy_irqs)
1da177e4
LT
1881 return;
1882
1883 printk(KERN_DEBUG "\nprinting PIC contents\n");
1884
5619c280 1885 raw_spin_lock_irqsave(&i8259A_lock, flags);
1da177e4
LT
1886
1887 v = inb(0xa1) << 8 | inb(0x21);
1888 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1889
1890 v = inb(0xa0) << 8 | inb(0x20);
1891 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1892
54168ed7
IM
1893 outb(0x0b,0xa0);
1894 outb(0x0b,0x20);
1da177e4 1895 v = inb(0xa0) << 8 | inb(0x20);
54168ed7
IM
1896 outb(0x0a,0xa0);
1897 outb(0x0a,0x20);
1da177e4 1898
5619c280 1899 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1da177e4
LT
1900
1901 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1902
1903 v = inb(0x4d1) << 8 | inb(0x4d0);
1904 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1905}
1906
2626eb2b
CG
1907static int __initdata show_lapic = 1;
1908static __init int setup_show_lapic(char *arg)
1909{
1910 int num = -1;
1911
1912 if (strcmp(arg, "all") == 0) {
1913 show_lapic = CONFIG_NR_CPUS;
1914 } else {
1915 get_option(&arg, &num);
1916 if (num >= 0)
1917 show_lapic = num;
1918 }
1919
1920 return 1;
1921}
1922__setup("show_lapic=", setup_show_lapic);
1923
1924__apicdebuginit(int) print_ICs(void)
32f71aff 1925{
2626eb2b
CG
1926 if (apic_verbosity == APIC_QUIET)
1927 return 0;
1928
32f71aff 1929 print_PIC();
4797f6b0
YL
1930
1931 /* don't print out if apic is not there */
8312136f 1932 if (!cpu_has_apic && !apic_from_smp_config())
4797f6b0
YL
1933 return 0;
1934
2626eb2b 1935 print_local_APICs(show_lapic);
32f71aff
MR
1936 print_IO_APIC();
1937
1938 return 0;
1939}
1940
2626eb2b 1941fs_initcall(print_ICs);
32f71aff 1942
1da177e4 1943
efa2559f
YL
1944/* Where if anywhere is the i8259 connect in external int mode */
1945static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1946
54168ed7 1947void __init enable_IO_APIC(void)
1da177e4 1948{
fcfd636a 1949 int i8259_apic, i8259_pin;
54168ed7 1950 int apic;
bc07844a 1951
b81bb373 1952 if (!legacy_pic->nr_legacy_irqs)
bc07844a
TG
1953 return;
1954
54168ed7 1955 for(apic = 0; apic < nr_ioapics; apic++) {
fcfd636a
EB
1956 int pin;
1957 /* See if any of the pins is in ExtINT mode */
1008fddc 1958 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
fcfd636a 1959 struct IO_APIC_route_entry entry;
cf4c6a2f 1960 entry = ioapic_read_entry(apic, pin);
fcfd636a 1961
fcfd636a
EB
1962 /* If the interrupt line is enabled and in ExtInt mode
1963 * I have found the pin where the i8259 is connected.
1964 */
1965 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1966 ioapic_i8259.apic = apic;
1967 ioapic_i8259.pin = pin;
1968 goto found_i8259;
1969 }
1970 }
1971 }
1972 found_i8259:
1973 /* Look to see what if the MP table has reported the ExtINT */
1974 /* If we could not find the appropriate pin by looking at the ioapic
1975 * the i8259 probably is not connected the ioapic but give the
1976 * mptable a chance anyway.
1977 */
1978 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1979 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1980 /* Trust the MP table if nothing is setup in the hardware */
1981 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1982 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1983 ioapic_i8259.pin = i8259_pin;
1984 ioapic_i8259.apic = i8259_apic;
1985 }
1986 /* Complain if the MP table and the hardware disagree */
1987 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1988 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1989 {
1990 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1da177e4
LT
1991 }
1992
1993 /*
1994 * Do not trust the IO-APIC being empty at bootup
1995 */
1996 clear_IO_APIC();
1997}
1998
1999/*
2000 * Not an __init, needed by the reboot code
2001 */
2002void disable_IO_APIC(void)
2003{
2004 /*
2005 * Clear the IO-APIC before rebooting:
2006 */
2007 clear_IO_APIC();
2008
b81bb373 2009 if (!legacy_pic->nr_legacy_irqs)
bc07844a
TG
2010 return;
2011
650927ef 2012 /*
0b968d23 2013 * If the i8259 is routed through an IOAPIC
650927ef 2014 * Put that IOAPIC in virtual wire mode
0b968d23 2015 * so legacy interrupts can be delivered.
7c6d9f97
SS
2016 *
2017 * With interrupt-remapping, for now we will use virtual wire A mode,
2018 * as virtual wire B is little complex (need to configure both
2019 * IOAPIC RTE aswell as interrupt-remapping table entry).
2020 * As this gets called during crash dump, keep this simple for now.
650927ef 2021 */
7c6d9f97 2022 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
650927ef 2023 struct IO_APIC_route_entry entry;
650927ef
EB
2024
2025 memset(&entry, 0, sizeof(entry));
2026 entry.mask = 0; /* Enabled */
2027 entry.trigger = 0; /* Edge */
2028 entry.irr = 0;
2029 entry.polarity = 0; /* High */
2030 entry.delivery_status = 0;
2031 entry.dest_mode = 0; /* Physical */
fcfd636a 2032 entry.delivery_mode = dest_ExtINT; /* ExtInt */
650927ef 2033 entry.vector = 0;
54168ed7 2034 entry.dest = read_apic_id();
650927ef
EB
2035
2036 /*
2037 * Add it to the IO-APIC irq-routing table:
2038 */
cf4c6a2f 2039 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
650927ef 2040 }
54168ed7 2041
7c6d9f97
SS
2042 /*
2043 * Use virtual wire A mode when interrupt remapping is enabled.
2044 */
8312136f 2045 if (cpu_has_apic || apic_from_smp_config())
3f4c3955
CG
2046 disconnect_bsp_APIC(!intr_remapping_enabled &&
2047 ioapic_i8259.pin != -1);
1da177e4
LT
2048}
2049
54168ed7 2050#ifdef CONFIG_X86_32
1da177e4
LT
2051/*
2052 * function to set the IO-APIC physical IDs based on the
2053 * values stored in the MPC table.
2054 *
2055 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2056 */
2057
de934103 2058void __init setup_ioapic_ids_from_mpc(void)
1da177e4
LT
2059{
2060 union IO_APIC_reg_00 reg_00;
2061 physid_mask_t phys_id_present_map;
c8d46cf0 2062 int apic_id;
1da177e4
LT
2063 int i;
2064 unsigned char old_id;
2065 unsigned long flags;
2066
de934103 2067 if (acpi_ioapic)
d49c4288 2068 return;
ca05fea6
NP
2069 /*
2070 * Don't check I/O APIC IDs for xAPIC systems. They have
2071 * no meaning without the serial APIC bus.
2072 */
7c5c1e42
SL
2073 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2074 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
ca05fea6 2075 return;
1da177e4
LT
2076 /*
2077 * This is broken; anything with a real cpu count has to
2078 * circumvent this idiocy regardless.
2079 */
7abc0753 2080 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
1da177e4
LT
2081
2082 /*
2083 * Set the IOAPIC ID to the value stored in the MPC table.
2084 */
c8d46cf0 2085 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1da177e4
LT
2086
2087 /* Read the register 0 value */
dade7716 2088 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2089 reg_00.raw = io_apic_read(apic_id, 0);
dade7716 2090 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 2091
c8d46cf0 2092 old_id = mp_ioapics[apic_id].apicid;
1da177e4 2093
c8d46cf0 2094 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
1da177e4 2095 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
c8d46cf0 2096 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2097 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2098 reg_00.bits.ID);
c8d46cf0 2099 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
1da177e4
LT
2100 }
2101
1da177e4
LT
2102 /*
2103 * Sanity check, is the ID really free? Every APIC in a
2104 * system must have a unique ID or we get lots of nice
2105 * 'stuck on smp_invalidate_needed IPI wait' messages.
2106 */
7abc0753 2107 if (apic->check_apicid_used(&phys_id_present_map,
c8d46cf0 2108 mp_ioapics[apic_id].apicid)) {
1da177e4 2109 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
c8d46cf0 2110 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2111 for (i = 0; i < get_physical_broadcast(); i++)
2112 if (!physid_isset(i, phys_id_present_map))
2113 break;
2114 if (i >= get_physical_broadcast())
2115 panic("Max APIC ID exceeded!\n");
2116 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2117 i);
2118 physid_set(i, phys_id_present_map);
c8d46cf0 2119 mp_ioapics[apic_id].apicid = i;
1da177e4
LT
2120 } else {
2121 physid_mask_t tmp;
7abc0753 2122 apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
1da177e4
LT
2123 apic_printk(APIC_VERBOSE, "Setting %d in the "
2124 "phys_id_present_map\n",
c8d46cf0 2125 mp_ioapics[apic_id].apicid);
1da177e4
LT
2126 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2127 }
2128
2129
2130 /*
2131 * We need to adjust the IRQ routing table
2132 * if the ID changed.
2133 */
c8d46cf0 2134 if (old_id != mp_ioapics[apic_id].apicid)
1da177e4 2135 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
2136 if (mp_irqs[i].dstapic == old_id)
2137 mp_irqs[i].dstapic
c8d46cf0 2138 = mp_ioapics[apic_id].apicid;
1da177e4
LT
2139
2140 /*
2141 * Read the right value from the MPC table and
2142 * write it into the ID register.
36062448 2143 */
1da177e4
LT
2144 apic_printk(APIC_VERBOSE, KERN_INFO
2145 "...changing IO-APIC physical APIC ID to %d ...",
c8d46cf0 2146 mp_ioapics[apic_id].apicid);
1da177e4 2147
c8d46cf0 2148 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
dade7716 2149 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2150 io_apic_write(apic_id, 0, reg_00.raw);
dade7716 2151 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2152
2153 /*
2154 * Sanity check
2155 */
dade7716 2156 raw_spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2157 reg_00.raw = io_apic_read(apic_id, 0);
dade7716 2158 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
c8d46cf0 2159 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
1da177e4
LT
2160 printk("could not set ID!\n");
2161 else
2162 apic_printk(APIC_VERBOSE, " ok.\n");
2163 }
2164}
54168ed7 2165#endif
1da177e4 2166
7ce0bcfd 2167int no_timer_check __initdata;
8542b200
ZA
2168
2169static int __init notimercheck(char *s)
2170{
2171 no_timer_check = 1;
2172 return 1;
2173}
2174__setup("no_timer_check", notimercheck);
2175
1da177e4
LT
2176/*
2177 * There is a nasty bug in some older SMP boards, their mptable lies
2178 * about the timer IRQ. We do the following to work around the situation:
2179 *
2180 * - timer IRQ defaults to IO-APIC IRQ
2181 * - if this function detects that timer IRQs are defunct, then we fall
2182 * back to ISA timer IRQs
2183 */
f0a7a5c9 2184static int __init timer_irq_works(void)
1da177e4
LT
2185{
2186 unsigned long t1 = jiffies;
4aae0702 2187 unsigned long flags;
1da177e4 2188
8542b200
ZA
2189 if (no_timer_check)
2190 return 1;
2191
4aae0702 2192 local_save_flags(flags);
1da177e4
LT
2193 local_irq_enable();
2194 /* Let ten ticks pass... */
2195 mdelay((10 * 1000) / HZ);
4aae0702 2196 local_irq_restore(flags);
1da177e4
LT
2197
2198 /*
2199 * Expect a few ticks at least, to be sure some possible
2200 * glue logic does not lock up after one or two first
2201 * ticks in a non-ExtINT mode. Also the local APIC
2202 * might have cached one ExtINT interrupt. Finally, at
2203 * least one tick may be lost due to delays.
2204 */
54168ed7
IM
2205
2206 /* jiffies wrap? */
1d16b53e 2207 if (time_after(jiffies, t1 + 4))
1da177e4 2208 return 1;
1da177e4
LT
2209 return 0;
2210}
2211
2212/*
2213 * In the SMP+IOAPIC case it might happen that there are an unspecified
2214 * number of pending IRQ events unhandled. These cases are very rare,
2215 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2216 * better to do it this way as thus we do not have to be aware of
2217 * 'pending' interrupts in the IRQ path, except at this point.
2218 */
2219/*
2220 * Edge triggered needs to resend any interrupt
2221 * that was delayed but this is now handled in the device
2222 * independent code.
2223 */
2224
2225/*
2226 * Starting up a edge-triggered IO-APIC interrupt is
2227 * nasty - we need to make sure that we get the edge.
2228 * If it is already asserted for some reason, we need
2229 * return 1 to indicate that is was pending.
2230 *
2231 * This is not complete - we should be able to fake
2232 * an edge even if it isn't on the 8259A...
2233 */
54168ed7 2234
f5b9ed7a 2235static unsigned int startup_ioapic_irq(unsigned int irq)
1da177e4
LT
2236{
2237 int was_pending = 0;
2238 unsigned long flags;
0b8f1efa 2239 struct irq_cfg *cfg;
1da177e4 2240
dade7716 2241 raw_spin_lock_irqsave(&ioapic_lock, flags);
b81bb373
JP
2242 if (irq < legacy_pic->nr_legacy_irqs) {
2243 legacy_pic->chip->mask(irq);
2244 if (legacy_pic->irq_pending(irq))
1da177e4
LT
2245 was_pending = 1;
2246 }
0b8f1efa 2247 cfg = irq_cfg(irq);
3145e941 2248 __unmask_IO_APIC_irq(cfg);
dade7716 2249 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2250
2251 return was_pending;
2252}
2253
ace80ab7 2254static int ioapic_retrigger_irq(unsigned int irq)
1da177e4 2255{
54168ed7
IM
2256
2257 struct irq_cfg *cfg = irq_cfg(irq);
2258 unsigned long flags;
2259
dade7716 2260 raw_spin_lock_irqsave(&vector_lock, flags);
dac5f412 2261 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
dade7716 2262 raw_spin_unlock_irqrestore(&vector_lock, flags);
c0ad90a3
IM
2263
2264 return 1;
2265}
497c9a19 2266
54168ed7
IM
2267/*
2268 * Level and edge triggered IO-APIC interrupts need different handling,
2269 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2270 * handled with the level-triggered descriptor, but that one has slightly
2271 * more overhead. Level-triggered interrupts cannot be handled with the
2272 * edge-triggered handler, without risking IRQ storms and other ugly
2273 * races.
2274 */
497c9a19 2275
54168ed7 2276#ifdef CONFIG_SMP
9338ad6f 2277void send_cleanup_vector(struct irq_cfg *cfg)
e85abf8f
GH
2278{
2279 cpumask_var_t cleanup_mask;
2280
2281 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2282 unsigned int i;
e85abf8f
GH
2283 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2284 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2285 } else {
2286 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
e85abf8f
GH
2287 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2288 free_cpumask_var(cleanup_mask);
2289 }
2290 cfg->move_in_progress = 0;
2291}
2292
4420471f 2293static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
e85abf8f
GH
2294{
2295 int apic, pin;
2296 struct irq_pin_list *entry;
2297 u8 vector = cfg->vector;
2298
2977fb3f 2299 for_each_irq_pin(entry, cfg->irq_2_pin) {
e85abf8f
GH
2300 unsigned int reg;
2301
e85abf8f
GH
2302 apic = entry->apic;
2303 pin = entry->pin;
2304 /*
2305 * With interrupt-remapping, destination information comes
2306 * from interrupt-remapping table entry.
2307 */
2308 if (!irq_remapped(irq))
2309 io_apic_write(apic, 0x11 + pin*2, dest);
2310 reg = io_apic_read(apic, 0x10 + pin*2);
2311 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2312 reg |= vector;
2313 io_apic_modify(apic, 0x10 + pin*2, reg);
e85abf8f
GH
2314 }
2315}
2316
2317/*
2318 * Either sets desc->affinity to a valid value, and returns
18374d89 2319 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
e85abf8f
GH
2320 * leaves desc->affinity untouched.
2321 */
9338ad6f 2322unsigned int
18374d89
SS
2323set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
2324 unsigned int *dest_id)
e85abf8f
GH
2325{
2326 struct irq_cfg *cfg;
2327 unsigned int irq;
2328
2329 if (!cpumask_intersects(mask, cpu_online_mask))
18374d89 2330 return -1;
e85abf8f
GH
2331
2332 irq = desc->irq;
2333 cfg = desc->chip_data;
2334 if (assign_irq_vector(irq, cfg, mask))
18374d89 2335 return -1;
e85abf8f 2336
e85abf8f
GH
2337 cpumask_copy(desc->affinity, mask);
2338
18374d89
SS
2339 *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
2340 return 0;
e85abf8f
GH
2341}
2342
4420471f 2343static int
e85abf8f
GH
2344set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2345{
2346 struct irq_cfg *cfg;
2347 unsigned long flags;
2348 unsigned int dest;
2349 unsigned int irq;
4420471f 2350 int ret = -1;
e85abf8f
GH
2351
2352 irq = desc->irq;
2353 cfg = desc->chip_data;
2354
dade7716 2355 raw_spin_lock_irqsave(&ioapic_lock, flags);
18374d89
SS
2356 ret = set_desc_affinity(desc, mask, &dest);
2357 if (!ret) {
e85abf8f
GH
2358 /* Only the high 8 bits are valid. */
2359 dest = SET_APIC_LOGICAL_ID(dest);
2360 __target_IO_APIC_irq(irq, dest, cfg);
2361 }
dade7716 2362 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
4420471f
IM
2363
2364 return ret;
e85abf8f
GH
2365}
2366
4420471f 2367static int
e85abf8f
GH
2368set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
2369{
2370 struct irq_desc *desc;
2371
2372 desc = irq_to_desc(irq);
2373
4420471f 2374 return set_ioapic_affinity_irq_desc(desc, mask);
e85abf8f 2375}
497c9a19 2376
54168ed7 2377#ifdef CONFIG_INTR_REMAP
497c9a19 2378
54168ed7
IM
2379/*
2380 * Migrate the IO-APIC irq in the presence of intr-remapping.
2381 *
0280f7c4
SS
2382 * For both level and edge triggered, irq migration is a simple atomic
2383 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
54168ed7 2384 *
0280f7c4
SS
2385 * For level triggered, we eliminate the io-apic RTE modification (with the
2386 * updated vector information), by using a virtual vector (io-apic pin number).
2387 * Real vector that is used for interrupting cpu will be coming from
2388 * the interrupt-remapping table entry.
54168ed7 2389 */
d5dedd45 2390static int
e7986739 2391migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
497c9a19 2392{
54168ed7 2393 struct irq_cfg *cfg;
54168ed7 2394 struct irte irte;
54168ed7 2395 unsigned int dest;
3145e941 2396 unsigned int irq;
d5dedd45 2397 int ret = -1;
497c9a19 2398
22f65d31 2399 if (!cpumask_intersects(mask, cpu_online_mask))
d5dedd45 2400 return ret;
497c9a19 2401
3145e941 2402 irq = desc->irq;
54168ed7 2403 if (get_irte(irq, &irte))
d5dedd45 2404 return ret;
497c9a19 2405
3145e941
YL
2406 cfg = desc->chip_data;
2407 if (assign_irq_vector(irq, cfg, mask))
d5dedd45 2408 return ret;
54168ed7 2409
debccb3e 2410 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
54168ed7 2411
54168ed7
IM
2412 irte.vector = cfg->vector;
2413 irte.dest_id = IRTE_DEST(dest);
2414
2415 /*
2416 * Modified the IRTE and flushes the Interrupt entry cache.
2417 */
2418 modify_irte(irq, &irte);
2419
22f65d31
MT
2420 if (cfg->move_in_progress)
2421 send_cleanup_vector(cfg);
54168ed7 2422
7f7ace0c 2423 cpumask_copy(desc->affinity, mask);
d5dedd45
YL
2424
2425 return 0;
54168ed7
IM
2426}
2427
54168ed7
IM
2428/*
2429 * Migrates the IRQ destination in the process context.
2430 */
d5dedd45 2431static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
968ea6d8 2432 const struct cpumask *mask)
54168ed7 2433{
d5dedd45 2434 return migrate_ioapic_irq_desc(desc, mask);
3145e941 2435}
d5dedd45 2436static int set_ir_ioapic_affinity_irq(unsigned int irq,
968ea6d8 2437 const struct cpumask *mask)
3145e941
YL
2438{
2439 struct irq_desc *desc = irq_to_desc(irq);
2440
d5dedd45 2441 return set_ir_ioapic_affinity_irq_desc(desc, mask);
54168ed7 2442}
29b61be6 2443#else
d5dedd45 2444static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
29b61be6
SS
2445 const struct cpumask *mask)
2446{
d5dedd45 2447 return 0;
29b61be6 2448}
54168ed7
IM
2449#endif
2450
2451asmlinkage void smp_irq_move_cleanup_interrupt(void)
2452{
2453 unsigned vector, me;
8f2466f4 2454
54168ed7 2455 ack_APIC_irq();
54168ed7 2456 exit_idle();
54168ed7
IM
2457 irq_enter();
2458
2459 me = smp_processor_id();
2460 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2461 unsigned int irq;
68a8ca59 2462 unsigned int irr;
54168ed7
IM
2463 struct irq_desc *desc;
2464 struct irq_cfg *cfg;
2465 irq = __get_cpu_var(vector_irq)[vector];
2466
0b8f1efa
YL
2467 if (irq == -1)
2468 continue;
2469
54168ed7
IM
2470 desc = irq_to_desc(irq);
2471 if (!desc)
2472 continue;
2473
2474 cfg = irq_cfg(irq);
239007b8 2475 raw_spin_lock(&desc->lock);
54168ed7 2476
7f41c2e1
SS
2477 /*
2478 * Check if the irq migration is in progress. If so, we
2479 * haven't received the cleanup request yet for this irq.
2480 */
2481 if (cfg->move_in_progress)
2482 goto unlock;
2483
22f65d31 2484 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
54168ed7
IM
2485 goto unlock;
2486
68a8ca59
SS
2487 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2488 /*
2489 * Check if the vector that needs to be cleanedup is
2490 * registered at the cpu's IRR. If so, then this is not
2491 * the best time to clean it up. Lets clean it up in the
2492 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2493 * to myself.
2494 */
2495 if (irr & (1 << (vector % 32))) {
2496 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2497 goto unlock;
2498 }
54168ed7 2499 __get_cpu_var(vector_irq)[vector] = -1;
54168ed7 2500unlock:
239007b8 2501 raw_spin_unlock(&desc->lock);
54168ed7
IM
2502 }
2503
2504 irq_exit();
2505}
2506
a5e74b84 2507static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
54168ed7 2508{
3145e941
YL
2509 struct irq_desc *desc = *descp;
2510 struct irq_cfg *cfg = desc->chip_data;
a5e74b84 2511 unsigned me;
54168ed7 2512
fcef5911 2513 if (likely(!cfg->move_in_progress))
54168ed7
IM
2514 return;
2515
54168ed7 2516 me = smp_processor_id();
10b888d6 2517
fcef5911 2518 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
22f65d31 2519 send_cleanup_vector(cfg);
497c9a19 2520}
a5e74b84
SS
2521
2522static void irq_complete_move(struct irq_desc **descp)
2523{
2524 __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
2525}
2526
2527void irq_force_complete_move(int irq)
2528{
2529 struct irq_desc *desc = irq_to_desc(irq);
2530 struct irq_cfg *cfg = desc->chip_data;
2531
bbd391a1
PB
2532 if (!cfg)
2533 return;
2534
a5e74b84
SS
2535 __irq_complete_move(&desc, cfg->vector);
2536}
497c9a19 2537#else
3145e941 2538static inline void irq_complete_move(struct irq_desc **descp) {}
497c9a19 2539#endif
3145e941 2540
1d025192
YL
2541static void ack_apic_edge(unsigned int irq)
2542{
3145e941
YL
2543 struct irq_desc *desc = irq_to_desc(irq);
2544
2545 irq_complete_move(&desc);
1d025192
YL
2546 move_native_irq(irq);
2547 ack_APIC_irq();
2548}
2549
3eb2cce8 2550atomic_t irq_mis_count;
3eb2cce8 2551
c29d9db3
SS
2552/*
2553 * IO-APIC versions below 0x20 don't support EOI register.
2554 * For the record, here is the information about various versions:
2555 * 0Xh 82489DX
2556 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
2557 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
2558 * 30h-FFh Reserved
2559 *
2560 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
2561 * version as 0x2. This is an error with documentation and these ICH chips
2562 * use io-apic's of version 0x20.
2563 *
2564 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
2565 * Otherwise, we simulate the EOI message manually by changing the trigger
2566 * mode to edge and then back to level, with RTE being masked during this.
2567*/
b3ec0a37
SS
2568static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2569{
2570 struct irq_pin_list *entry;
2571
2572 for_each_irq_pin(entry, cfg->irq_2_pin) {
c29d9db3
SS
2573 if (mp_ioapics[entry->apic].apicver >= 0x20) {
2574 /*
2575 * Intr-remapping uses pin number as the virtual vector
2576 * in the RTE. Actual vector is programmed in
2577 * intr-remapping table entry. Hence for the io-apic
2578 * EOI we use the pin number.
2579 */
2580 if (irq_remapped(irq))
2581 io_apic_eoi(entry->apic, entry->pin);
2582 else
2583 io_apic_eoi(entry->apic, cfg->vector);
2584 } else {
2585 __mask_and_edge_IO_APIC_irq(entry);
2586 __unmask_and_level_IO_APIC_irq(entry);
2587 }
b3ec0a37
SS
2588 }
2589}
2590
2591static void eoi_ioapic_irq(struct irq_desc *desc)
2592{
2593 struct irq_cfg *cfg;
2594 unsigned long flags;
2595 unsigned int irq;
2596
2597 irq = desc->irq;
2598 cfg = desc->chip_data;
2599
dade7716 2600 raw_spin_lock_irqsave(&ioapic_lock, flags);
b3ec0a37 2601 __eoi_ioapic_irq(irq, cfg);
dade7716 2602 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
b3ec0a37
SS
2603}
2604
047c8fdb
YL
2605static void ack_apic_level(unsigned int irq)
2606{
3145e941 2607 struct irq_desc *desc = irq_to_desc(irq);
3eb2cce8
YL
2608 unsigned long v;
2609 int i;
3145e941 2610 struct irq_cfg *cfg;
54168ed7 2611 int do_unmask_irq = 0;
047c8fdb 2612
3145e941 2613 irq_complete_move(&desc);
047c8fdb 2614#ifdef CONFIG_GENERIC_PENDING_IRQ
54168ed7 2615 /* If we are moving the irq we need to mask it */
3145e941 2616 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
54168ed7 2617 do_unmask_irq = 1;
3145e941 2618 mask_IO_APIC_irq_desc(desc);
54168ed7 2619 }
047c8fdb
YL
2620#endif
2621
3eb2cce8 2622 /*
916a0fe7
JF
2623 * It appears there is an erratum which affects at least version 0x11
2624 * of I/O APIC (that's the 82093AA and cores integrated into various
2625 * chipsets). Under certain conditions a level-triggered interrupt is
2626 * erroneously delivered as edge-triggered one but the respective IRR
2627 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2628 * message but it will never arrive and further interrupts are blocked
2629 * from the source. The exact reason is so far unknown, but the
2630 * phenomenon was observed when two consecutive interrupt requests
2631 * from a given source get delivered to the same CPU and the source is
2632 * temporarily disabled in between.
2633 *
2634 * A workaround is to simulate an EOI message manually. We achieve it
2635 * by setting the trigger mode to edge and then to level when the edge
2636 * trigger mode gets detected in the TMR of a local APIC for a
2637 * level-triggered interrupt. We mask the source for the time of the
2638 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2639 * The idea is from Manfred Spraul. --macro
1c83995b
SS
2640 *
2641 * Also in the case when cpu goes offline, fixup_irqs() will forward
2642 * any unhandled interrupt on the offlined cpu to the new cpu
2643 * destination that is handling the corresponding interrupt. This
2644 * interrupt forwarding is done via IPI's. Hence, in this case also
2645 * level-triggered io-apic interrupt will be seen as an edge
2646 * interrupt in the IRR. And we can't rely on the cpu's EOI
2647 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2648 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2649 * supporting EOI register, we do an explicit EOI to clear the
2650 * remote IRR and on IO-APIC's which don't have an EOI register,
2651 * we use the above logic (mask+edge followed by unmask+level) from
2652 * Manfred Spraul to clear the remote IRR.
916a0fe7 2653 */
3145e941
YL
2654 cfg = desc->chip_data;
2655 i = cfg->vector;
3eb2cce8 2656 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
3eb2cce8 2657
54168ed7
IM
2658 /*
2659 * We must acknowledge the irq before we move it or the acknowledge will
2660 * not propagate properly.
2661 */
2662 ack_APIC_irq();
2663
1c83995b
SS
2664 /*
2665 * Tail end of clearing remote IRR bit (either by delivering the EOI
2666 * message via io-apic EOI register write or simulating it using
2667 * mask+edge followed by unnask+level logic) manually when the
2668 * level triggered interrupt is seen as the edge triggered interrupt
2669 * at the cpu.
2670 */
ca64c47c
MR
2671 if (!(v & (1 << (i & 0x1f)))) {
2672 atomic_inc(&irq_mis_count);
2673
c29d9db3 2674 eoi_ioapic_irq(desc);
ca64c47c
MR
2675 }
2676
54168ed7
IM
2677 /* Now we can move and renable the irq */
2678 if (unlikely(do_unmask_irq)) {
2679 /* Only migrate the irq if the ack has been received.
2680 *
2681 * On rare occasions the broadcast level triggered ack gets
2682 * delayed going to ioapics, and if we reprogram the
2683 * vector while Remote IRR is still set the irq will never
2684 * fire again.
2685 *
2686 * To prevent this scenario we read the Remote IRR bit
2687 * of the ioapic. This has two effects.
2688 * - On any sane system the read of the ioapic will
2689 * flush writes (and acks) going to the ioapic from
2690 * this cpu.
2691 * - We get to see if the ACK has actually been delivered.
2692 *
2693 * Based on failed experiments of reprogramming the
2694 * ioapic entry from outside of irq context starting
2695 * with masking the ioapic entry and then polling until
2696 * Remote IRR was clear before reprogramming the
2697 * ioapic I don't trust the Remote IRR bit to be
2698 * completey accurate.
2699 *
2700 * However there appears to be no other way to plug
2701 * this race, so if the Remote IRR bit is not
2702 * accurate and is causing problems then it is a hardware bug
2703 * and you can go talk to the chipset vendor about it.
2704 */
3145e941
YL
2705 cfg = desc->chip_data;
2706 if (!io_apic_level_ack_pending(cfg))
54168ed7 2707 move_masked_irq(irq);
3145e941 2708 unmask_IO_APIC_irq_desc(desc);
54168ed7 2709 }
3eb2cce8 2710}
1d025192 2711
d0b03bd1
HW
2712#ifdef CONFIG_INTR_REMAP
2713static void ir_ack_apic_edge(unsigned int irq)
2714{
5d0ae2db 2715 ack_APIC_irq();
d0b03bd1
HW
2716}
2717
2718static void ir_ack_apic_level(unsigned int irq)
2719{
5d0ae2db
WH
2720 struct irq_desc *desc = irq_to_desc(irq);
2721
2722 ack_APIC_irq();
2723 eoi_ioapic_irq(desc);
d0b03bd1
HW
2724}
2725#endif /* CONFIG_INTR_REMAP */
2726
f5b9ed7a 2727static struct irq_chip ioapic_chip __read_mostly = {
d6c88a50
TG
2728 .name = "IO-APIC",
2729 .startup = startup_ioapic_irq,
2730 .mask = mask_IO_APIC_irq,
2731 .unmask = unmask_IO_APIC_irq,
2732 .ack = ack_apic_edge,
2733 .eoi = ack_apic_level,
54d5d424 2734#ifdef CONFIG_SMP
d6c88a50 2735 .set_affinity = set_ioapic_affinity_irq,
54d5d424 2736#endif
ace80ab7 2737 .retrigger = ioapic_retrigger_irq,
1da177e4
LT
2738};
2739
54168ed7 2740static struct irq_chip ir_ioapic_chip __read_mostly = {
d6c88a50
TG
2741 .name = "IR-IO-APIC",
2742 .startup = startup_ioapic_irq,
2743 .mask = mask_IO_APIC_irq,
2744 .unmask = unmask_IO_APIC_irq,
a1e38ca5 2745#ifdef CONFIG_INTR_REMAP
d0b03bd1
HW
2746 .ack = ir_ack_apic_edge,
2747 .eoi = ir_ack_apic_level,
54168ed7 2748#ifdef CONFIG_SMP
d6c88a50 2749 .set_affinity = set_ir_ioapic_affinity_irq,
a1e38ca5 2750#endif
54168ed7
IM
2751#endif
2752 .retrigger = ioapic_retrigger_irq,
2753};
1da177e4
LT
2754
2755static inline void init_IO_APIC_traps(void)
2756{
2757 int irq;
08678b08 2758 struct irq_desc *desc;
da51a821 2759 struct irq_cfg *cfg;
1da177e4
LT
2760
2761 /*
2762 * NOTE! The local APIC isn't very good at handling
2763 * multiple interrupts at the same interrupt level.
2764 * As the interrupt level is determined by taking the
2765 * vector number and shifting that right by 4, we
2766 * want to spread these out a bit so that they don't
2767 * all fall in the same interrupt level.
2768 *
2769 * Also, we've got to be careful not to trash gate
2770 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2771 */
0b8f1efa 2772 for_each_irq_desc(irq, desc) {
0b8f1efa
YL
2773 cfg = desc->chip_data;
2774 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1da177e4
LT
2775 /*
2776 * Hmm.. We don't have an entry for this,
2777 * so default to an old-fashioned 8259
2778 * interrupt if we can..
2779 */
b81bb373
JP
2780 if (irq < legacy_pic->nr_legacy_irqs)
2781 legacy_pic->make_irq(irq);
0b8f1efa 2782 else
1da177e4 2783 /* Strange. Oh, well.. */
08678b08 2784 desc->chip = &no_irq_chip;
1da177e4
LT
2785 }
2786 }
2787}
2788
f5b9ed7a
IM
2789/*
2790 * The local APIC irq-chip implementation:
2791 */
1da177e4 2792
36062448 2793static void mask_lapic_irq(unsigned int irq)
1da177e4
LT
2794{
2795 unsigned long v;
2796
2797 v = apic_read(APIC_LVT0);
593f4a78 2798 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1da177e4
LT
2799}
2800
36062448 2801static void unmask_lapic_irq(unsigned int irq)
1da177e4 2802{
f5b9ed7a 2803 unsigned long v;
1da177e4 2804
f5b9ed7a 2805 v = apic_read(APIC_LVT0);
593f4a78 2806 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
f5b9ed7a 2807}
1da177e4 2808
3145e941 2809static void ack_lapic_irq(unsigned int irq)
1d025192
YL
2810{
2811 ack_APIC_irq();
2812}
2813
f5b9ed7a 2814static struct irq_chip lapic_chip __read_mostly = {
9a1c6192 2815 .name = "local-APIC",
f5b9ed7a
IM
2816 .mask = mask_lapic_irq,
2817 .unmask = unmask_lapic_irq,
c88ac1df 2818 .ack = ack_lapic_irq,
1da177e4
LT
2819};
2820
3145e941 2821static void lapic_register_intr(int irq, struct irq_desc *desc)
c88ac1df 2822{
08678b08 2823 desc->status &= ~IRQ_LEVEL;
c88ac1df
MR
2824 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2825 "edge");
c88ac1df
MR
2826}
2827
e9427101 2828static void __init setup_nmi(void)
1da177e4
LT
2829{
2830 /*
36062448 2831 * Dirty trick to enable the NMI watchdog ...
1da177e4
LT
2832 * We put the 8259A master into AEOI mode and
2833 * unmask on all local APICs LVT0 as NMI.
2834 *
2835 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2836 * is from Maciej W. Rozycki - so we do not have to EOI from
2837 * the NMI handler or the timer interrupt.
36062448 2838 */
1da177e4
LT
2839 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2840
e9427101 2841 enable_NMI_through_LVT0();
1da177e4
LT
2842
2843 apic_printk(APIC_VERBOSE, " done.\n");
2844}
2845
2846/*
2847 * This looks a bit hackish but it's about the only one way of sending
2848 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2849 * not support the ExtINT mode, unfortunately. We need to send these
2850 * cycles as some i82489DX-based boards have glue logic that keeps the
2851 * 8259A interrupt line asserted until INTA. --macro
2852 */
28acf285 2853static inline void __init unlock_ExtINT_logic(void)
1da177e4 2854{
fcfd636a 2855 int apic, pin, i;
1da177e4
LT
2856 struct IO_APIC_route_entry entry0, entry1;
2857 unsigned char save_control, save_freq_select;
1da177e4 2858
fcfd636a 2859 pin = find_isa_irq_pin(8, mp_INT);
956fb531
AB
2860 if (pin == -1) {
2861 WARN_ON_ONCE(1);
2862 return;
2863 }
fcfd636a 2864 apic = find_isa_irq_apic(8, mp_INT);
956fb531
AB
2865 if (apic == -1) {
2866 WARN_ON_ONCE(1);
1da177e4 2867 return;
956fb531 2868 }
1da177e4 2869
cf4c6a2f 2870 entry0 = ioapic_read_entry(apic, pin);
fcfd636a 2871 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
2872
2873 memset(&entry1, 0, sizeof(entry1));
2874
2875 entry1.dest_mode = 0; /* physical delivery */
2876 entry1.mask = 0; /* unmask IRQ now */
d83e94ac 2877 entry1.dest = hard_smp_processor_id();
1da177e4
LT
2878 entry1.delivery_mode = dest_ExtINT;
2879 entry1.polarity = entry0.polarity;
2880 entry1.trigger = 0;
2881 entry1.vector = 0;
2882
cf4c6a2f 2883 ioapic_write_entry(apic, pin, entry1);
1da177e4
LT
2884
2885 save_control = CMOS_READ(RTC_CONTROL);
2886 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2887 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2888 RTC_FREQ_SELECT);
2889 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2890
2891 i = 100;
2892 while (i-- > 0) {
2893 mdelay(10);
2894 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2895 i -= 10;
2896 }
2897
2898 CMOS_WRITE(save_control, RTC_CONTROL);
2899 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
fcfd636a 2900 clear_IO_APIC_pin(apic, pin);
1da177e4 2901
cf4c6a2f 2902 ioapic_write_entry(apic, pin, entry0);
1da177e4
LT
2903}
2904
efa2559f 2905static int disable_timer_pin_1 __initdata;
047c8fdb 2906/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
54168ed7 2907static int __init disable_timer_pin_setup(char *arg)
efa2559f
YL
2908{
2909 disable_timer_pin_1 = 1;
2910 return 0;
2911}
54168ed7 2912early_param("disable_timer_pin_1", disable_timer_pin_setup);
efa2559f
YL
2913
2914int timer_through_8259 __initdata;
2915
1da177e4
LT
2916/*
2917 * This code may look a bit paranoid, but it's supposed to cooperate with
2918 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2919 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2920 * fanatically on his truly buggy board.
54168ed7
IM
2921 *
2922 * FIXME: really need to revamp this for all platforms.
1da177e4 2923 */
8542b200 2924static inline void __init check_timer(void)
1da177e4 2925{
3145e941
YL
2926 struct irq_desc *desc = irq_to_desc(0);
2927 struct irq_cfg *cfg = desc->chip_data;
85ac16d0 2928 int node = cpu_to_node(boot_cpu_id);
fcfd636a 2929 int apic1, pin1, apic2, pin2;
4aae0702 2930 unsigned long flags;
047c8fdb 2931 int no_pin1 = 0;
4aae0702
IM
2932
2933 local_irq_save(flags);
d4d25dec 2934
1da177e4
LT
2935 /*
2936 * get/set the timer IRQ vector:
2937 */
b81bb373 2938 legacy_pic->chip->mask(0);
fe402e1f 2939 assign_irq_vector(0, cfg, apic->target_cpus());
1da177e4
LT
2940
2941 /*
d11d5794
MR
2942 * As IRQ0 is to be enabled in the 8259A, the virtual
2943 * wire has to be disabled in the local APIC. Also
2944 * timer interrupts need to be acknowledged manually in
2945 * the 8259A for the i82489DX when using the NMI
2946 * watchdog as that APIC treats NMIs as level-triggered.
2947 * The AEOI mode will finish them in the 8259A
2948 * automatically.
1da177e4 2949 */
593f4a78 2950 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
b81bb373 2951 legacy_pic->init(1);
54168ed7 2952#ifdef CONFIG_X86_32
f72dccac
YL
2953 {
2954 unsigned int ver;
2955
2956 ver = apic_read(APIC_LVR);
2957 ver = GET_APIC_VERSION(ver);
2958 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2959 }
54168ed7 2960#endif
1da177e4 2961
fcfd636a
EB
2962 pin1 = find_isa_irq_pin(0, mp_INT);
2963 apic1 = find_isa_irq_apic(0, mp_INT);
2964 pin2 = ioapic_i8259.pin;
2965 apic2 = ioapic_i8259.apic;
1da177e4 2966
49a66a0b
MR
2967 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2968 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
497c9a19 2969 cfg->vector, apic1, pin1, apic2, pin2);
1da177e4 2970
691874fa
MR
2971 /*
2972 * Some BIOS writers are clueless and report the ExtINTA
2973 * I/O APIC input from the cascaded 8259A as the timer
2974 * interrupt input. So just in case, if only one pin
2975 * was found above, try it both directly and through the
2976 * 8259A.
2977 */
2978 if (pin1 == -1) {
54168ed7
IM
2979 if (intr_remapping_enabled)
2980 panic("BIOS bug: timer not connected to IO-APIC");
691874fa
MR
2981 pin1 = pin2;
2982 apic1 = apic2;
2983 no_pin1 = 1;
2984 } else if (pin2 == -1) {
2985 pin2 = pin1;
2986 apic2 = apic1;
2987 }
2988
1da177e4
LT
2989 if (pin1 != -1) {
2990 /*
2991 * Ok, does IRQ0 through the IOAPIC work?
2992 */
691874fa 2993 if (no_pin1) {
85ac16d0 2994 add_pin_to_irq_node(cfg, node, apic1, pin1);
497c9a19 2995 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
f72dccac
YL
2996 } else {
2997 /* for edge trigger, setup_IO_APIC_irq already
2998 * leave it unmasked.
2999 * so only need to unmask if it is level-trigger
3000 * do we really have level trigger timer?
3001 */
3002 int idx;
3003 idx = find_irq_entry(apic1, pin1, mp_INT);
3004 if (idx != -1 && irq_trigger(idx))
3005 unmask_IO_APIC_irq_desc(desc);
691874fa 3006 }
1da177e4
LT
3007 if (timer_irq_works()) {
3008 if (nmi_watchdog == NMI_IO_APIC) {
1da177e4 3009 setup_nmi();
b81bb373 3010 legacy_pic->chip->unmask(0);
1da177e4 3011 }
66759a01
CE
3012 if (disable_timer_pin_1 > 0)
3013 clear_IO_APIC_pin(0, pin1);
4aae0702 3014 goto out;
1da177e4 3015 }
54168ed7
IM
3016 if (intr_remapping_enabled)
3017 panic("timer doesn't work through Interrupt-remapped IO-APIC");
f72dccac 3018 local_irq_disable();
fcfd636a 3019 clear_IO_APIC_pin(apic1, pin1);
691874fa 3020 if (!no_pin1)
49a66a0b
MR
3021 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
3022 "8254 timer not connected to IO-APIC\n");
1da177e4 3023
49a66a0b
MR
3024 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
3025 "(IRQ0) through the 8259A ...\n");
3026 apic_printk(APIC_QUIET, KERN_INFO
3027 "..... (found apic %d pin %d) ...\n", apic2, pin2);
1da177e4
LT
3028 /*
3029 * legacy devices should be connected to IO APIC #0
3030 */
85ac16d0 3031 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
497c9a19 3032 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
b81bb373 3033 legacy_pic->chip->unmask(0);
1da177e4 3034 if (timer_irq_works()) {
49a66a0b 3035 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
35542c5e 3036 timer_through_8259 = 1;
1da177e4 3037 if (nmi_watchdog == NMI_IO_APIC) {
b81bb373 3038 legacy_pic->chip->mask(0);
1da177e4 3039 setup_nmi();
b81bb373 3040 legacy_pic->chip->unmask(0);
1da177e4 3041 }
4aae0702 3042 goto out;
1da177e4
LT
3043 }
3044 /*
3045 * Cleanup, just in case ...
3046 */
f72dccac 3047 local_irq_disable();
b81bb373 3048 legacy_pic->chip->mask(0);
fcfd636a 3049 clear_IO_APIC_pin(apic2, pin2);
49a66a0b 3050 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
1da177e4 3051 }
1da177e4
LT
3052
3053 if (nmi_watchdog == NMI_IO_APIC) {
49a66a0b
MR
3054 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
3055 "through the IO-APIC - disabling NMI Watchdog!\n");
067fa0ff 3056 nmi_watchdog = NMI_NONE;
1da177e4 3057 }
54168ed7 3058#ifdef CONFIG_X86_32
d11d5794 3059 timer_ack = 0;
54168ed7 3060#endif
1da177e4 3061
49a66a0b
MR
3062 apic_printk(APIC_QUIET, KERN_INFO
3063 "...trying to set up timer as Virtual Wire IRQ...\n");
1da177e4 3064
3145e941 3065 lapic_register_intr(0, desc);
497c9a19 3066 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
b81bb373 3067 legacy_pic->chip->unmask(0);
1da177e4
LT
3068
3069 if (timer_irq_works()) {
49a66a0b 3070 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 3071 goto out;
1da177e4 3072 }
f72dccac 3073 local_irq_disable();
b81bb373 3074 legacy_pic->chip->mask(0);
497c9a19 3075 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
49a66a0b 3076 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
1da177e4 3077
49a66a0b
MR
3078 apic_printk(APIC_QUIET, KERN_INFO
3079 "...trying to set up timer as ExtINT IRQ...\n");
1da177e4 3080
b81bb373
JP
3081 legacy_pic->init(0);
3082 legacy_pic->make_irq(0);
593f4a78 3083 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4
LT
3084
3085 unlock_ExtINT_logic();
3086
3087 if (timer_irq_works()) {
49a66a0b 3088 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 3089 goto out;
1da177e4 3090 }
f72dccac 3091 local_irq_disable();
49a66a0b 3092 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
1da177e4 3093 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
49a66a0b 3094 "report. Then try booting with the 'noapic' option.\n");
4aae0702
IM
3095out:
3096 local_irq_restore(flags);
1da177e4
LT
3097}
3098
3099/*
af174783
MR
3100 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3101 * to devices. However there may be an I/O APIC pin available for
3102 * this interrupt regardless. The pin may be left unconnected, but
3103 * typically it will be reused as an ExtINT cascade interrupt for
3104 * the master 8259A. In the MPS case such a pin will normally be
3105 * reported as an ExtINT interrupt in the MP table. With ACPI
3106 * there is no provision for ExtINT interrupts, and in the absence
3107 * of an override it would be treated as an ordinary ISA I/O APIC
3108 * interrupt, that is edge-triggered and unmasked by default. We
3109 * used to do this, but it caused problems on some systems because
3110 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3111 * the same ExtINT cascade interrupt to drive the local APIC of the
3112 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3113 * the I/O APIC in all cases now. No actual device should request
3114 * it anyway. --macro
1da177e4 3115 */
bc07844a 3116#define PIC_IRQS (1UL << PIC_CASCADE_IR)
1da177e4
LT
3117
3118void __init setup_IO_APIC(void)
3119{
54168ed7 3120
54168ed7
IM
3121 /*
3122 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3123 */
b81bb373 3124 io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
1da177e4 3125
54168ed7 3126 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
d6c88a50 3127 /*
54168ed7
IM
3128 * Set up IO-APIC IRQ routing.
3129 */
de934103
TG
3130 x86_init.mpparse.setup_ioapic_ids();
3131
1da177e4
LT
3132 sync_Arb_IDs();
3133 setup_IO_APIC_irqs();
3134 init_IO_APIC_traps();
b81bb373 3135 if (legacy_pic->nr_legacy_irqs)
bc07844a 3136 check_timer();
1da177e4
LT
3137}
3138
3139/*
54168ed7
IM
3140 * Called after all the initialization is done. If we didnt find any
3141 * APIC bugs then we can allow the modify fast path
1da177e4 3142 */
36062448 3143
1da177e4
LT
3144static int __init io_apic_bug_finalize(void)
3145{
d6c88a50
TG
3146 if (sis_apic_bug == -1)
3147 sis_apic_bug = 0;
3148 return 0;
1da177e4
LT
3149}
3150
3151late_initcall(io_apic_bug_finalize);
3152
3153struct sysfs_ioapic_data {
3154 struct sys_device dev;
3155 struct IO_APIC_route_entry entry[0];
3156};
54168ed7 3157static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
1da177e4 3158
438510f6 3159static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
1da177e4
LT
3160{
3161 struct IO_APIC_route_entry *entry;
3162 struct sysfs_ioapic_data *data;
1da177e4 3163 int i;
36062448 3164
1da177e4
LT
3165 data = container_of(dev, struct sysfs_ioapic_data, dev);
3166 entry = data->entry;
54168ed7
IM
3167 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3168 *entry = ioapic_read_entry(dev->id, i);
1da177e4
LT
3169
3170 return 0;
3171}
3172
3173static int ioapic_resume(struct sys_device *dev)
3174{
3175 struct IO_APIC_route_entry *entry;
3176 struct sysfs_ioapic_data *data;
3177 unsigned long flags;
3178 union IO_APIC_reg_00 reg_00;
3179 int i;
36062448 3180
1da177e4
LT
3181 data = container_of(dev, struct sysfs_ioapic_data, dev);
3182 entry = data->entry;
3183
dade7716 3184 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 3185 reg_00.raw = io_apic_read(dev->id, 0);
b5ba7e6d
JSR
3186 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3187 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
1da177e4
LT
3188 io_apic_write(dev->id, 0, reg_00.raw);
3189 }
dade7716 3190 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 3191 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
cf4c6a2f 3192 ioapic_write_entry(dev->id, i, entry[i]);
1da177e4
LT
3193
3194 return 0;
3195}
3196
3197static struct sysdev_class ioapic_sysdev_class = {
af5ca3f4 3198 .name = "ioapic",
1da177e4
LT
3199 .suspend = ioapic_suspend,
3200 .resume = ioapic_resume,
3201};
3202
3203static int __init ioapic_init_sysfs(void)
3204{
54168ed7
IM
3205 struct sys_device * dev;
3206 int i, size, error;
1da177e4
LT
3207
3208 error = sysdev_class_register(&ioapic_sysdev_class);
3209 if (error)
3210 return error;
3211
54168ed7 3212 for (i = 0; i < nr_ioapics; i++ ) {
36062448 3213 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
1da177e4 3214 * sizeof(struct IO_APIC_route_entry);
25556c16 3215 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
1da177e4
LT
3216 if (!mp_ioapic_data[i]) {
3217 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3218 continue;
3219 }
1da177e4 3220 dev = &mp_ioapic_data[i]->dev;
36062448 3221 dev->id = i;
1da177e4
LT
3222 dev->cls = &ioapic_sysdev_class;
3223 error = sysdev_register(dev);
3224 if (error) {
3225 kfree(mp_ioapic_data[i]);
3226 mp_ioapic_data[i] = NULL;
3227 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3228 continue;
3229 }
3230 }
3231
3232 return 0;
3233}
3234
3235device_initcall(ioapic_init_sysfs);
3236
3fc471ed 3237/*
95d77884 3238 * Dynamic irq allocate and deallocation
3fc471ed 3239 */
d047f53a 3240unsigned int create_irq_nr(unsigned int irq_want, int node)
3fc471ed 3241{
ace80ab7 3242 /* Allocate an unused irq */
54168ed7
IM
3243 unsigned int irq;
3244 unsigned int new;
3fc471ed 3245 unsigned long flags;
0b8f1efa 3246 struct irq_cfg *cfg_new = NULL;
0b8f1efa 3247 struct irq_desc *desc_new = NULL;
199751d7
YL
3248
3249 irq = 0;
abcaa2b8
YL
3250 if (irq_want < nr_irqs_gsi)
3251 irq_want = nr_irqs_gsi;
3252
dade7716 3253 raw_spin_lock_irqsave(&vector_lock, flags);
9594949b 3254 for (new = irq_want; new < nr_irqs; new++) {
85ac16d0 3255 desc_new = irq_to_desc_alloc_node(new, node);
0b8f1efa
YL
3256 if (!desc_new) {
3257 printk(KERN_INFO "can not get irq_desc for %d\n", new);
ace80ab7 3258 continue;
0b8f1efa
YL
3259 }
3260 cfg_new = desc_new->chip_data;
3261
3262 if (cfg_new->vector != 0)
ace80ab7 3263 continue;
d047f53a 3264
15e957d0 3265 desc_new = move_irq_desc(desc_new, node);
37ef2a30 3266 cfg_new = desc_new->chip_data;
d047f53a 3267
fe402e1f 3268 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
ace80ab7
EB
3269 irq = new;
3270 break;
3271 }
dade7716 3272 raw_spin_unlock_irqrestore(&vector_lock, flags);
3fc471ed 3273
ced5b697
BP
3274 if (irq > 0)
3275 dynamic_irq_init_keep_chip_data(irq);
3fc471ed 3276
3fc471ed
EB
3277 return irq;
3278}
3279
199751d7
YL
3280int create_irq(void)
3281{
d047f53a 3282 int node = cpu_to_node(boot_cpu_id);
be5d5350 3283 unsigned int irq_want;
54168ed7
IM
3284 int irq;
3285
be5d5350 3286 irq_want = nr_irqs_gsi;
d047f53a 3287 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3288
3289 if (irq == 0)
3290 irq = -1;
3291
3292 return irq;
199751d7
YL
3293}
3294
3fc471ed
EB
3295void destroy_irq(unsigned int irq)
3296{
3297 unsigned long flags;
3fc471ed 3298
ced5b697 3299 dynamic_irq_cleanup_keep_chip_data(irq);
3fc471ed 3300
54168ed7 3301 free_irte(irq);
dade7716 3302 raw_spin_lock_irqsave(&vector_lock, flags);
eb5b3794 3303 __clear_irq_vector(irq, get_irq_chip_data(irq));
dade7716 3304 raw_spin_unlock_irqrestore(&vector_lock, flags);
3fc471ed 3305}
3fc471ed 3306
2d3fcc1c 3307/*
27b46d76 3308 * MSI message composition
2d3fcc1c
EB
3309 */
3310#ifdef CONFIG_PCI_MSI
c8bc6f3c
SS
3311static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
3312 struct msi_msg *msg, u8 hpet_id)
2d3fcc1c 3313{
497c9a19
YL
3314 struct irq_cfg *cfg;
3315 int err;
2d3fcc1c
EB
3316 unsigned dest;
3317
f1182638
JB
3318 if (disable_apic)
3319 return -ENXIO;
3320
3145e941 3321 cfg = irq_cfg(irq);
fe402e1f 3322 err = assign_irq_vector(irq, cfg, apic->target_cpus());
497c9a19
YL
3323 if (err)
3324 return err;
2d3fcc1c 3325
debccb3e 3326 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19 3327
54168ed7
IM
3328 if (irq_remapped(irq)) {
3329 struct irte irte;
3330 int ir_index;
3331 u16 sub_handle;
3332
3333 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3334 BUG_ON(ir_index == -1);
3335
3336 memset (&irte, 0, sizeof(irte));
3337
3338 irte.present = 1;
9b5bc8dc 3339 irte.dst_mode = apic->irq_dest_mode;
54168ed7 3340 irte.trigger_mode = 0; /* edge */
9b5bc8dc 3341 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
3342 irte.vector = cfg->vector;
3343 irte.dest_id = IRTE_DEST(dest);
3344
f007e99c 3345 /* Set source-id of interrupt request */
c8bc6f3c
SS
3346 if (pdev)
3347 set_msi_sid(&irte, pdev);
3348 else
3349 set_hpet_sid(&irte, hpet_id);
f007e99c 3350
54168ed7
IM
3351 modify_irte(irq, &irte);
3352
3353 msg->address_hi = MSI_ADDR_BASE_HI;
3354 msg->data = sub_handle;
3355 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3356 MSI_ADDR_IR_SHV |
3357 MSI_ADDR_IR_INDEX1(ir_index) |
3358 MSI_ADDR_IR_INDEX2(ir_index);
29b61be6 3359 } else {
9d783ba0
SS
3360 if (x2apic_enabled())
3361 msg->address_hi = MSI_ADDR_BASE_HI |
3362 MSI_ADDR_EXT_DEST_ID(dest);
3363 else
3364 msg->address_hi = MSI_ADDR_BASE_HI;
3365
54168ed7
IM
3366 msg->address_lo =
3367 MSI_ADDR_BASE_LO |
9b5bc8dc 3368 ((apic->irq_dest_mode == 0) ?
54168ed7
IM
3369 MSI_ADDR_DEST_MODE_PHYSICAL:
3370 MSI_ADDR_DEST_MODE_LOGICAL) |
9b5bc8dc 3371 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3372 MSI_ADDR_REDIRECTION_CPU:
3373 MSI_ADDR_REDIRECTION_LOWPRI) |
3374 MSI_ADDR_DEST_ID(dest);
497c9a19 3375
54168ed7
IM
3376 msg->data =
3377 MSI_DATA_TRIGGER_EDGE |
3378 MSI_DATA_LEVEL_ASSERT |
9b5bc8dc 3379 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3380 MSI_DATA_DELIVERY_FIXED:
3381 MSI_DATA_DELIVERY_LOWPRI) |
3382 MSI_DATA_VECTOR(cfg->vector);
3383 }
497c9a19 3384 return err;
2d3fcc1c
EB
3385}
3386
3b7d1921 3387#ifdef CONFIG_SMP
d5dedd45 3388static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
2d3fcc1c 3389{
3145e941 3390 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3391 struct irq_cfg *cfg;
3b7d1921
EB
3392 struct msi_msg msg;
3393 unsigned int dest;
3b7d1921 3394
18374d89 3395 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3396 return -1;
2d3fcc1c 3397
3145e941 3398 cfg = desc->chip_data;
2d3fcc1c 3399
3145e941 3400 read_msi_msg_desc(desc, &msg);
3b7d1921
EB
3401
3402 msg.data &= ~MSI_DATA_VECTOR_MASK;
497c9a19 3403 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3b7d1921
EB
3404 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3405 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3406
3145e941 3407 write_msi_msg_desc(desc, &msg);
d5dedd45
YL
3408
3409 return 0;
2d3fcc1c 3410}
54168ed7
IM
3411#ifdef CONFIG_INTR_REMAP
3412/*
3413 * Migrate the MSI irq to another cpumask. This migration is
3414 * done in the process context using interrupt-remapping hardware.
3415 */
d5dedd45 3416static int
e7986739 3417ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3418{
3145e941 3419 struct irq_desc *desc = irq_to_desc(irq);
a7883dec 3420 struct irq_cfg *cfg = desc->chip_data;
54168ed7 3421 unsigned int dest;
54168ed7 3422 struct irte irte;
54168ed7
IM
3423
3424 if (get_irte(irq, &irte))
d5dedd45 3425 return -1;
54168ed7 3426
18374d89 3427 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3428 return -1;
54168ed7 3429
54168ed7
IM
3430 irte.vector = cfg->vector;
3431 irte.dest_id = IRTE_DEST(dest);
3432
3433 /*
3434 * atomically update the IRTE with the new destination and vector.
3435 */
3436 modify_irte(irq, &irte);
3437
3438 /*
3439 * After this point, all the interrupts will start arriving
3440 * at the new destination. So, time to cleanup the previous
3441 * vector allocation.
3442 */
22f65d31
MT
3443 if (cfg->move_in_progress)
3444 send_cleanup_vector(cfg);
d5dedd45
YL
3445
3446 return 0;
54168ed7 3447}
3145e941 3448
54168ed7 3449#endif
3b7d1921 3450#endif /* CONFIG_SMP */
2d3fcc1c 3451
3b7d1921
EB
3452/*
3453 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3454 * which implement the MSI or MSI-X Capability Structure.
3455 */
3456static struct irq_chip msi_chip = {
3457 .name = "PCI-MSI",
3458 .unmask = unmask_msi_irq,
3459 .mask = mask_msi_irq,
1d025192 3460 .ack = ack_apic_edge,
3b7d1921
EB
3461#ifdef CONFIG_SMP
3462 .set_affinity = set_msi_irq_affinity,
3463#endif
3464 .retrigger = ioapic_retrigger_irq,
2d3fcc1c
EB
3465};
3466
54168ed7
IM
3467static struct irq_chip msi_ir_chip = {
3468 .name = "IR-PCI-MSI",
3469 .unmask = unmask_msi_irq,
3470 .mask = mask_msi_irq,
a1e38ca5 3471#ifdef CONFIG_INTR_REMAP
d0b03bd1 3472 .ack = ir_ack_apic_edge,
54168ed7
IM
3473#ifdef CONFIG_SMP
3474 .set_affinity = ir_set_msi_irq_affinity,
a1e38ca5 3475#endif
54168ed7
IM
3476#endif
3477 .retrigger = ioapic_retrigger_irq,
3478};
3479
3480/*
3481 * Map the PCI dev to the corresponding remapping hardware unit
3482 * and allocate 'nvec' consecutive interrupt-remapping table entries
3483 * in it.
3484 */
3485static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3486{
3487 struct intel_iommu *iommu;
3488 int index;
3489
3490 iommu = map_dev_to_ir(dev);
3491 if (!iommu) {
3492 printk(KERN_ERR
3493 "Unable to map PCI %s to iommu\n", pci_name(dev));
3494 return -ENOENT;
3495 }
3496
3497 index = alloc_irte(iommu, irq, nvec);
3498 if (index < 0) {
3499 printk(KERN_ERR
3500 "Unable to allocate %d IRTE for PCI %s\n", nvec,
d6c88a50 3501 pci_name(dev));
54168ed7
IM
3502 return -ENOSPC;
3503 }
3504 return index;
3505}
1d025192 3506
3145e941 3507static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
1d025192
YL
3508{
3509 int ret;
3510 struct msi_msg msg;
3511
c8bc6f3c 3512 ret = msi_compose_msg(dev, irq, &msg, -1);
1d025192
YL
3513 if (ret < 0)
3514 return ret;
3515
3145e941 3516 set_irq_msi(irq, msidesc);
1d025192
YL
3517 write_msi_msg(irq, &msg);
3518
54168ed7
IM
3519 if (irq_remapped(irq)) {
3520 struct irq_desc *desc = irq_to_desc(irq);
3521 /*
3522 * irq migration in process context
3523 */
3524 desc->status |= IRQ_MOVE_PCNTXT;
3525 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3526 } else
54168ed7 3527 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
1d025192 3528
c81bba49
YL
3529 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3530
1d025192
YL
3531 return 0;
3532}
3533
047c8fdb
YL
3534int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3535{
54168ed7
IM
3536 unsigned int irq;
3537 int ret, sub_handle;
0b8f1efa 3538 struct msi_desc *msidesc;
54168ed7 3539 unsigned int irq_want;
1cc18521 3540 struct intel_iommu *iommu = NULL;
54168ed7 3541 int index = 0;
d047f53a 3542 int node;
54168ed7 3543
1c8d7b0a
MW
3544 /* x86 doesn't support multiple MSI yet */
3545 if (type == PCI_CAP_ID_MSI && nvec > 1)
3546 return 1;
3547
d047f53a 3548 node = dev_to_node(&dev->dev);
be5d5350 3549 irq_want = nr_irqs_gsi;
54168ed7 3550 sub_handle = 0;
0b8f1efa 3551 list_for_each_entry(msidesc, &dev->msi_list, list) {
d047f53a 3552 irq = create_irq_nr(irq_want, node);
54168ed7
IM
3553 if (irq == 0)
3554 return -1;
f1ee5548 3555 irq_want = irq + 1;
54168ed7
IM
3556 if (!intr_remapping_enabled)
3557 goto no_ir;
3558
3559 if (!sub_handle) {
3560 /*
3561 * allocate the consecutive block of IRTE's
3562 * for 'nvec'
3563 */
3564 index = msi_alloc_irte(dev, irq, nvec);
3565 if (index < 0) {
3566 ret = index;
3567 goto error;
3568 }
3569 } else {
3570 iommu = map_dev_to_ir(dev);
3571 if (!iommu) {
3572 ret = -ENOENT;
3573 goto error;
3574 }
3575 /*
3576 * setup the mapping between the irq and the IRTE
3577 * base index, the sub_handle pointing to the
3578 * appropriate interrupt remap table entry.
3579 */
3580 set_irte_irq(irq, iommu, index, sub_handle);
3581 }
3582no_ir:
0b8f1efa 3583 ret = setup_msi_irq(dev, msidesc, irq);
54168ed7
IM
3584 if (ret < 0)
3585 goto error;
3586 sub_handle++;
3587 }
3588 return 0;
047c8fdb
YL
3589
3590error:
54168ed7
IM
3591 destroy_irq(irq);
3592 return ret;
047c8fdb
YL
3593}
3594
3b7d1921
EB
3595void arch_teardown_msi_irq(unsigned int irq)
3596{
f7feaca7 3597 destroy_irq(irq);
3b7d1921
EB
3598}
3599
9d783ba0 3600#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
54168ed7 3601#ifdef CONFIG_SMP
d5dedd45 3602static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3603{
3145e941 3604 struct irq_desc *desc = irq_to_desc(irq);
54168ed7
IM
3605 struct irq_cfg *cfg;
3606 struct msi_msg msg;
3607 unsigned int dest;
54168ed7 3608
18374d89 3609 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3610 return -1;
54168ed7 3611
3145e941 3612 cfg = desc->chip_data;
54168ed7
IM
3613
3614 dmar_msi_read(irq, &msg);
3615
3616 msg.data &= ~MSI_DATA_VECTOR_MASK;
3617 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3618 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3619 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3620
3621 dmar_msi_write(irq, &msg);
d5dedd45
YL
3622
3623 return 0;
54168ed7 3624}
3145e941 3625
54168ed7
IM
3626#endif /* CONFIG_SMP */
3627
8f7007aa 3628static struct irq_chip dmar_msi_type = {
54168ed7
IM
3629 .name = "DMAR_MSI",
3630 .unmask = dmar_msi_unmask,
3631 .mask = dmar_msi_mask,
3632 .ack = ack_apic_edge,
3633#ifdef CONFIG_SMP
3634 .set_affinity = dmar_msi_set_affinity,
3635#endif
3636 .retrigger = ioapic_retrigger_irq,
3637};
3638
3639int arch_setup_dmar_msi(unsigned int irq)
3640{
3641 int ret;
3642 struct msi_msg msg;
2d3fcc1c 3643
c8bc6f3c 3644 ret = msi_compose_msg(NULL, irq, &msg, -1);
54168ed7
IM
3645 if (ret < 0)
3646 return ret;
3647 dmar_msi_write(irq, &msg);
3648 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3649 "edge");
3650 return 0;
3651}
3652#endif
3653
58ac1e76 3654#ifdef CONFIG_HPET_TIMER
3655
3656#ifdef CONFIG_SMP
d5dedd45 3657static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
58ac1e76 3658{
3145e941 3659 struct irq_desc *desc = irq_to_desc(irq);
58ac1e76 3660 struct irq_cfg *cfg;
58ac1e76 3661 struct msi_msg msg;
3662 unsigned int dest;
58ac1e76 3663
18374d89 3664 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3665 return -1;
58ac1e76 3666
3145e941 3667 cfg = desc->chip_data;
58ac1e76 3668
3669 hpet_msi_read(irq, &msg);
3670
3671 msg.data &= ~MSI_DATA_VECTOR_MASK;
3672 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3673 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3674 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3675
3676 hpet_msi_write(irq, &msg);
d5dedd45
YL
3677
3678 return 0;
58ac1e76 3679}
3145e941 3680
58ac1e76 3681#endif /* CONFIG_SMP */
3682
c8bc6f3c
SS
3683static struct irq_chip ir_hpet_msi_type = {
3684 .name = "IR-HPET_MSI",
3685 .unmask = hpet_msi_unmask,
3686 .mask = hpet_msi_mask,
3687#ifdef CONFIG_INTR_REMAP
3688 .ack = ir_ack_apic_edge,
3689#ifdef CONFIG_SMP
3690 .set_affinity = ir_set_msi_irq_affinity,
3691#endif
3692#endif
3693 .retrigger = ioapic_retrigger_irq,
3694};
3695
1cc18521 3696static struct irq_chip hpet_msi_type = {
58ac1e76 3697 .name = "HPET_MSI",
3698 .unmask = hpet_msi_unmask,
3699 .mask = hpet_msi_mask,
3700 .ack = ack_apic_edge,
3701#ifdef CONFIG_SMP
3702 .set_affinity = hpet_msi_set_affinity,
3703#endif
3704 .retrigger = ioapic_retrigger_irq,
3705};
3706
c8bc6f3c 3707int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
58ac1e76 3708{
3709 int ret;
3710 struct msi_msg msg;
6ec3cfec 3711 struct irq_desc *desc = irq_to_desc(irq);
58ac1e76 3712
c8bc6f3c
SS
3713 if (intr_remapping_enabled) {
3714 struct intel_iommu *iommu = map_hpet_to_ir(id);
3715 int index;
3716
3717 if (!iommu)
3718 return -1;
3719
3720 index = alloc_irte(iommu, irq, 1);
3721 if (index < 0)
3722 return -1;
3723 }
3724
3725 ret = msi_compose_msg(NULL, irq, &msg, id);
58ac1e76 3726 if (ret < 0)
3727 return ret;
3728
3729 hpet_msi_write(irq, &msg);
6ec3cfec 3730 desc->status |= IRQ_MOVE_PCNTXT;
c8bc6f3c
SS
3731 if (irq_remapped(irq))
3732 set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
3733 handle_edge_irq, "edge");
3734 else
3735 set_irq_chip_and_handler_name(irq, &hpet_msi_type,
3736 handle_edge_irq, "edge");
c81bba49 3737
58ac1e76 3738 return 0;
3739}
3740#endif
3741
54168ed7 3742#endif /* CONFIG_PCI_MSI */
8b955b0d
EB
3743/*
3744 * Hypertransport interrupt support
3745 */
3746#ifdef CONFIG_HT_IRQ
3747
3748#ifdef CONFIG_SMP
3749
497c9a19 3750static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
8b955b0d 3751{
ec68307c
EB
3752 struct ht_irq_msg msg;
3753 fetch_ht_irq_msg(irq, &msg);
8b955b0d 3754
497c9a19 3755 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
ec68307c 3756 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
8b955b0d 3757
497c9a19 3758 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
ec68307c 3759 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3760
ec68307c 3761 write_ht_irq_msg(irq, &msg);
8b955b0d
EB
3762}
3763
d5dedd45 3764static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
8b955b0d 3765{
3145e941 3766 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3767 struct irq_cfg *cfg;
8b955b0d 3768 unsigned int dest;
8b955b0d 3769
18374d89 3770 if (set_desc_affinity(desc, mask, &dest))
d5dedd45 3771 return -1;
8b955b0d 3772
3145e941 3773 cfg = desc->chip_data;
8b955b0d 3774
497c9a19 3775 target_ht_irq(irq, dest, cfg->vector);
d5dedd45
YL
3776
3777 return 0;
8b955b0d 3778}
3145e941 3779
8b955b0d
EB
3780#endif
3781
c37e108d 3782static struct irq_chip ht_irq_chip = {
8b955b0d
EB
3783 .name = "PCI-HT",
3784 .mask = mask_ht_irq,
3785 .unmask = unmask_ht_irq,
1d025192 3786 .ack = ack_apic_edge,
8b955b0d
EB
3787#ifdef CONFIG_SMP
3788 .set_affinity = set_ht_irq_affinity,
3789#endif
3790 .retrigger = ioapic_retrigger_irq,
3791};
3792
3793int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3794{
497c9a19
YL
3795 struct irq_cfg *cfg;
3796 int err;
8b955b0d 3797
f1182638
JB
3798 if (disable_apic)
3799 return -ENXIO;
3800
3145e941 3801 cfg = irq_cfg(irq);
fe402e1f 3802 err = assign_irq_vector(irq, cfg, apic->target_cpus());
54168ed7 3803 if (!err) {
ec68307c 3804 struct ht_irq_msg msg;
8b955b0d 3805 unsigned dest;
8b955b0d 3806
debccb3e
IM
3807 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3808 apic->target_cpus());
8b955b0d 3809
ec68307c 3810 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3811
ec68307c
EB
3812 msg.address_lo =
3813 HT_IRQ_LOW_BASE |
8b955b0d 3814 HT_IRQ_LOW_DEST_ID(dest) |
497c9a19 3815 HT_IRQ_LOW_VECTOR(cfg->vector) |
9b5bc8dc 3816 ((apic->irq_dest_mode == 0) ?
8b955b0d
EB
3817 HT_IRQ_LOW_DM_PHYSICAL :
3818 HT_IRQ_LOW_DM_LOGICAL) |
3819 HT_IRQ_LOW_RQEOI_EDGE |
9b5bc8dc 3820 ((apic->irq_delivery_mode != dest_LowestPrio) ?
8b955b0d
EB
3821 HT_IRQ_LOW_MT_FIXED :
3822 HT_IRQ_LOW_MT_ARBITRATED) |
3823 HT_IRQ_LOW_IRQ_MASKED;
3824
ec68307c 3825 write_ht_irq_msg(irq, &msg);
8b955b0d 3826
a460e745
IM
3827 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3828 handle_edge_irq, "edge");
c81bba49
YL
3829
3830 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
8b955b0d 3831 }
497c9a19 3832 return err;
8b955b0d
EB
3833}
3834#endif /* CONFIG_HT_IRQ */
3835
9d6a4d08
YL
3836int __init io_apic_get_redir_entries (int ioapic)
3837{
3838 union IO_APIC_reg_01 reg_01;
3839 unsigned long flags;
3840
dade7716 3841 raw_spin_lock_irqsave(&ioapic_lock, flags);
9d6a4d08 3842 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 3843 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
9d6a4d08 3844
4b6b19a1
EB
3845 /* The register returns the maximum index redir index
3846 * supported, which is one less than the total number of redir
3847 * entries.
3848 */
3849 return reg_01.bits.entries + 1;
9d6a4d08
YL
3850}
3851
be5d5350 3852void __init probe_nr_irqs_gsi(void)
9d6a4d08 3853{
4afc51a8 3854 int nr;
be5d5350 3855
a4384df3 3856 nr = gsi_top + NR_IRQS_LEGACY;
4afc51a8 3857 if (nr > nr_irqs_gsi)
be5d5350 3858 nr_irqs_gsi = nr;
cc6c5006
YL
3859
3860 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
9d6a4d08
YL
3861}
3862
4a046d17
YL
3863#ifdef CONFIG_SPARSE_IRQ
3864int __init arch_probe_nr_irqs(void)
3865{
3866 int nr;
3867
f1ee5548
YL
3868 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3869 nr_irqs = NR_VECTORS * nr_cpu_ids;
4a046d17 3870
f1ee5548
YL
3871 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3872#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3873 /*
3874 * for MSI and HT dyn irq
3875 */
3876 nr += nr_irqs_gsi * 16;
3877#endif
3878 if (nr < nr_irqs)
4a046d17
YL
3879 nr_irqs = nr;
3880
3881 return 0;
3882}
3883#endif
3884
e5198075
YL
3885static int __io_apic_set_pci_routing(struct device *dev, int irq,
3886 struct io_apic_irq_attr *irq_attr)
5ef21837
YL
3887{
3888 struct irq_desc *desc;
3889 struct irq_cfg *cfg;
3890 int node;
e5198075
YL
3891 int ioapic, pin;
3892 int trigger, polarity;
5ef21837 3893
e5198075 3894 ioapic = irq_attr->ioapic;
5ef21837
YL
3895 if (!IO_APIC_IRQ(irq)) {
3896 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3897 ioapic);
3898 return -EINVAL;
3899 }
3900
3901 if (dev)
3902 node = dev_to_node(dev);
3903 else
3904 node = cpu_to_node(boot_cpu_id);
3905
3906 desc = irq_to_desc_alloc_node(irq, node);
3907 if (!desc) {
3908 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3909 return 0;
3910 }
3911
e5198075
YL
3912 pin = irq_attr->ioapic_pin;
3913 trigger = irq_attr->trigger;
3914 polarity = irq_attr->polarity;
3915
5ef21837
YL
3916 /*
3917 * IRQs < 16 are already in the irq_2_pin[] map
3918 */
b81bb373 3919 if (irq >= legacy_pic->nr_legacy_irqs) {
5ef21837 3920 cfg = desc->chip_data;
f3d1915a
CG
3921 if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
3922 printk(KERN_INFO "can not add pin %d for irq %d\n",
3923 pin, irq);
3924 return 0;
3925 }
5ef21837
YL
3926 }
3927
e5198075 3928 setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
5ef21837
YL
3929
3930 return 0;
3931}
3932
e5198075
YL
3933int io_apic_set_pci_routing(struct device *dev, int irq,
3934 struct io_apic_irq_attr *irq_attr)
5ef21837 3935{
e5198075 3936 int ioapic, pin;
5ef21837
YL
3937 /*
3938 * Avoid pin reprogramming. PRTs typically include entries
3939 * with redundant pin->gsi mappings (but unique PCI devices);
3940 * we only program the IOAPIC on the first.
3941 */
e5198075
YL
3942 ioapic = irq_attr->ioapic;
3943 pin = irq_attr->ioapic_pin;
5ef21837
YL
3944 if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
3945 pr_debug("Pin %d-%d already programmed\n",
3946 mp_ioapics[ioapic].apicid, pin);
3947 return 0;
3948 }
3949 set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
3950
e5198075 3951 return __io_apic_set_pci_routing(dev, irq, irq_attr);
5ef21837
YL
3952}
3953
2a4ab640
FT
3954u8 __init io_apic_unique_id(u8 id)
3955{
3956#ifdef CONFIG_X86_32
3957 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
3958 !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3959 return io_apic_get_unique_id(nr_ioapics, id);
3960 else
3961 return id;
3962#else
3963 int i;
3964 DECLARE_BITMAP(used, 256);
1da177e4 3965
2a4ab640
FT
3966 bitmap_zero(used, 256);
3967 for (i = 0; i < nr_ioapics; i++) {
3968 struct mpc_ioapic *ia = &mp_ioapics[i];
3969 __set_bit(ia->apicid, used);
3970 }
3971 if (!test_bit(id, used))
3972 return id;
3973 return find_first_zero_bit(used, 256);
3974#endif
3975}
1da177e4 3976
54168ed7 3977#ifdef CONFIG_X86_32
36062448 3978int __init io_apic_get_unique_id(int ioapic, int apic_id)
1da177e4
LT
3979{
3980 union IO_APIC_reg_00 reg_00;
3981 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3982 physid_mask_t tmp;
3983 unsigned long flags;
3984 int i = 0;
3985
3986 /*
36062448
PC
3987 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3988 * buses (one for LAPICs, one for IOAPICs), where predecessors only
1da177e4 3989 * supports up to 16 on one shared APIC bus.
36062448 3990 *
1da177e4
LT
3991 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3992 * advantage of new APIC bus architecture.
3993 */
3994
3995 if (physids_empty(apic_id_map))
7abc0753 3996 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
1da177e4 3997
dade7716 3998 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 3999 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 4000 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
4001
4002 if (apic_id >= get_physical_broadcast()) {
4003 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
4004 "%d\n", ioapic, apic_id, reg_00.bits.ID);
4005 apic_id = reg_00.bits.ID;
4006 }
4007
4008 /*
36062448 4009 * Every APIC in a system must have a unique ID or we get lots of nice
1da177e4
LT
4010 * 'stuck on smp_invalidate_needed IPI wait' messages.
4011 */
7abc0753 4012 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
1da177e4
LT
4013
4014 for (i = 0; i < get_physical_broadcast(); i++) {
7abc0753 4015 if (!apic->check_apicid_used(&apic_id_map, i))
1da177e4
LT
4016 break;
4017 }
4018
4019 if (i == get_physical_broadcast())
4020 panic("Max apic_id exceeded!\n");
4021
4022 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
4023 "trying %d\n", ioapic, apic_id, i);
4024
4025 apic_id = i;
36062448 4026 }
1da177e4 4027
7abc0753 4028 apic->apicid_to_cpu_present(apic_id, &tmp);
1da177e4
LT
4029 physids_or(apic_id_map, apic_id_map, tmp);
4030
4031 if (reg_00.bits.ID != apic_id) {
4032 reg_00.bits.ID = apic_id;
4033
dade7716 4034 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4
LT
4035 io_apic_write(ioapic, 0, reg_00.raw);
4036 reg_00.raw = io_apic_read(ioapic, 0);
dade7716 4037 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
4038
4039 /* Sanity check */
6070f9ec
AD
4040 if (reg_00.bits.ID != apic_id) {
4041 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
4042 return -1;
4043 }
1da177e4
LT
4044 }
4045
4046 apic_printk(APIC_VERBOSE, KERN_INFO
4047 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
4048
4049 return apic_id;
4050}
58f892e0 4051#endif
1da177e4 4052
36062448 4053int __init io_apic_get_version(int ioapic)
1da177e4
LT
4054{
4055 union IO_APIC_reg_01 reg_01;
4056 unsigned long flags;
4057
dade7716 4058 raw_spin_lock_irqsave(&ioapic_lock, flags);
1da177e4 4059 reg_01.raw = io_apic_read(ioapic, 1);
dade7716 4060 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
4061
4062 return reg_01.bits.version;
4063}
4064
9a0a91bb 4065int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
61fd47e0 4066{
9a0a91bb 4067 int ioapic, pin, idx;
61fd47e0
SL
4068
4069 if (skip_ioapic_setup)
4070 return -1;
4071
9a0a91bb
EB
4072 ioapic = mp_find_ioapic(gsi);
4073 if (ioapic < 0)
61fd47e0
SL
4074 return -1;
4075
9a0a91bb
EB
4076 pin = mp_find_ioapic_pin(ioapic, gsi);
4077 if (pin < 0)
4078 return -1;
4079
4080 idx = find_irq_entry(ioapic, pin, mp_INT);
4081 if (idx < 0)
61fd47e0
SL
4082 return -1;
4083
9a0a91bb
EB
4084 *trigger = irq_trigger(idx);
4085 *polarity = irq_polarity(idx);
61fd47e0
SL
4086 return 0;
4087}
4088
497c9a19
YL
4089/*
4090 * This function currently is only a helper for the i386 smp boot process where
4091 * we need to reprogram the ioredtbls to cater for the cpus which have come online
fe402e1f 4092 * so mask in all cases should simply be apic->target_cpus()
497c9a19
YL
4093 */
4094#ifdef CONFIG_SMP
4095void __init setup_ioapic_dest(void)
4096{
fad53995 4097 int pin, ioapic, irq, irq_entry;
6c2e9403 4098 struct irq_desc *desc;
22f65d31 4099 const struct cpumask *mask;
497c9a19
YL
4100
4101 if (skip_ioapic_setup == 1)
4102 return;
4103
fad53995 4104 for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
b9c61b70
YL
4105 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4106 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4107 if (irq_entry == -1)
4108 continue;
4109 irq = pin_2_irq(irq_entry, ioapic, pin);
6c2e9403 4110
fad53995
EB
4111 if ((ioapic > 0) && (irq > 16))
4112 continue;
4113
b9c61b70 4114 desc = irq_to_desc(irq);
6c2e9403 4115
b9c61b70
YL
4116 /*
4117 * Honour affinities which have been set in early boot
4118 */
4119 if (desc->status &
4120 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4121 mask = desc->affinity;
4122 else
4123 mask = apic->target_cpus();
497c9a19 4124
b9c61b70
YL
4125 if (intr_remapping_enabled)
4126 set_ir_ioapic_affinity_irq_desc(desc, mask);
4127 else
4128 set_ioapic_affinity_irq_desc(desc, mask);
497c9a19 4129 }
b9c61b70 4130
497c9a19
YL
4131}
4132#endif
4133
54168ed7
IM
4134#define IOAPIC_RESOURCE_NAME_SIZE 11
4135
4136static struct resource *ioapic_resources;
4137
ffc43836 4138static struct resource * __init ioapic_setup_resources(int nr_ioapics)
54168ed7
IM
4139{
4140 unsigned long n;
4141 struct resource *res;
4142 char *mem;
4143 int i;
4144
4145 if (nr_ioapics <= 0)
4146 return NULL;
4147
4148 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4149 n *= nr_ioapics;
4150
4151 mem = alloc_bootmem(n);
4152 res = (void *)mem;
4153
ffc43836 4154 mem += sizeof(struct resource) * nr_ioapics;
54168ed7 4155
ffc43836
CG
4156 for (i = 0; i < nr_ioapics; i++) {
4157 res[i].name = mem;
4158 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4343fe10 4159 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
ffc43836 4160 mem += IOAPIC_RESOURCE_NAME_SIZE;
54168ed7
IM
4161 }
4162
4163 ioapic_resources = res;
4164
4165 return res;
4166}
54168ed7 4167
f3294a33
YL
4168void __init ioapic_init_mappings(void)
4169{
4170 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
54168ed7 4171 struct resource *ioapic_res;
d6c88a50 4172 int i;
f3294a33 4173
ffc43836 4174 ioapic_res = ioapic_setup_resources(nr_ioapics);
f3294a33
YL
4175 for (i = 0; i < nr_ioapics; i++) {
4176 if (smp_found_config) {
b5ba7e6d 4177 ioapic_phys = mp_ioapics[i].apicaddr;
54168ed7 4178#ifdef CONFIG_X86_32
d6c88a50
TG
4179 if (!ioapic_phys) {
4180 printk(KERN_ERR
4181 "WARNING: bogus zero IO-APIC "
4182 "address found in MPTABLE, "
4183 "disabling IO/APIC support!\n");
4184 smp_found_config = 0;
4185 skip_ioapic_setup = 1;
4186 goto fake_ioapic_page;
4187 }
54168ed7 4188#endif
f3294a33 4189 } else {
54168ed7 4190#ifdef CONFIG_X86_32
f3294a33 4191fake_ioapic_page:
54168ed7 4192#endif
e79c65a9 4193 ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
f3294a33
YL
4194 ioapic_phys = __pa(ioapic_phys);
4195 }
4196 set_fixmap_nocache(idx, ioapic_phys);
e79c65a9
CG
4197 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
4198 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
4199 ioapic_phys);
f3294a33 4200 idx++;
54168ed7 4201
ffc43836 4202 ioapic_res->start = ioapic_phys;
e79c65a9 4203 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
ffc43836 4204 ioapic_res++;
f3294a33
YL
4205 }
4206}
4207
857fdc53 4208void __init ioapic_insert_resources(void)
54168ed7
IM
4209{
4210 int i;
4211 struct resource *r = ioapic_resources;
4212
4213 if (!r) {
857fdc53 4214 if (nr_ioapics > 0)
04c93ce4
BZ
4215 printk(KERN_ERR
4216 "IO APIC resources couldn't be allocated.\n");
857fdc53 4217 return;
54168ed7
IM
4218 }
4219
4220 for (i = 0; i < nr_ioapics; i++) {
4221 insert_resource(&iomem_resource, r);
4222 r++;
4223 }
54168ed7 4224}
2a4ab640 4225
eddb0c55 4226int mp_find_ioapic(u32 gsi)
2a4ab640
FT
4227{
4228 int i = 0;
4229
4230 /* Find the IOAPIC that manages this GSI. */
4231 for (i = 0; i < nr_ioapics; i++) {
4232 if ((gsi >= mp_gsi_routing[i].gsi_base)
4233 && (gsi <= mp_gsi_routing[i].gsi_end))
4234 return i;
4235 }
54168ed7 4236
2a4ab640
FT
4237 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
4238 return -1;
4239}
4240
eddb0c55 4241int mp_find_ioapic_pin(int ioapic, u32 gsi)
2a4ab640
FT
4242{
4243 if (WARN_ON(ioapic == -1))
4244 return -1;
4245 if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
4246 return -1;
4247
4248 return gsi - mp_gsi_routing[ioapic].gsi_base;
4249}
4250
4251static int bad_ioapic(unsigned long address)
4252{
4253 if (nr_ioapics >= MAX_IO_APICS) {
4254 printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
4255 "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
4256 return 1;
4257 }
4258 if (!address) {
4259 printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
4260 " found in table, skipping!\n");
4261 return 1;
4262 }
54168ed7
IM
4263 return 0;
4264}
4265
2a4ab640
FT
4266void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
4267{
4268 int idx = 0;
7716a5c4 4269 int entries;
2a4ab640
FT
4270
4271 if (bad_ioapic(address))
4272 return;
4273
4274 idx = nr_ioapics;
4275
4276 mp_ioapics[idx].type = MP_IOAPIC;
4277 mp_ioapics[idx].flags = MPC_APIC_USABLE;
4278 mp_ioapics[idx].apicaddr = address;
4279
4280 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
4281 mp_ioapics[idx].apicid = io_apic_unique_id(id);
4282 mp_ioapics[idx].apicver = io_apic_get_version(idx);
4283
4284 /*
4285 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
4286 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
4287 */
7716a5c4 4288 entries = io_apic_get_redir_entries(idx);
2a4ab640 4289 mp_gsi_routing[idx].gsi_base = gsi_base;
7716a5c4
EB
4290 mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
4291
4292 /*
4293 * The number of IO-APIC IRQ registers (== #pins):
4294 */
4295 nr_ioapic_registers[idx] = entries;
2a4ab640 4296
a4384df3
EB
4297 if (mp_gsi_routing[idx].gsi_end >= gsi_top)
4298 gsi_top = mp_gsi_routing[idx].gsi_end + 1;
2a4ab640
FT
4299
4300 printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
4301 "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
4302 mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
4303 mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
4304
4305 nr_ioapics++;
4306}
05ddafb1
JP
4307
4308/* Enable IOAPIC early just for system timer */
4309void __init pre_init_apic_IRQ0(void)
4310{
4311 struct irq_cfg *cfg;
4312 struct irq_desc *desc;
4313
4314 printk(KERN_INFO "Early APIC setup for system timer0\n");
4315#ifndef CONFIG_SMP
4316 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
4317#endif
4318 desc = irq_to_desc_alloc_node(0, 0);
4319
4320 setup_local_APIC();
4321
4322 cfg = irq_cfg(0);
4323 add_pin_to_irq_node(cfg, 0, 0, 0);
4324 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
4325
4326 setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
4327}