]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/apic.c
Merge branch 'staging-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh...
[net-next-2.6.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
cdd6c482 17#include <linux/perf_event.h>
1da177e4 18#include <linux/kernel_stat.h>
d1de36f5 19#include <linux/mc146818rtc.h>
70a20025 20#include <linux/acpi_pmtmr.h>
d1de36f5
IM
21#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
24#include <linux/ftrace.h>
25#include <linux/ioport.h>
e83a5fdc 26#include <linux/module.h>
d1de36f5
IM
27#include <linux/sysdev.h>
28#include <linux/delay.h>
29#include <linux/timex.h>
6e1cb38a 30#include <linux/dmar.h>
d1de36f5
IM
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
e423e33e 34#include <linux/nmi.h>
d1de36f5
IM
35#include <linux/smp.h>
36#include <linux/mm.h>
1da177e4 37
cdd6c482 38#include <asm/perf_event.h>
736decac 39#include <asm/x86_init.h>
1da177e4 40#include <asm/pgalloc.h>
1da177e4 41#include <asm/atomic.h>
1da177e4 42#include <asm/mpspec.h>
773763df 43#include <asm/i8253.h>
d1de36f5 44#include <asm/i8259.h>
73dea47f 45#include <asm/proto.h>
2c8c0e6b 46#include <asm/apic.h>
d1de36f5
IM
47#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
2bc13797 51#include <asm/smp.h>
be71b855 52#include <asm/mce.h>
ce69a784 53#include <asm/kvm_para.h>
8c3ba8d0 54#include <asm/tsc.h>
1da177e4 55
ec70de8b 56unsigned int num_processors;
fdbecd9f 57
ec70de8b 58unsigned disabled_cpus __cpuinitdata;
fdbecd9f 59
ec70de8b
BG
60/* Processor that is doing the boot up */
61unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 62
80e5609c 63/*
fdbecd9f 64 * The highest APIC ID seen during enumeration.
80e5609c 65 */
ec70de8b 66unsigned int max_physical_apicid;
5af5573e 67
80e5609c 68/*
fdbecd9f 69 * Bitmask of physically existing CPUs:
80e5609c 70 */
ec70de8b
BG
71physid_mask_t phys_cpu_present_map;
72
73/*
74 * Map cpu index to physical APIC ID
75 */
76DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 80
b3c51170
YL
81#ifdef CONFIG_X86_32
82/*
83 * Knob to control our willingness to enable the local APIC.
84 *
85 * +1=force-enable
86 */
87static int force_enable_local_apic;
88/*
89 * APIC command line parameters
90 */
91static int __init parse_lapic(char *arg)
92{
93 force_enable_local_apic = 1;
94 return 0;
95}
96early_param("lapic", parse_lapic);
f28c0ae2
YL
97/* Local APIC was disabled by the BIOS and enabled by the kernel */
98static int enabled_via_apicbase;
99
c0eaa453
CG
100/*
101 * Handle interrupt mode configuration register (IMCR).
102 * This register controls whether the interrupt signals
103 * that reach the BSP come from the master PIC or from the
104 * local APIC. Before entering Symmetric I/O Mode, either
105 * the BIOS or the operating system must switch out of
106 * PIC Mode by changing the IMCR.
107 */
5cda395f 108static inline void imcr_pic_to_apic(void)
c0eaa453
CG
109{
110 /* select IMCR register */
111 outb(0x70, 0x22);
112 /* NMI and 8259 INTR go through APIC */
113 outb(0x01, 0x23);
114}
115
5cda395f 116static inline void imcr_apic_to_pic(void)
c0eaa453
CG
117{
118 /* select IMCR register */
119 outb(0x70, 0x22);
120 /* NMI and 8259 INTR go directly to BSP */
121 outb(0x00, 0x23);
122}
b3c51170
YL
123#endif
124
125#ifdef CONFIG_X86_64
bc1d99c1 126static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
127static __init int setup_apicpmtimer(char *s)
128{
129 apic_calibrate_pmtmr = 1;
130 notsc_setup(NULL);
131 return 0;
132}
133__setup("apicpmtimer", setup_apicpmtimer);
134#endif
135
fc1edaf9 136int x2apic_mode;
06cd9a7d 137#ifdef CONFIG_X86_X2APIC
6e1cb38a 138/* x2apic enabled before OS handover */
b6b301aa 139static int x2apic_preenabled;
49899eac
YL
140static __init int setup_nox2apic(char *str)
141{
39d83a5d
SS
142 if (x2apic_enabled()) {
143 pr_warning("Bios already enabled x2apic, "
144 "can't enforce nox2apic");
145 return 0;
146 }
147
49899eac
YL
148 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
149 return 0;
150}
151early_param("nox2apic", setup_nox2apic);
152#endif
1da177e4 153
b3c51170
YL
154unsigned long mp_lapic_addr;
155int disable_apic;
156/* Disable local APIC timer from the kernel commandline or via dmi quirk */
157static int disable_apic_timer __cpuinitdata;
e83a5fdc 158/* Local APIC timer works in C2 */
2e7c2838
LT
159int local_apic_timer_c2_ok;
160EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
161
efa2559f
YL
162int first_system_vector = 0xfe;
163
e83a5fdc
HS
164/*
165 * Debug level, exported for io_apic.c
166 */
baa13188 167unsigned int apic_verbosity;
e83a5fdc 168
89c38c28
CG
169int pic_mode;
170
bab4b27c
AS
171/* Have we found an MP table */
172int smp_found_config;
173
39928722
AD
174static struct resource lapic_resource = {
175 .name = "Local APIC",
176 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
177};
178
d03030e9
TG
179static unsigned int calibration_result;
180
ba7eda4c
TG
181static int lapic_next_event(unsigned long delta,
182 struct clock_event_device *evt);
183static void lapic_timer_setup(enum clock_event_mode mode,
184 struct clock_event_device *evt);
9628937d 185static void lapic_timer_broadcast(const struct cpumask *mask);
0e078e2f 186static void apic_pm_activate(void);
ba7eda4c 187
274cfe59
CG
188/*
189 * The local apic timer can be used for any function which is CPU local.
190 */
ba7eda4c
TG
191static struct clock_event_device lapic_clockevent = {
192 .name = "lapic",
193 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
194 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
195 .shift = 32,
196 .set_mode = lapic_timer_setup,
197 .set_next_event = lapic_next_event,
198 .broadcast = lapic_timer_broadcast,
199 .rating = 100,
200 .irq = -1,
201};
202static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
203
d3432896
AK
204static unsigned long apic_phys;
205
0e078e2f
TG
206/*
207 * Get the LAPIC version
208 */
209static inline int lapic_get_version(void)
ba7eda4c 210{
0e078e2f 211 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
212}
213
0e078e2f 214/*
9c803869 215 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
216 */
217static inline int lapic_is_integrated(void)
ba7eda4c 218{
9c803869 219#ifdef CONFIG_X86_64
0e078e2f 220 return 1;
9c803869
CG
221#else
222 return APIC_INTEGRATED(lapic_get_version());
223#endif
ba7eda4c
TG
224}
225
226/*
0e078e2f 227 * Check, whether this is a modern or a first generation APIC
ba7eda4c 228 */
0e078e2f 229static int modern_apic(void)
ba7eda4c 230{
0e078e2f
TG
231 /* AMD systems use old APIC versions, so check the CPU */
232 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
233 boot_cpu_data.x86 >= 0xf)
234 return 1;
235 return lapic_get_version() >= 0x14;
ba7eda4c
TG
236}
237
08306ce6 238/*
a933c618
CG
239 * right after this call apic become NOOP driven
240 * so apic->write/read doesn't do anything
08306ce6
CG
241 */
242void apic_disable(void)
243{
f88f2b4f 244 pr_info("APIC: switched to apic NOOP\n");
a933c618 245 apic = &apic_noop;
08306ce6
CG
246}
247
c1eeb2de 248void native_apic_wait_icr_idle(void)
8339e9fb
FLV
249{
250 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
251 cpu_relax();
252}
253
c1eeb2de 254u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 255{
3c6bb07a 256 u32 send_status;
8339e9fb
FLV
257 int timeout;
258
259 timeout = 0;
260 do {
261 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
262 if (!send_status)
263 break;
264 udelay(100);
265 } while (timeout++ < 1000);
266
267 return send_status;
268}
269
c1eeb2de 270void native_apic_icr_write(u32 low, u32 id)
1b374e4d 271{
ed4e5ec1 272 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
273 apic_write(APIC_ICR, low);
274}
275
c1eeb2de 276u64 native_apic_icr_read(void)
1b374e4d
SS
277{
278 u32 icr1, icr2;
279
280 icr2 = apic_read(APIC_ICR2);
281 icr1 = apic_read(APIC_ICR);
282
cf9768d7 283 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
284}
285
0e078e2f
TG
286/**
287 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
288 */
e9427101 289void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 290{
11a8e778 291 unsigned int v;
6935d1f9
TG
292
293 /* unmask and set to NMI */
294 v = APIC_DM_NMI;
d4c63ec0
CG
295
296 /* Level triggered for 82489DX (32bit mode) */
297 if (!lapic_is_integrated())
298 v |= APIC_LVT_LEVEL_TRIGGER;
299
11a8e778 300 apic_write(APIC_LVT0, v);
1da177e4
LT
301}
302
7c37e48b
CG
303#ifdef CONFIG_X86_32
304/**
305 * get_physical_broadcast - Get number of physical broadcast IDs
306 */
307int get_physical_broadcast(void)
308{
309 return modern_apic() ? 0xff : 0xf;
310}
311#endif
312
0e078e2f
TG
313/**
314 * lapic_get_maxlvt - get the maximum number of local vector table entries
315 */
37e650c7 316int lapic_get_maxlvt(void)
1da177e4 317{
36a028de 318 unsigned int v;
1da177e4
LT
319
320 v = apic_read(APIC_LVR);
36a028de
CG
321 /*
322 * - we always have APIC integrated on 64bit mode
323 * - 82489DXs do not report # of LVT entries
324 */
325 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
326}
327
274cfe59
CG
328/*
329 * Local APIC timer
330 */
331
c40aaec6 332/* Clock divisor */
c40aaec6 333#define APIC_DIVISOR 16
f07f4f90 334
0e078e2f
TG
335/*
336 * This function sets up the local APIC timer, with a timeout of
337 * 'clocks' APIC bus clock. During calibration we actually call
338 * this function twice on the boot CPU, once with a bogus timeout
339 * value, second time for real. The other (noncalibrating) CPUs
340 * call this function only once, with the real, calibrated value.
341 *
342 * We do reads before writes even if unnecessary, to get around the
343 * P5 APIC double write bug.
344 */
0e078e2f 345static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 346{
0e078e2f 347 unsigned int lvtt_value, tmp_value;
1da177e4 348
0e078e2f
TG
349 lvtt_value = LOCAL_TIMER_VECTOR;
350 if (!oneshot)
351 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
352 if (!lapic_is_integrated())
353 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
354
0e078e2f
TG
355 if (!irqen)
356 lvtt_value |= APIC_LVT_MASKED;
1da177e4 357
0e078e2f 358 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
359
360 /*
0e078e2f 361 * Divide PICLK by 16
1da177e4 362 */
0e078e2f 363 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
364 apic_write(APIC_TDCR,
365 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
366 APIC_TDR_DIV_16);
0e078e2f
TG
367
368 if (!oneshot)
f07f4f90 369 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
370}
371
0e078e2f 372/*
a68c439b 373 * Setup extended LVT, AMD specific
7b83dae7 374 *
a68c439b
RR
375 * Software should use the LVT offsets the BIOS provides. The offsets
376 * are determined by the subsystems using it like those for MCE
377 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
378 * are supported. Beginning with family 10h at least 4 offsets are
379 * available.
286f5718 380 *
a68c439b
RR
381 * Since the offsets must be consistent for all cores, we keep track
382 * of the LVT offsets in software and reserve the offset for the same
383 * vector also to be used on other cores. An offset is freed by
384 * setting the entry to APIC_EILVT_MASKED.
385 *
386 * If the BIOS is right, there should be no conflicts. Otherwise a
387 * "[Firmware Bug]: ..." error message is generated. However, if
388 * software does not properly determines the offsets, it is not
389 * necessarily a BIOS bug.
0e078e2f 390 */
7b83dae7 391
a68c439b
RR
392static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
393
394static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
395{
396 return (old & APIC_EILVT_MASKED)
397 || (new == APIC_EILVT_MASKED)
398 || ((new & ~APIC_EILVT_MASKED) == old);
399}
400
401static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
402{
403 unsigned int rsvd; /* 0: uninitialized */
404
405 if (offset >= APIC_EILVT_NR_MAX)
406 return ~0;
407
408 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
409 do {
410 if (rsvd &&
411 !eilvt_entry_is_changeable(rsvd, new))
412 /* may not change if vectors are different */
413 return rsvd;
414 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
415 } while (rsvd != new);
416
417 return new;
418}
419
420/*
421 * If mask=1, the LVT entry does not generate interrupts while mask=0
422 * enables the vector. See also the BKDGs.
423 */
424
27afdf20 425int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
1da177e4 426{
a68c439b
RR
427 unsigned long reg = APIC_EILVTn(offset);
428 unsigned int new, old, reserved;
429
430 new = (mask << 16) | (msg_type << 8) | vector;
431 old = apic_read(reg);
432 reserved = reserve_eilvt_offset(offset, new);
433
434 if (reserved != new) {
435 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but "
436 "vector 0x%x was already reserved by another core, "
437 "APIC%lX=0x%x\n",
438 smp_processor_id(), new, reserved, reg, old);
439 return -EINVAL;
440 }
441
442 if (!eilvt_entry_is_changeable(old, new)) {
443 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but "
444 "register already in use, APIC%lX=0x%x\n",
445 smp_processor_id(), new, reg, old);
446 return -EBUSY;
447 }
448
449 apic_write(reg, new);
a8fcf1a2 450
a68c439b 451 return 0;
1da177e4 452}
27afdf20 453EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
7b83dae7 454
0e078e2f
TG
455/*
456 * Program the next event, relative to now
457 */
458static int lapic_next_event(unsigned long delta,
459 struct clock_event_device *evt)
1da177e4 460{
0e078e2f
TG
461 apic_write(APIC_TMICT, delta);
462 return 0;
1da177e4
LT
463}
464
0e078e2f
TG
465/*
466 * Setup the lapic timer in periodic or oneshot mode
467 */
468static void lapic_timer_setup(enum clock_event_mode mode,
469 struct clock_event_device *evt)
9b7711f0
HS
470{
471 unsigned long flags;
0e078e2f 472 unsigned int v;
9b7711f0 473
0e078e2f
TG
474 /* Lapic used as dummy for broadcast ? */
475 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
476 return;
477
478 local_irq_save(flags);
479
0e078e2f
TG
480 switch (mode) {
481 case CLOCK_EVT_MODE_PERIODIC:
482 case CLOCK_EVT_MODE_ONESHOT:
483 __setup_APIC_LVTT(calibration_result,
484 mode != CLOCK_EVT_MODE_PERIODIC, 1);
485 break;
486 case CLOCK_EVT_MODE_UNUSED:
487 case CLOCK_EVT_MODE_SHUTDOWN:
488 v = apic_read(APIC_LVTT);
489 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
490 apic_write(APIC_LVTT, v);
6f9b4100 491 apic_write(APIC_TMICT, 0);
0e078e2f
TG
492 break;
493 case CLOCK_EVT_MODE_RESUME:
494 /* Nothing to do here */
495 break;
496 }
9b7711f0
HS
497
498 local_irq_restore(flags);
499}
500
1da177e4 501/*
0e078e2f 502 * Local APIC timer broadcast function
1da177e4 503 */
9628937d 504static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 505{
0e078e2f 506#ifdef CONFIG_SMP
dac5f412 507 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
508#endif
509}
1da177e4 510
0e078e2f 511/*
421f91d2 512 * Setup the local APIC timer for this CPU. Copy the initialized values
0e078e2f
TG
513 * of the boot CPU and register the clock event in the framework.
514 */
db4b5525 515static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
516{
517 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 518
db954b58
VP
519 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
520 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
521 /* Make LAPIC timer preferrable over percpu HPET */
522 lapic_clockevent.rating = 150;
523 }
524
0e078e2f 525 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 526 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 527
0e078e2f
TG
528 clockevents_register_device(levt);
529}
1da177e4 530
2f04fa88
YL
531/*
532 * In this functions we calibrate APIC bus clocks to the external timer.
533 *
534 * We want to do the calibration only once since we want to have local timer
535 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
536 * frequency.
537 *
538 * This was previously done by reading the PIT/HPET and waiting for a wrap
539 * around to find out, that a tick has elapsed. I have a box, where the PIT
540 * readout is broken, so it never gets out of the wait loop again. This was
541 * also reported by others.
542 *
543 * Monitoring the jiffies value is inaccurate and the clockevents
544 * infrastructure allows us to do a simple substitution of the interrupt
545 * handler.
546 *
547 * The calibration routine also uses the pm_timer when possible, as the PIT
548 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
549 * back to normal later in the boot process).
550 */
551
552#define LAPIC_CAL_LOOPS (HZ/10)
553
554static __initdata int lapic_cal_loops = -1;
555static __initdata long lapic_cal_t1, lapic_cal_t2;
556static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
557static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
558static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
559
560/*
561 * Temporary interrupt handler.
562 */
563static void __init lapic_cal_handler(struct clock_event_device *dev)
564{
565 unsigned long long tsc = 0;
566 long tapic = apic_read(APIC_TMCCT);
567 unsigned long pm = acpi_pm_read_early();
568
569 if (cpu_has_tsc)
570 rdtscll(tsc);
571
572 switch (lapic_cal_loops++) {
573 case 0:
574 lapic_cal_t1 = tapic;
575 lapic_cal_tsc1 = tsc;
576 lapic_cal_pm1 = pm;
577 lapic_cal_j1 = jiffies;
578 break;
579
580 case LAPIC_CAL_LOOPS:
581 lapic_cal_t2 = tapic;
582 lapic_cal_tsc2 = tsc;
583 if (pm < lapic_cal_pm1)
584 pm += ACPI_PM_OVRRUN;
585 lapic_cal_pm2 = pm;
586 lapic_cal_j2 = jiffies;
587 break;
588 }
589}
590
754ef0cd
YI
591static int __init
592calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
593{
594 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
595 const long pm_thresh = pm_100ms / 100;
596 unsigned long mult;
597 u64 res;
598
599#ifndef CONFIG_X86_PM_TIMER
600 return -1;
601#endif
602
39ba5d43 603 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
604
605 /* Check, if the PM timer is available */
606 if (!deltapm)
607 return -1;
608
609 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
610
611 if (deltapm > (pm_100ms - pm_thresh) &&
612 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 613 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
614 return 0;
615 }
616
617 res = (((u64)deltapm) * mult) >> 22;
618 do_div(res, 1000000);
619 pr_warning("APIC calibration not consistent "
39ba5d43 620 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
621
622 /* Correct the lapic counter value */
623 res = (((u64)(*delta)) * pm_100ms);
624 do_div(res, deltapm);
625 pr_info("APIC delta adjusted to PM-Timer: "
626 "%lu (%ld)\n", (unsigned long)res, *delta);
627 *delta = (long)res;
628
629 /* Correct the tsc counter value */
630 if (cpu_has_tsc) {
631 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 632 do_div(res, deltapm);
754ef0cd 633 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
3235dc3f 634 "PM-Timer: %lu (%ld)\n",
754ef0cd
YI
635 (unsigned long)res, *deltatsc);
636 *deltatsc = (long)res;
b189892d
CG
637 }
638
639 return 0;
640}
641
2f04fa88
YL
642static int __init calibrate_APIC_clock(void)
643{
644 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
645 void (*real_handler)(struct clock_event_device *dev);
646 unsigned long deltaj;
754ef0cd 647 long delta, deltatsc;
2f04fa88
YL
648 int pm_referenced = 0;
649
650 local_irq_disable();
651
652 /* Replace the global interrupt handler */
653 real_handler = global_clock_event->event_handler;
654 global_clock_event->event_handler = lapic_cal_handler;
655
656 /*
81608f3c 657 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
658 * can underflow in the 100ms detection time frame
659 */
81608f3c 660 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
661
662 /* Let the interrupts run */
663 local_irq_enable();
664
665 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
666 cpu_relax();
667
668 local_irq_disable();
669
670 /* Restore the real event handler */
671 global_clock_event->event_handler = real_handler;
672
673 /* Build delta t1-t2 as apic timer counts down */
674 delta = lapic_cal_t1 - lapic_cal_t2;
675 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
676
754ef0cd
YI
677 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
678
b189892d
CG
679 /* we trust the PM based calibration if possible */
680 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 681 &delta, &deltatsc);
2f04fa88
YL
682
683 /* Calculate the scaled math multiplication factor */
684 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
685 lapic_clockevent.shift);
686 lapic_clockevent.max_delta_ns =
687 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
688 lapic_clockevent.min_delta_ns =
689 clockevent_delta2ns(0xF, &lapic_clockevent);
690
691 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
692
693 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
411462f6 694 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
2f04fa88
YL
695 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
696 calibration_result);
697
698 if (cpu_has_tsc) {
2f04fa88
YL
699 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
700 "%ld.%04ld MHz.\n",
754ef0cd
YI
701 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
702 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
703 }
704
705 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
706 "%u.%04u MHz.\n",
707 calibration_result / (1000000 / HZ),
708 calibration_result % (1000000 / HZ));
709
710 /*
711 * Do a sanity check on the APIC calibration result
712 */
713 if (calibration_result < (1000000 / HZ)) {
714 local_irq_enable();
ba21ebb6 715 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
716 return -1;
717 }
718
719 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
720
b189892d
CG
721 /*
722 * PM timer calibration failed or not turned on
723 * so lets try APIC timer based calibration
724 */
2f04fa88
YL
725 if (!pm_referenced) {
726 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
727
728 /*
729 * Setup the apic timer manually
730 */
731 levt->event_handler = lapic_cal_handler;
732 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
733 lapic_cal_loops = -1;
734
735 /* Let the interrupts run */
736 local_irq_enable();
737
738 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
739 cpu_relax();
740
2f04fa88
YL
741 /* Stop the lapic timer */
742 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
743
2f04fa88
YL
744 /* Jiffies delta */
745 deltaj = lapic_cal_j2 - lapic_cal_j1;
746 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
747
748 /* Check, if the jiffies result is consistent */
749 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
750 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
751 else
752 levt->features |= CLOCK_EVT_FEAT_DUMMY;
753 } else
754 local_irq_enable();
755
756 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 757 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
758 return -1;
759 }
760
761 return 0;
762}
763
e83a5fdc
HS
764/*
765 * Setup the boot APIC
766 *
767 * Calibrate and verify the result.
768 */
0e078e2f
TG
769void __init setup_boot_APIC_clock(void)
770{
771 /*
274cfe59
CG
772 * The local apic timer can be disabled via the kernel
773 * commandline or from the CPU detection code. Register the lapic
774 * timer as a dummy clock event source on SMP systems, so the
775 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
776 */
777 if (disable_apic_timer) {
ba21ebb6 778 pr_info("Disabling APIC timer\n");
0e078e2f 779 /* No broadcast on UP ! */
9d09951d
TG
780 if (num_possible_cpus() > 1) {
781 lapic_clockevent.mult = 1;
0e078e2f 782 setup_APIC_timer();
9d09951d 783 }
0e078e2f
TG
784 return;
785 }
786
274cfe59
CG
787 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
788 "calibrating APIC timer ...\n");
789
89b3b1f4 790 if (calibrate_APIC_clock()) {
c2b84b30
TG
791 /* No broadcast on UP ! */
792 if (num_possible_cpus() > 1)
793 setup_APIC_timer();
794 return;
795 }
796
0e078e2f
TG
797 /*
798 * If nmi_watchdog is set to IO_APIC, we need the
799 * PIT/HPET going. Otherwise register lapic as a dummy
800 * device.
801 */
802 if (nmi_watchdog != NMI_IO_APIC)
803 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
804 else
ba21ebb6 805 pr_warning("APIC timer registered as dummy,"
116f570e 806 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 807
274cfe59 808 /* Setup the lapic or request the broadcast */
0e078e2f
TG
809 setup_APIC_timer();
810}
811
0e078e2f
TG
812void __cpuinit setup_secondary_APIC_clock(void)
813{
0e078e2f
TG
814 setup_APIC_timer();
815}
816
817/*
818 * The guts of the apic timer interrupt
819 */
820static void local_apic_timer_interrupt(void)
821{
822 int cpu = smp_processor_id();
823 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
824
825 /*
826 * Normally we should not be here till LAPIC has been initialized but
827 * in some cases like kdump, its possible that there is a pending LAPIC
828 * timer interrupt from previous kernel's context and is delivered in
829 * new kernel the moment interrupts are enabled.
830 *
831 * Interrupts are enabled early and LAPIC is setup much later, hence
832 * its possible that when we get here evt->event_handler is NULL.
833 * Check for event_handler being NULL and discard the interrupt as
834 * spurious.
835 */
836 if (!evt->event_handler) {
ba21ebb6 837 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
838 /* Switch it off */
839 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
840 return;
841 }
842
843 /*
844 * the NMI deadlock-detector uses this.
845 */
915b0d01 846 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
847
848 evt->event_handler(evt);
849}
850
851/*
852 * Local APIC timer interrupt. This is the most natural way for doing
853 * local interrupts, but local timer interrupts can be emulated by
854 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
855 *
856 * [ if a single-CPU system runs an SMP kernel then we call the local
857 * interrupt as well. Thus we cannot inline the local irq ... ]
858 */
bcbc4f20 859void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
860{
861 struct pt_regs *old_regs = set_irq_regs(regs);
862
863 /*
864 * NOTE! We'd better ACK the irq immediately,
865 * because timer handling can be slow.
866 */
867 ack_APIC_irq();
868 /*
869 * update_process_times() expects us to have done irq_enter().
870 * Besides, if we don't timer interrupts ignore the global
871 * interrupt lock, which is the WrongThing (tm) to do.
872 */
873 exit_idle();
874 irq_enter();
875 local_apic_timer_interrupt();
876 irq_exit();
274cfe59 877
0e078e2f
TG
878 set_irq_regs(old_regs);
879}
880
881int setup_profiling_timer(unsigned int multiplier)
882{
883 return -EINVAL;
884}
885
0e078e2f
TG
886/*
887 * Local APIC start and shutdown
888 */
889
890/**
891 * clear_local_APIC - shutdown the local APIC
892 *
893 * This is called, when a CPU is disabled and before rebooting, so the state of
894 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
895 * leftovers during boot.
896 */
897void clear_local_APIC(void)
898{
2584a82d 899 int maxlvt;
0e078e2f
TG
900 u32 v;
901
d3432896 902 /* APIC hasn't been mapped yet */
fc1edaf9 903 if (!x2apic_mode && !apic_phys)
d3432896
AK
904 return;
905
906 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
907 /*
908 * Masking an LVT entry can trigger a local APIC error
909 * if the vector is zero. Mask LVTERR first to prevent this.
910 */
911 if (maxlvt >= 3) {
912 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
913 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
914 }
915 /*
916 * Careful: we have to set masks only first to deassert
917 * any level-triggered sources.
918 */
919 v = apic_read(APIC_LVTT);
920 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
921 v = apic_read(APIC_LVT0);
922 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
923 v = apic_read(APIC_LVT1);
924 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
925 if (maxlvt >= 4) {
926 v = apic_read(APIC_LVTPC);
927 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
928 }
929
6764014b 930 /* lets not touch this if we didn't frob it */
4efc0670 931#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
932 if (maxlvt >= 5) {
933 v = apic_read(APIC_LVTTHMR);
934 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
935 }
936#endif
5ca8681c
AK
937#ifdef CONFIG_X86_MCE_INTEL
938 if (maxlvt >= 6) {
939 v = apic_read(APIC_LVTCMCI);
940 if (!(v & APIC_LVT_MASKED))
941 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
942 }
943#endif
944
0e078e2f
TG
945 /*
946 * Clean APIC state for other OSs:
947 */
948 apic_write(APIC_LVTT, APIC_LVT_MASKED);
949 apic_write(APIC_LVT0, APIC_LVT_MASKED);
950 apic_write(APIC_LVT1, APIC_LVT_MASKED);
951 if (maxlvt >= 3)
952 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
953 if (maxlvt >= 4)
954 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
955
956 /* Integrated APIC (!82489DX) ? */
957 if (lapic_is_integrated()) {
958 if (maxlvt > 3)
959 /* Clear ESR due to Pentium errata 3AP and 11AP */
960 apic_write(APIC_ESR, 0);
961 apic_read(APIC_ESR);
962 }
0e078e2f
TG
963}
964
965/**
966 * disable_local_APIC - clear and disable the local APIC
967 */
968void disable_local_APIC(void)
969{
970 unsigned int value;
971
4a13ad0b 972 /* APIC hasn't been mapped yet */
fd19dce7 973 if (!x2apic_mode && !apic_phys)
4a13ad0b
JB
974 return;
975
0e078e2f
TG
976 clear_local_APIC();
977
978 /*
979 * Disable APIC (implies clearing of registers
980 * for 82489DX!).
981 */
982 value = apic_read(APIC_SPIV);
983 value &= ~APIC_SPIV_APIC_ENABLED;
984 apic_write(APIC_SPIV, value);
990b183e
CG
985
986#ifdef CONFIG_X86_32
987 /*
988 * When LAPIC was disabled by the BIOS and enabled by the kernel,
989 * restore the disabled state.
990 */
991 if (enabled_via_apicbase) {
992 unsigned int l, h;
993
994 rdmsr(MSR_IA32_APICBASE, l, h);
995 l &= ~MSR_IA32_APICBASE_ENABLE;
996 wrmsr(MSR_IA32_APICBASE, l, h);
997 }
998#endif
0e078e2f
TG
999}
1000
fe4024dc
CG
1001/*
1002 * If Linux enabled the LAPIC against the BIOS default disable it down before
1003 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1004 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1005 * for the case where Linux didn't enable the LAPIC.
1006 */
0e078e2f
TG
1007void lapic_shutdown(void)
1008{
1009 unsigned long flags;
1010
8312136f 1011 if (!cpu_has_apic && !apic_from_smp_config())
0e078e2f
TG
1012 return;
1013
1014 local_irq_save(flags);
1015
fe4024dc
CG
1016#ifdef CONFIG_X86_32
1017 if (!enabled_via_apicbase)
1018 clear_local_APIC();
1019 else
1020#endif
1021 disable_local_APIC();
1022
0e078e2f
TG
1023
1024 local_irq_restore(flags);
1025}
1026
1027/*
1028 * This is to verify that we're looking at a real local APIC.
1029 * Check these against your board if the CPUs aren't getting
1030 * started for no apparent reason.
1031 */
1032int __init verify_local_APIC(void)
1033{
1034 unsigned int reg0, reg1;
1035
1036 /*
1037 * The version register is read-only in a real APIC.
1038 */
1039 reg0 = apic_read(APIC_LVR);
1040 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1041 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1042 reg1 = apic_read(APIC_LVR);
1043 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1044
1045 /*
1046 * The two version reads above should print the same
1047 * numbers. If the second one is different, then we
1048 * poke at a non-APIC.
1049 */
1050 if (reg1 != reg0)
1051 return 0;
1052
1053 /*
1054 * Check if the version looks reasonably.
1055 */
1056 reg1 = GET_APIC_VERSION(reg0);
1057 if (reg1 == 0x00 || reg1 == 0xff)
1058 return 0;
1059 reg1 = lapic_get_maxlvt();
1060 if (reg1 < 0x02 || reg1 == 0xff)
1061 return 0;
1062
1063 /*
1064 * The ID register is read/write in a real APIC.
1065 */
2d7a66d0 1066 reg0 = apic_read(APIC_ID);
0e078e2f 1067 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1068 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1069 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1070 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1071 apic_write(APIC_ID, reg0);
5b812727 1072 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1073 return 0;
1074
1075 /*
1da177e4
LT
1076 * The next two are just to see if we have sane values.
1077 * They're only really relevant if we're in Virtual Wire
1078 * compatibility mode, but most boxes are anymore.
1079 */
1080 reg0 = apic_read(APIC_LVT0);
0e078e2f 1081 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1082 reg1 = apic_read(APIC_LVT1);
1083 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1084
1085 return 1;
1086}
1087
0e078e2f
TG
1088/**
1089 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1090 */
1da177e4
LT
1091void __init sync_Arb_IDs(void)
1092{
296cb951
CG
1093 /*
1094 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1095 * needed on AMD.
1096 */
1097 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1098 return;
1099
1100 /*
1101 * Wait for idle.
1102 */
1103 apic_wait_icr_idle();
1104
1105 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1106 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1107 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1108}
1109
1da177e4
LT
1110/*
1111 * An initial setup of the virtual wire mode.
1112 */
1113void __init init_bsp_APIC(void)
1114{
11a8e778 1115 unsigned int value;
1da177e4
LT
1116
1117 /*
1118 * Don't do the setup now if we have a SMP BIOS as the
1119 * through-I/O-APIC virtual wire mode might be active.
1120 */
1121 if (smp_found_config || !cpu_has_apic)
1122 return;
1123
1da177e4
LT
1124 /*
1125 * Do not trust the local APIC being empty at bootup.
1126 */
1127 clear_local_APIC();
1128
1129 /*
1130 * Enable APIC.
1131 */
1132 value = apic_read(APIC_SPIV);
1133 value &= ~APIC_VECTOR_MASK;
1134 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1135
1136#ifdef CONFIG_X86_32
1137 /* This bit is reserved on P4/Xeon and should be cleared */
1138 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1139 (boot_cpu_data.x86 == 15))
1140 value &= ~APIC_SPIV_FOCUS_DISABLED;
1141 else
1142#endif
1143 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1144 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1145 apic_write(APIC_SPIV, value);
1da177e4
LT
1146
1147 /*
1148 * Set up the virtual wire mode.
1149 */
11a8e778 1150 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1151 value = APIC_DM_NMI;
638c0411
CG
1152 if (!lapic_is_integrated()) /* 82489DX */
1153 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1154 apic_write(APIC_LVT1, value);
1da177e4
LT
1155}
1156
c43da2f5
CG
1157static void __cpuinit lapic_setup_esr(void)
1158{
9df08f10
CG
1159 unsigned int oldvalue, value, maxlvt;
1160
1161 if (!lapic_is_integrated()) {
ba21ebb6 1162 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1163 return;
1164 }
c43da2f5 1165
08125d3e 1166 if (apic->disable_esr) {
c43da2f5 1167 /*
9df08f10
CG
1168 * Something untraceable is creating bad interrupts on
1169 * secondary quads ... for the moment, just leave the
1170 * ESR disabled - we can't do anything useful with the
1171 * errors anyway - mbligh
c43da2f5 1172 */
ba21ebb6 1173 pr_info("Leaving ESR disabled.\n");
9df08f10 1174 return;
c43da2f5 1175 }
9df08f10
CG
1176
1177 maxlvt = lapic_get_maxlvt();
1178 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1179 apic_write(APIC_ESR, 0);
1180 oldvalue = apic_read(APIC_ESR);
1181
1182 /* enables sending errors */
1183 value = ERROR_APIC_VECTOR;
1184 apic_write(APIC_LVTERR, value);
1185
1186 /*
1187 * spec says clear errors after enabling vector.
1188 */
1189 if (maxlvt > 3)
1190 apic_write(APIC_ESR, 0);
1191 value = apic_read(APIC_ESR);
1192 if (value != oldvalue)
1193 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1194 "vector: 0x%08x after: 0x%08x\n",
1195 oldvalue, value);
c43da2f5
CG
1196}
1197
1198
0e078e2f
TG
1199/**
1200 * setup_local_APIC - setup the local APIC
1201 */
1202void __cpuinit setup_local_APIC(void)
1da177e4 1203{
8c3ba8d0
KJ
1204 unsigned int value, queued;
1205 int i, j, acked = 0;
1206 unsigned long long tsc = 0, ntsc;
1207 long long max_loops = cpu_khz;
1208
1209 if (cpu_has_tsc)
1210 rdtscll(tsc);
1da177e4 1211
f1182638 1212 if (disable_apic) {
65a4e574 1213 arch_disable_smp_support();
f1182638
JB
1214 return;
1215 }
1216
89c38c28
CG
1217#ifdef CONFIG_X86_32
1218 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1219 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1220 apic_write(APIC_ESR, 0);
1221 apic_write(APIC_ESR, 0);
1222 apic_write(APIC_ESR, 0);
1223 apic_write(APIC_ESR, 0);
1224 }
1225#endif
cdd6c482 1226 perf_events_lapic_init();
89c38c28 1227
ac23d4ee 1228 preempt_disable();
1da177e4 1229
1da177e4
LT
1230 /*
1231 * Double-check whether this APIC is really registered.
1232 * This is meaningless in clustered apic mode, so we skip it.
1233 */
c2777f98 1234 BUG_ON(!apic->apic_id_registered());
1da177e4
LT
1235
1236 /*
1237 * Intel recommends to set DFR, LDR and TPR before enabling
1238 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1239 * document number 292116). So here it goes...
1240 */
a5c43296 1241 apic->init_apic_ldr();
1da177e4
LT
1242
1243 /*
1244 * Set Task Priority to 'accept all'. We never change this
1245 * later on.
1246 */
1247 value = apic_read(APIC_TASKPRI);
1248 value &= ~APIC_TPRI_MASK;
11a8e778 1249 apic_write(APIC_TASKPRI, value);
1da177e4 1250
da7ed9f9
VG
1251 /*
1252 * After a crash, we no longer service the interrupts and a pending
1253 * interrupt from previous kernel might still have ISR bit set.
1254 *
1255 * Most probably by now CPU has serviced that pending interrupt and
1256 * it might not have done the ack_APIC_irq() because it thought,
1257 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1258 * does not clear the ISR bit and cpu thinks it has already serivced
1259 * the interrupt. Hence a vector might get locked. It was noticed
1260 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1261 */
8c3ba8d0
KJ
1262 do {
1263 queued = 0;
1264 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1265 queued |= apic_read(APIC_IRR + i*0x10);
1266
1267 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1268 value = apic_read(APIC_ISR + i*0x10);
1269 for (j = 31; j >= 0; j--) {
1270 if (value & (1<<j)) {
1271 ack_APIC_irq();
1272 acked++;
1273 }
1274 }
da7ed9f9 1275 }
8c3ba8d0
KJ
1276 if (acked > 256) {
1277 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1278 acked);
1279 break;
1280 }
1281 if (cpu_has_tsc) {
1282 rdtscll(ntsc);
1283 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1284 } else
1285 max_loops--;
1286 } while (queued && max_loops > 0);
1287 WARN_ON(max_loops <= 0);
da7ed9f9 1288
1da177e4
LT
1289 /*
1290 * Now that we are all set up, enable the APIC
1291 */
1292 value = apic_read(APIC_SPIV);
1293 value &= ~APIC_VECTOR_MASK;
1294 /*
1295 * Enable APIC
1296 */
1297 value |= APIC_SPIV_APIC_ENABLED;
1298
89c38c28
CG
1299#ifdef CONFIG_X86_32
1300 /*
1301 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1302 * certain networking cards. If high frequency interrupts are
1303 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1304 * entry is masked/unmasked at a high rate as well then sooner or
1305 * later IOAPIC line gets 'stuck', no more interrupts are received
1306 * from the device. If focus CPU is disabled then the hang goes
1307 * away, oh well :-(
1308 *
1309 * [ This bug can be reproduced easily with a level-triggered
1310 * PCI Ne2000 networking cards and PII/PIII processors, dual
1311 * BX chipset. ]
1312 */
1313 /*
1314 * Actually disabling the focus CPU check just makes the hang less
1315 * frequent as it makes the interrupt distributon model be more
1316 * like LRU than MRU (the short-term load is more even across CPUs).
1317 * See also the comment in end_level_ioapic_irq(). --macro
1318 */
1319
1320 /*
1321 * - enable focus processor (bit==0)
1322 * - 64bit mode always use processor focus
1323 * so no need to set it
1324 */
1325 value &= ~APIC_SPIV_FOCUS_DISABLED;
1326#endif
3f14c746 1327
1da177e4
LT
1328 /*
1329 * Set spurious IRQ vector
1330 */
1331 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1332 apic_write(APIC_SPIV, value);
1da177e4
LT
1333
1334 /*
1335 * Set up LVT0, LVT1:
1336 *
1337 * set up through-local-APIC on the BP's LINT0. This is not
1338 * strictly necessary in pure symmetric-IO mode, but sometimes
1339 * we delegate interrupts to the 8259A.
1340 */
1341 /*
1342 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1343 */
1344 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
89c38c28 1345 if (!smp_processor_id() && (pic_mode || !value)) {
1da177e4 1346 value = APIC_DM_EXTINT;
bc1d99c1 1347 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
89c38c28 1348 smp_processor_id());
1da177e4
LT
1349 } else {
1350 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1 1351 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
89c38c28 1352 smp_processor_id());
1da177e4 1353 }
11a8e778 1354 apic_write(APIC_LVT0, value);
1da177e4
LT
1355
1356 /*
1357 * only the BP should see the LINT1 NMI signal, obviously.
1358 */
1359 if (!smp_processor_id())
1360 value = APIC_DM_NMI;
1361 else
1362 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1363 if (!lapic_is_integrated()) /* 82489DX */
1364 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1365 apic_write(APIC_LVT1, value);
89c38c28 1366
ac23d4ee 1367 preempt_enable();
be71b855
AK
1368
1369#ifdef CONFIG_X86_MCE_INTEL
1370 /* Recheck CMCI information after local APIC is up on CPU #0 */
1371 if (smp_processor_id() == 0)
1372 cmci_recheck();
1373#endif
739f33b3 1374}
1da177e4 1375
739f33b3
AK
1376void __cpuinit end_local_APIC_setup(void)
1377{
1378 lapic_setup_esr();
fa6b95fc
CG
1379
1380#ifdef CONFIG_X86_32
1b4ee4e4
CG
1381 {
1382 unsigned int value;
1383 /* Disable the local apic timer */
1384 value = apic_read(APIC_LVTT);
1385 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1386 apic_write(APIC_LVTT, value);
1387 }
fa6b95fc
CG
1388#endif
1389
f2802e7f 1390 setup_apic_nmi_watchdog(NULL);
0e078e2f 1391 apic_pm_activate();
1da177e4 1392}
1da177e4 1393
06cd9a7d 1394#ifdef CONFIG_X86_X2APIC
6e1cb38a
SS
1395void check_x2apic(void)
1396{
ef1f87aa 1397 if (x2apic_enabled()) {
ba21ebb6 1398 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
fc1edaf9 1399 x2apic_preenabled = x2apic_mode = 1;
6e1cb38a
SS
1400 }
1401}
1402
1403void enable_x2apic(void)
1404{
1405 int msr, msr2;
1406
fc1edaf9 1407 if (!x2apic_mode)
06cd9a7d
YL
1408 return;
1409
6e1cb38a
SS
1410 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1411 if (!(msr & X2APIC_ENABLE)) {
450b1e8d 1412 printk_once(KERN_INFO "Enabling x2apic\n");
6e1cb38a
SS
1413 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1414 }
1415}
93758238 1416#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1417
ce69a784 1418int __init enable_IR(void)
6e1cb38a
SS
1419{
1420#ifdef CONFIG_INTR_REMAP
93758238
WH
1421 if (!intr_remapping_supported()) {
1422 pr_debug("intr-remapping not supported\n");
ce69a784 1423 return 0;
6e1cb38a
SS
1424 }
1425
93758238
WH
1426 if (!x2apic_preenabled && skip_ioapic_setup) {
1427 pr_info("Skipped enabling intr-remap because of skipping "
1428 "io-apic setup\n");
ce69a784 1429 return 0;
6e1cb38a
SS
1430 }
1431
ce69a784
GN
1432 if (enable_intr_remapping(x2apic_supported()))
1433 return 0;
1434
1435 pr_info("Enabled Interrupt-remapping\n");
1436
1437 return 1;
1438
1439#endif
1440 return 0;
1441}
1442
1443void __init enable_IR_x2apic(void)
1444{
1445 unsigned long flags;
1446 struct IO_APIC_route_entry **ioapic_entries = NULL;
1447 int ret, x2apic_enabled = 0;
e670761f 1448 int dmar_table_init_ret;
b7f42ab2 1449
b7f42ab2 1450 dmar_table_init_ret = dmar_table_init();
e670761f
YL
1451 if (dmar_table_init_ret && !x2apic_supported())
1452 return;
ce69a784 1453
b24696bc
FY
1454 ioapic_entries = alloc_ioapic_entries();
1455 if (!ioapic_entries) {
ce69a784
GN
1456 pr_err("Allocate ioapic_entries failed\n");
1457 goto out;
b24696bc
FY
1458 }
1459
1460 ret = save_IO_APIC_setup(ioapic_entries);
5ffa4eb2 1461 if (ret) {
ba21ebb6 1462 pr_info("Saving IO-APIC state failed: %d\n", ret);
ce69a784 1463 goto out;
5ffa4eb2 1464 }
6e1cb38a 1465
05c3dc2c 1466 local_irq_save(flags);
b81bb373 1467 legacy_pic->mask_all();
ce69a784 1468 mask_IO_APIC_setup(ioapic_entries);
05c3dc2c 1469
b7f42ab2
YL
1470 if (dmar_table_init_ret)
1471 ret = 0;
1472 else
1473 ret = enable_IR();
1474
ce69a784
GN
1475 if (!ret) {
1476 /* IR is required if there is APIC ID > 255 even when running
1477 * under KVM
1478 */
1479 if (max_physical_apicid > 255 || !kvm_para_available())
1480 goto nox2apic;
1481 /*
1482 * without IR all CPUs can be addressed by IOAPIC/MSI
1483 * only in physical mode
1484 */
1485 x2apic_force_phys();
1486 }
6e1cb38a 1487
ce69a784 1488 x2apic_enabled = 1;
93758238 1489
fc1edaf9
SS
1490 if (x2apic_supported() && !x2apic_mode) {
1491 x2apic_mode = 1;
6e1cb38a 1492 enable_x2apic();
93758238 1493 pr_info("Enabled x2apic\n");
6e1cb38a 1494 }
5ffa4eb2 1495
ce69a784
GN
1496nox2apic:
1497 if (!ret) /* IR enabling failed */
b24696bc 1498 restore_IO_APIC_setup(ioapic_entries);
b81bb373 1499 legacy_pic->restore_mask();
6e1cb38a
SS
1500 local_irq_restore(flags);
1501
ce69a784 1502out:
b24696bc
FY
1503 if (ioapic_entries)
1504 free_ioapic_entries(ioapic_entries);
93758238 1505
ce69a784 1506 if (x2apic_enabled)
93758238
WH
1507 return;
1508
93758238 1509 if (x2apic_preenabled)
ce69a784 1510 panic("x2apic: enabled by BIOS but kernel init failed.");
93758238 1511 else if (cpu_has_x2apic)
ce69a784 1512 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
6e1cb38a 1513}
93758238 1514
be7a656f 1515#ifdef CONFIG_X86_64
1da177e4
LT
1516/*
1517 * Detect and enable local APICs on non-SMP boards.
1518 * Original code written by Keir Fraser.
1519 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1520 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1521 */
0e078e2f 1522static int __init detect_init_APIC(void)
1da177e4
LT
1523{
1524 if (!cpu_has_apic) {
ba21ebb6 1525 pr_info("No local APIC present\n");
1da177e4
LT
1526 return -1;
1527 }
1528
1529 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
1530 return 0;
1531}
be7a656f
YL
1532#else
1533/*
1534 * Detect and initialize APIC
1535 */
1536static int __init detect_init_APIC(void)
1537{
1538 u32 h, l, features;
1539
1540 /* Disabled by kernel option? */
1541 if (disable_apic)
1542 return -1;
1543
1544 switch (boot_cpu_data.x86_vendor) {
1545 case X86_VENDOR_AMD:
1546 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1547 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1548 break;
1549 goto no_apic;
1550 case X86_VENDOR_INTEL:
1551 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1552 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1553 break;
1554 goto no_apic;
1555 default:
1556 goto no_apic;
1557 }
1558
1559 if (!cpu_has_apic) {
1560 /*
1561 * Over-ride BIOS and try to enable the local APIC only if
1562 * "lapic" specified.
1563 */
1564 if (!force_enable_local_apic) {
ba21ebb6
CG
1565 pr_info("Local APIC disabled by BIOS -- "
1566 "you can enable it with \"lapic\"\n");
be7a656f
YL
1567 return -1;
1568 }
1569 /*
1570 * Some BIOSes disable the local APIC in the APIC_BASE
1571 * MSR. This can only be done in software for Intel P6 or later
1572 * and AMD K7 (Model > 1) or later.
1573 */
1574 rdmsr(MSR_IA32_APICBASE, l, h);
1575 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
ba21ebb6 1576 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
be7a656f
YL
1577 l &= ~MSR_IA32_APICBASE_BASE;
1578 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1579 wrmsr(MSR_IA32_APICBASE, l, h);
1580 enabled_via_apicbase = 1;
1581 }
1582 }
1583 /*
1584 * The APIC feature bit should now be enabled
1585 * in `cpuid'
1586 */
1587 features = cpuid_edx(1);
1588 if (!(features & (1 << X86_FEATURE_APIC))) {
ba21ebb6 1589 pr_warning("Could not enable APIC!\n");
be7a656f
YL
1590 return -1;
1591 }
1592 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1593 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1594
1595 /* The BIOS may have set up the APIC at some other address */
1596 rdmsr(MSR_IA32_APICBASE, l, h);
1597 if (l & MSR_IA32_APICBASE_ENABLE)
1598 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1599
ba21ebb6 1600 pr_info("Found and enabled local APIC!\n");
be7a656f
YL
1601
1602 apic_pm_activate();
1603
1604 return 0;
1605
1606no_apic:
ba21ebb6 1607 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1608 return -1;
1609}
1610#endif
1da177e4 1611
f28c0ae2 1612#ifdef CONFIG_X86_64
8643f9d0
YL
1613void __init early_init_lapic_mapping(void)
1614{
8643f9d0
YL
1615 /*
1616 * If no local APIC can be found then go out
1617 * : it means there is no mpatable and MADT
1618 */
1619 if (!smp_found_config)
1620 return;
1621
d3a247bf 1622 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
8643f9d0 1623 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
d3a247bf 1624 APIC_BASE, mp_lapic_addr);
8643f9d0
YL
1625
1626 /*
1627 * Fetch the APIC ID of the BSP in case we have a
1628 * default configuration (or the MP table is broken).
1629 */
4c9961d5 1630 boot_cpu_physical_apicid = read_apic_id();
8643f9d0 1631}
f28c0ae2 1632#endif
8643f9d0 1633
0e078e2f
TG
1634/**
1635 * init_apic_mappings - initialize APIC mappings
1636 */
1da177e4
LT
1637void __init init_apic_mappings(void)
1638{
4401da61
YL
1639 unsigned int new_apicid;
1640
fc1edaf9 1641 if (x2apic_mode) {
4c9961d5 1642 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1643 return;
1644 }
1645
4797f6b0 1646 /* If no local APIC can be found return early */
1da177e4 1647 if (!smp_found_config && detect_init_APIC()) {
4797f6b0
YL
1648 /* lets NOP'ify apic operations */
1649 pr_info("APIC: disable apic facility\n");
1650 apic_disable();
1651 } else {
1da177e4
LT
1652 apic_phys = mp_lapic_addr;
1653
4797f6b0
YL
1654 /*
1655 * acpi lapic path already maps that address in
1656 * acpi_register_lapic_address()
1657 */
5989cd6a 1658 if (!acpi_lapic && !smp_found_config)
4797f6b0 1659 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
cec6be6d 1660
4797f6b0
YL
1661 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1662 APIC_BASE, apic_phys);
cec6be6d 1663 }
1da177e4
LT
1664
1665 /*
1666 * Fetch the APIC ID of the BSP in case we have a
1667 * default configuration (or the MP table is broken).
1668 */
4401da61
YL
1669 new_apicid = read_apic_id();
1670 if (boot_cpu_physical_apicid != new_apicid) {
1671 boot_cpu_physical_apicid = new_apicid;
103428e5
CG
1672 /*
1673 * yeah -- we lie about apic_version
1674 * in case if apic was disabled via boot option
1675 * but it's not a problem for SMP compiled kernel
1676 * since smp_sanity_check is prepared for such a case
1677 * and disable smp mode
1678 */
4401da61
YL
1679 apic_version[new_apicid] =
1680 GET_APIC_VERSION(apic_read(APIC_LVR));
08306ce6 1681 }
1da177e4
LT
1682}
1683
1684/*
0e078e2f
TG
1685 * This initializes the IO-APIC and APIC hardware if this is
1686 * a UP kernel.
1da177e4 1687 */
1b313f4a
CG
1688int apic_version[MAX_APICS];
1689
0e078e2f 1690int __init APIC_init_uniprocessor(void)
1da177e4 1691{
0e078e2f 1692 if (disable_apic) {
ba21ebb6 1693 pr_info("Apic disabled\n");
0e078e2f
TG
1694 return -1;
1695 }
f1182638 1696#ifdef CONFIG_X86_64
0e078e2f
TG
1697 if (!cpu_has_apic) {
1698 disable_apic = 1;
ba21ebb6 1699 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1700 return -1;
1701 }
fa2bd35a
YL
1702#else
1703 if (!smp_found_config && !cpu_has_apic)
1704 return -1;
1705
1706 /*
1707 * Complain if the BIOS pretends there is one.
1708 */
1709 if (!cpu_has_apic &&
1710 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1711 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1712 boot_cpu_physical_apicid);
fa2bd35a
YL
1713 return -1;
1714 }
1715#endif
1716
72ce0165 1717 default_setup_apic_routing();
6e1cb38a 1718
0e078e2f 1719 verify_local_APIC();
b5841765
GC
1720 connect_bsp_APIC();
1721
fa2bd35a 1722#ifdef CONFIG_X86_64
c70dcb74 1723 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1724#else
1725 /*
1726 * Hack: In case of kdump, after a crash, kernel might be booting
1727 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1728 * might be zero if read from MP tables. Get it from LAPIC.
1729 */
1730# ifdef CONFIG_CRASH_DUMP
1731 boot_cpu_physical_apicid = read_apic_id();
1732# endif
1733#endif
1734 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1735 setup_local_APIC();
1da177e4 1736
88d0f550 1737#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1738 /*
1739 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1740 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1741 */
1742 if (!skip_ioapic_setup && nr_ioapics)
1743 enable_IO_APIC();
fa2bd35a 1744#endif
739f33b3
AK
1745
1746 end_local_APIC_setup();
1747
fa2bd35a 1748#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1749 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1750 setup_IO_APIC();
98c061b6 1751 else {
0e078e2f 1752 nr_ioapics = 0;
98c061b6
YL
1753 localise_nmi_watchdog();
1754 }
1755#else
1756 localise_nmi_watchdog();
fa2bd35a
YL
1757#endif
1758
736decac 1759 x86_init.timers.setup_percpu_clockev();
fa2bd35a 1760#ifdef CONFIG_X86_64
0e078e2f 1761 check_nmi_watchdog();
fa2bd35a
YL
1762#endif
1763
0e078e2f 1764 return 0;
1da177e4
LT
1765}
1766
1767/*
0e078e2f 1768 * Local APIC interrupts
1da177e4
LT
1769 */
1770
0e078e2f
TG
1771/*
1772 * This interrupt should _never_ happen with our APIC/SMP architecture
1773 */
dc1528dd 1774void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1775{
dc1528dd
YL
1776 u32 v;
1777
0e078e2f
TG
1778 exit_idle();
1779 irq_enter();
1da177e4 1780 /*
0e078e2f
TG
1781 * Check if this really is a spurious interrupt and ACK it
1782 * if it is a vectored one. Just in case...
1783 * Spurious interrupts should not be ACKed.
1da177e4 1784 */
0e078e2f
TG
1785 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1786 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1787 ack_APIC_irq();
c4d58cbd 1788
915b0d01
HS
1789 inc_irq_stat(irq_spurious_count);
1790
dc1528dd 1791 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1792 pr_info("spurious APIC interrupt on CPU#%d, "
1793 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1794 irq_exit();
1795}
1da177e4 1796
0e078e2f
TG
1797/*
1798 * This interrupt should never happen with our APIC/SMP architecture
1799 */
dc1528dd 1800void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1801{
dc1528dd 1802 u32 v, v1;
1da177e4 1803
0e078e2f
TG
1804 exit_idle();
1805 irq_enter();
1806 /* First tickle the hardware, only then report what went on. -- REW */
1807 v = apic_read(APIC_ESR);
1808 apic_write(APIC_ESR, 0);
1809 v1 = apic_read(APIC_ESR);
1810 ack_APIC_irq();
1811 atomic_inc(&irq_err_count);
ba7eda4c 1812
ba21ebb6
CG
1813 /*
1814 * Here is what the APIC error bits mean:
1815 * 0: Send CS error
1816 * 1: Receive CS error
1817 * 2: Send accept error
1818 * 3: Receive accept error
1819 * 4: Reserved
1820 * 5: Send illegal vector
1821 * 6: Received illegal vector
1822 * 7: Illegal register address
1823 */
1824 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1825 smp_processor_id(), v , v1);
1826 irq_exit();
1da177e4
LT
1827}
1828
b5841765 1829/**
36c9d674
CG
1830 * connect_bsp_APIC - attach the APIC to the interrupt system
1831 */
b5841765
GC
1832void __init connect_bsp_APIC(void)
1833{
36c9d674
CG
1834#ifdef CONFIG_X86_32
1835 if (pic_mode) {
1836 /*
1837 * Do not trust the local APIC being empty at bootup.
1838 */
1839 clear_local_APIC();
1840 /*
1841 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1842 * local APIC to INT and NMI lines.
1843 */
1844 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1845 "enabling APIC mode.\n");
c0eaa453 1846 imcr_pic_to_apic();
36c9d674
CG
1847 }
1848#endif
49040333
IM
1849 if (apic->enable_apic_mode)
1850 apic->enable_apic_mode();
b5841765
GC
1851}
1852
274cfe59
CG
1853/**
1854 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1855 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1856 *
1857 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1858 * APIC is disabled.
1859 */
0e078e2f 1860void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1861{
1b4ee4e4
CG
1862 unsigned int value;
1863
c177b0bc
CG
1864#ifdef CONFIG_X86_32
1865 if (pic_mode) {
1866 /*
1867 * Put the board back into PIC mode (has an effect only on
1868 * certain older boards). Note that APIC interrupts, including
1869 * IPIs, won't work beyond this point! The only exception are
1870 * INIT IPIs.
1871 */
1872 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1873 "entering PIC mode.\n");
c0eaa453 1874 imcr_apic_to_pic();
c177b0bc
CG
1875 return;
1876 }
1877#endif
1878
0e078e2f 1879 /* Go back to Virtual Wire compatibility mode */
1da177e4 1880
0e078e2f
TG
1881 /* For the spurious interrupt use vector F, and enable it */
1882 value = apic_read(APIC_SPIV);
1883 value &= ~APIC_VECTOR_MASK;
1884 value |= APIC_SPIV_APIC_ENABLED;
1885 value |= 0xf;
1886 apic_write(APIC_SPIV, value);
b8ce3359 1887
0e078e2f
TG
1888 if (!virt_wire_setup) {
1889 /*
1890 * For LVT0 make it edge triggered, active high,
1891 * external and enabled
1892 */
1893 value = apic_read(APIC_LVT0);
1894 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1895 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1896 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1897 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1898 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1899 apic_write(APIC_LVT0, value);
1900 } else {
1901 /* Disable LVT0 */
1902 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1903 }
b8ce3359 1904
c177b0bc
CG
1905 /*
1906 * For LVT1 make it edge triggered, active high,
1907 * nmi and enabled
1908 */
0e078e2f
TG
1909 value = apic_read(APIC_LVT1);
1910 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1911 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1912 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1913 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1914 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1915 apic_write(APIC_LVT1, value);
1da177e4
LT
1916}
1917
be8a5685
AS
1918void __cpuinit generic_processor_info(int apicid, int version)
1919{
1920 int cpu;
be8a5685 1921
1b313f4a
CG
1922 /*
1923 * Validate version
1924 */
1925 if (version == 0x0) {
ba21ebb6 1926 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
3b11ce7f
MT
1927 "fixing up to 0x10. (tell your hw vendor)\n",
1928 version);
1b313f4a 1929 version = 0x10;
be8a5685 1930 }
1b313f4a 1931 apic_version[apicid] = version;
be8a5685 1932
3b11ce7f
MT
1933 if (num_processors >= nr_cpu_ids) {
1934 int max = nr_cpu_ids;
1935 int thiscpu = max + disabled_cpus;
1936
1937 pr_warning(
1938 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1939 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1940
1941 disabled_cpus++;
be8a5685
AS
1942 return;
1943 }
1944
1945 num_processors++;
3b11ce7f 1946 cpu = cpumask_next_zero(-1, cpu_present_mask);
be8a5685 1947
b2b815d8
MT
1948 if (version != apic_version[boot_cpu_physical_apicid])
1949 WARN_ONCE(1,
1950 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1951 apic_version[boot_cpu_physical_apicid], cpu, version);
1952
be8a5685
AS
1953 physid_set(apicid, phys_cpu_present_map);
1954 if (apicid == boot_cpu_physical_apicid) {
1955 /*
1956 * x86_bios_cpu_apicid is required to have processors listed
1957 * in same order as logical cpu numbers. Hence the first
1958 * entry is BSP, and so on.
1959 */
1960 cpu = 0;
1961 }
e0da3364
YL
1962 if (apicid > max_physical_apicid)
1963 max_physical_apicid = apicid;
1964
3e5095d1 1965#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
1966 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1967 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 1968#endif
be8a5685 1969
1de88cd4
MT
1970 set_cpu_possible(cpu, true);
1971 set_cpu_present(cpu, true);
be8a5685
AS
1972}
1973
0c81c746
SS
1974int hard_smp_processor_id(void)
1975{
1976 return read_apic_id();
1977}
1dcdd3d1
IM
1978
1979void default_init_apic_ldr(void)
1980{
1981 unsigned long val;
1982
1983 apic_write(APIC_DFR, APIC_DFR_VALUE);
1984 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1985 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1986 apic_write(APIC_LDR, val);
1987}
1988
1989#ifdef CONFIG_X86_32
1990int default_apicid_to_node(int logical_apicid)
1991{
1992#ifdef CONFIG_SMP
1993 return apicid_2_node[hard_smp_processor_id()];
1994#else
1995 return 0;
1996#endif
1997}
3491998d 1998#endif
0c81c746 1999
89039b37 2000/*
0e078e2f 2001 * Power management
89039b37 2002 */
0e078e2f
TG
2003#ifdef CONFIG_PM
2004
2005static struct {
274cfe59
CG
2006 /*
2007 * 'active' is true if the local APIC was enabled by us and
2008 * not the BIOS; this signifies that we are also responsible
2009 * for disabling it before entering apm/acpi suspend
2010 */
0e078e2f
TG
2011 int active;
2012 /* r/w apic fields */
2013 unsigned int apic_id;
2014 unsigned int apic_taskpri;
2015 unsigned int apic_ldr;
2016 unsigned int apic_dfr;
2017 unsigned int apic_spiv;
2018 unsigned int apic_lvtt;
2019 unsigned int apic_lvtpc;
2020 unsigned int apic_lvt0;
2021 unsigned int apic_lvt1;
2022 unsigned int apic_lvterr;
2023 unsigned int apic_tmict;
2024 unsigned int apic_tdcr;
2025 unsigned int apic_thmr;
2026} apic_pm_state;
2027
2028static int lapic_suspend(struct sys_device *dev, pm_message_t state)
2029{
2030 unsigned long flags;
2031 int maxlvt;
89039b37 2032
0e078e2f
TG
2033 if (!apic_pm_state.active)
2034 return 0;
89039b37 2035
0e078e2f 2036 maxlvt = lapic_get_maxlvt();
89039b37 2037
2d7a66d0 2038 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
2039 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2040 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2041 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2042 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2043 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2044 if (maxlvt >= 4)
2045 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2046 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2047 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2048 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2049 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2050 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2051#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2052 if (maxlvt >= 5)
2053 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2054#endif
24968cfd 2055
0e078e2f
TG
2056 local_irq_save(flags);
2057 disable_local_APIC();
fc1edaf9 2058
b24696bc
FY
2059 if (intr_remapping_enabled)
2060 disable_intr_remapping();
fc1edaf9 2061
0e078e2f
TG
2062 local_irq_restore(flags);
2063 return 0;
1da177e4
LT
2064}
2065
0e078e2f 2066static int lapic_resume(struct sys_device *dev)
1da177e4 2067{
0e078e2f
TG
2068 unsigned int l, h;
2069 unsigned long flags;
2070 int maxlvt;
3d58829b 2071 int ret = 0;
b24696bc
FY
2072 struct IO_APIC_route_entry **ioapic_entries = NULL;
2073
0e078e2f
TG
2074 if (!apic_pm_state.active)
2075 return 0;
89b831ef 2076
0e078e2f 2077 local_irq_save(flags);
9a2755c3 2078 if (intr_remapping_enabled) {
b24696bc
FY
2079 ioapic_entries = alloc_ioapic_entries();
2080 if (!ioapic_entries) {
2081 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
3d58829b
JS
2082 ret = -ENOMEM;
2083 goto restore;
b24696bc
FY
2084 }
2085
2086 ret = save_IO_APIC_setup(ioapic_entries);
2087 if (ret) {
2088 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2089 free_ioapic_entries(ioapic_entries);
3d58829b 2090 goto restore;
b24696bc
FY
2091 }
2092
2093 mask_IO_APIC_setup(ioapic_entries);
b81bb373 2094 legacy_pic->mask_all();
b24696bc 2095 }
92206c90 2096
fc1edaf9 2097 if (x2apic_mode)
92206c90 2098 enable_x2apic();
cf6567fe 2099 else {
92206c90
CG
2100 /*
2101 * Make sure the APICBASE points to the right address
2102 *
2103 * FIXME! This will be wrong if we ever support suspend on
2104 * SMP! We'll need to do this as part of the CPU restore!
2105 */
6e1cb38a
SS
2106 rdmsr(MSR_IA32_APICBASE, l, h);
2107 l &= ~MSR_IA32_APICBASE_BASE;
2108 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2109 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 2110 }
6e1cb38a 2111
b24696bc 2112 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2113 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2114 apic_write(APIC_ID, apic_pm_state.apic_id);
2115 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2116 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2117 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2118 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2119 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2120 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2121#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2122 if (maxlvt >= 5)
2123 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2124#endif
2125 if (maxlvt >= 4)
2126 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2127 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2128 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2129 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2130 apic_write(APIC_ESR, 0);
2131 apic_read(APIC_ESR);
2132 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2133 apic_write(APIC_ESR, 0);
2134 apic_read(APIC_ESR);
92206c90 2135
9a2755c3 2136 if (intr_remapping_enabled) {
fc1edaf9 2137 reenable_intr_remapping(x2apic_mode);
b81bb373 2138 legacy_pic->restore_mask();
b24696bc
FY
2139 restore_IO_APIC_setup(ioapic_entries);
2140 free_ioapic_entries(ioapic_entries);
2141 }
3d58829b 2142restore:
0e078e2f 2143 local_irq_restore(flags);
92206c90 2144
3d58829b 2145 return ret;
0e078e2f 2146}
b8ce3359 2147
274cfe59
CG
2148/*
2149 * This device has no shutdown method - fully functioning local APICs
2150 * are needed on every CPU up until machine_halt/restart/poweroff.
2151 */
2152
0e078e2f
TG
2153static struct sysdev_class lapic_sysclass = {
2154 .name = "lapic",
2155 .resume = lapic_resume,
2156 .suspend = lapic_suspend,
2157};
b8ce3359 2158
0e078e2f 2159static struct sys_device device_lapic = {
e83a5fdc
HS
2160 .id = 0,
2161 .cls = &lapic_sysclass,
0e078e2f 2162};
b8ce3359 2163
0e078e2f
TG
2164static void __cpuinit apic_pm_activate(void)
2165{
2166 apic_pm_state.active = 1;
1da177e4
LT
2167}
2168
0e078e2f 2169static int __init init_lapic_sysfs(void)
1da177e4 2170{
0e078e2f 2171 int error;
e83a5fdc 2172
0e078e2f
TG
2173 if (!cpu_has_apic)
2174 return 0;
2175 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 2176
0e078e2f
TG
2177 error = sysdev_class_register(&lapic_sysclass);
2178 if (!error)
2179 error = sysdev_register(&device_lapic);
2180 return error;
1da177e4 2181}
b24696bc
FY
2182
2183/* local apic needs to resume before other devices access its registers. */
2184core_initcall(init_lapic_sysfs);
0e078e2f
TG
2185
2186#else /* CONFIG_PM */
2187
2188static void apic_pm_activate(void) { }
2189
2190#endif /* CONFIG_PM */
1da177e4 2191
f28c0ae2 2192#ifdef CONFIG_X86_64
e0e42142
YL
2193
2194static int __cpuinit apic_cluster_num(void)
1da177e4
LT
2195{
2196 int i, clusters, zeros;
2197 unsigned id;
322850af 2198 u16 *bios_cpu_apicid;
1da177e4
LT
2199 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2200
23ca4bba 2201 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2202 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2203
168ef543 2204 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2205 /* are we being called early in kernel startup? */
693e3c56
MT
2206 if (bios_cpu_apicid) {
2207 id = bios_cpu_apicid[i];
e423e33e 2208 } else if (i < nr_cpu_ids) {
e8c10ef9 2209 if (cpu_present(i))
2210 id = per_cpu(x86_bios_cpu_apicid, i);
2211 else
2212 continue;
e423e33e 2213 } else
e8c10ef9 2214 break;
2215
1da177e4
LT
2216 if (id != BAD_APICID)
2217 __set_bit(APIC_CLUSTERID(id), clustermap);
2218 }
2219
2220 /* Problem: Partially populated chassis may not have CPUs in some of
2221 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2222 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2223 * Since clusters are allocated sequentially, count zeros only if
2224 * they are bounded by ones.
1da177e4
LT
2225 */
2226 clusters = 0;
2227 zeros = 0;
2228 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2229 if (test_bit(i, clustermap)) {
2230 clusters += 1 + zeros;
2231 zeros = 0;
2232 } else
2233 ++zeros;
2234 }
2235
e0e42142
YL
2236 return clusters;
2237}
2238
2239static int __cpuinitdata multi_checked;
2240static int __cpuinitdata multi;
2241
2242static int __cpuinit set_multi(const struct dmi_system_id *d)
2243{
2244 if (multi)
2245 return 0;
6f0aced6 2246 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2247 multi = 1;
2248 return 0;
2249}
2250
2251static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2252 {
2253 .callback = set_multi,
2254 .ident = "IBM System Summit2",
2255 .matches = {
2256 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2257 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2258 },
2259 },
2260 {}
2261};
2262
2263static void __cpuinit dmi_check_multi(void)
2264{
2265 if (multi_checked)
2266 return;
2267
2268 dmi_check_system(multi_dmi_table);
2269 multi_checked = 1;
2270}
2271
2272/*
2273 * apic_is_clustered_box() -- Check if we can expect good TSC
2274 *
2275 * Thus far, the major user of this is IBM's Summit2 series:
2276 * Clustered boxes may have unsynced TSC problems if they are
2277 * multi-chassis.
2278 * Use DMI to check them
2279 */
2280__cpuinit int apic_is_clustered_box(void)
2281{
2282 dmi_check_multi();
2283 if (multi)
1cb68487
RT
2284 return 1;
2285
e0e42142
YL
2286 if (!is_vsmp_box())
2287 return 0;
2288
1da177e4 2289 /*
e0e42142
YL
2290 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2291 * not guaranteed to be synced between boards
1da177e4 2292 */
e0e42142
YL
2293 if (apic_cluster_num() > 1)
2294 return 1;
2295
2296 return 0;
1da177e4 2297}
f28c0ae2 2298#endif
1da177e4
LT
2299
2300/*
0e078e2f 2301 * APIC command line parameters
1da177e4 2302 */
789fa735 2303static int __init setup_disableapic(char *arg)
6935d1f9 2304{
1da177e4 2305 disable_apic = 1;
9175fc06 2306 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2307 return 0;
2308}
2309early_param("disableapic", setup_disableapic);
1da177e4 2310
2c8c0e6b 2311/* same as disableapic, for compatibility */
789fa735 2312static int __init setup_nolapic(char *arg)
6935d1f9 2313{
789fa735 2314 return setup_disableapic(arg);
6935d1f9 2315}
2c8c0e6b 2316early_param("nolapic", setup_nolapic);
1da177e4 2317
2e7c2838
LT
2318static int __init parse_lapic_timer_c2_ok(char *arg)
2319{
2320 local_apic_timer_c2_ok = 1;
2321 return 0;
2322}
2323early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2324
36fef094 2325static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2326{
1da177e4 2327 disable_apic_timer = 1;
36fef094 2328 return 0;
6935d1f9 2329}
36fef094
CG
2330early_param("noapictimer", parse_disable_apic_timer);
2331
2332static int __init parse_nolapic_timer(char *arg)
2333{
2334 disable_apic_timer = 1;
2335 return 0;
6935d1f9 2336}
36fef094 2337early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2338
79af9bec
CG
2339static int __init apic_set_verbosity(char *arg)
2340{
2341 if (!arg) {
2342#ifdef CONFIG_X86_64
2343 skip_ioapic_setup = 0;
79af9bec
CG
2344 return 0;
2345#endif
2346 return -EINVAL;
2347 }
2348
2349 if (strcmp("debug", arg) == 0)
2350 apic_verbosity = APIC_DEBUG;
2351 else if (strcmp("verbose", arg) == 0)
2352 apic_verbosity = APIC_VERBOSE;
2353 else {
ba21ebb6 2354 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2355 " use apic=verbose or apic=debug\n", arg);
2356 return -EINVAL;
2357 }
2358
2359 return 0;
2360}
2361early_param("apic", apic_set_verbosity);
2362
1e934dda
YL
2363static int __init lapic_insert_resource(void)
2364{
2365 if (!apic_phys)
2366 return -1;
2367
2368 /* Put local APIC into the resource map. */
2369 lapic_resource.start = apic_phys;
2370 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2371 insert_resource(&iomem_resource, &lapic_resource);
2372
2373 return 0;
2374}
2375
2376/*
2377 * need call insert after e820_reserve_resources()
2378 * that is using request_resource
2379 */
2380late_initcall(lapic_insert_resource);