]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/include/asm/pci_x86.h
pci: Add a probing code that seeks for an specific bus
[net-next-2.6.git] / arch / x86 / include / asm / pci_x86.h
CommitLineData
1da177e4
LT
1/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
79e453d4 19#define PCI_PROBE_MASK 0x000f
0637a70a 20#define PCI_PROBE_NOEARLY 0x0010
1da177e4 21
1da177e4
LT
22#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
036fff4c 27#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
236e946b 28#define PCI_USE__CRS 0x10000
5f0b2976 29#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
3a27dd1c 30#define PCI_HAS_IO_ECS 0x40000
dc7c65db 31#define PCI_NOASSIGN_ROMS 0x80000
7bc5e3f2 32#define PCI_ROOT_NO_CRS 0x100000
1da177e4
LT
33
34extern unsigned int pci_probe;
120bb424 35extern unsigned long pirq_table_addr;
1da177e4 36
6b4b78fe
MD
37enum pci_bf_sort_state {
38 pci_bf_sort_default,
39 pci_force_nobf,
40 pci_force_bf,
41 pci_dmi_bf,
42};
43
1da177e4
LT
44/* pci-i386.c */
45
46extern unsigned int pcibios_max_latency;
47
48void pcibios_resource_survey(void);
1da177e4
LT
49
50/* pci-pc.c */
51
52extern int pcibios_last_bus;
53extern struct pci_bus *pci_root_bus;
54extern struct pci_ops pci_root_ops;
55
5707b24a
AR
56void pcibios_scan_specific_bus(int busn);
57
1da177e4
LT
58/* pci-irq.c */
59
60struct irq_info {
61 u8 bus, devfn; /* Bus, device and function */
62 struct {
82487711
JSR
63 u8 link; /* IRQ line ID, chipset dependent,
64 0 = not routed */
1da177e4
LT
65 u16 bitmap; /* Available IRQs */
66 } __attribute__((packed)) irq[4];
67 u8 slot; /* Slot number, 0=onboard */
68 u8 rfu;
69} __attribute__((packed));
70
71struct irq_routing_table {
72 u32 signature; /* PIRQ_SIGNATURE should be here */
73 u16 version; /* PIRQ_VERSION */
74 u16 size; /* Table size in bytes */
75 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
82487711
JSR
76 u16 exclusive_irqs; /* IRQs devoted exclusively to
77 PCI usage */
78 u16 rtr_vendor, rtr_device; /* Vendor and device ID of
79 interrupt router */
1da177e4
LT
80 u32 miniport_data; /* Crap */
81 u8 rfu[11];
82487711 82 u8 checksum; /* Modulo 256 checksum must give 0 */
1da177e4
LT
83 struct irq_info slots[0];
84} __attribute__((packed));
85
86extern unsigned int pcibios_irq_mask;
87
1da177e4
LT
88extern spinlock_t pci_config_lock;
89
90extern int (*pcibios_enable_irq)(struct pci_dev *dev);
87bec66b 91extern void (*pcibios_disable_irq)(struct pci_dev *dev);
928cf8c6 92
b6ce068a
MW
93struct pci_raw_ops {
94 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
95 int reg, int len, u32 *val);
96 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
97 int reg, int len, u32 val);
98};
99
100extern struct pci_raw_ops *raw_pci_ops;
101extern struct pci_raw_ops *raw_pci_ext_ops;
102
103extern struct pci_raw_ops pci_direct_conf1;
14d7ca5c 104extern bool port_cf9_safe;
928cf8c6 105
8dd779b1 106/* arch_initcall level */
5e544d61
AK
107extern int pci_direct_probe(void);
108extern void pci_direct_init(int type);
92c05fc1 109extern void pci_pcbios_init(void);
8dd779b1
RR
110extern void __init dmi_check_pciprobe(void);
111extern void __init dmi_check_skip_isa_align(void);
112
113/* some common used subsys_initcalls */
114extern int __init pci_acpi_init(void);
ab3b3793 115extern void __init pcibios_irq_init(void);
8dd779b1 116extern int __init pcibios_init(void);
b72d0db9 117extern int pci_legacy_init(void);
9325a28c 118extern void pcibios_fixup_irqs(void);
5e544d61 119
b7867394
OG
120/* pci-mmconfig.c */
121
56ddf4d3
BH
122/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
123#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
124
d215a9c8 125struct pci_mmcfg_region {
ff097ddd 126 struct list_head list;
56ddf4d3 127 struct resource res;
d215a9c8 128 u64 address;
3f0f5503 129 char __iomem *virt;
d7e6b66f
BH
130 u16 segment;
131 u8 start_bus;
132 u8 end_bus;
56ddf4d3 133 char name[PCI_MMCFG_RESOURCE_NAME_LEN];
d215a9c8
BH
134};
135
429d512e 136extern int __init pci_mmcfg_arch_init(void);
0b64ad71 137extern void __init pci_mmcfg_arch_free(void);
f6e1d8cc 138extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
3320ad99 139
ff097ddd 140extern struct list_head pci_mmcfg_list;
c4bf2f37 141
df5eb1d6
BH
142#define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
143
3320ad99 144/*
145 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
146 * on their northbrige except through the * %eax register. As such, you MUST
147 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
148 * accessor functions.
149 * In fact just use pci_config_*, nothing else please.
150 */
151static inline unsigned char mmio_config_readb(void __iomem *pos)
152{
153 u8 val;
154 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
155 return val;
156}
157
158static inline unsigned short mmio_config_readw(void __iomem *pos)
159{
160 u16 val;
161 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
162 return val;
163}
164
165static inline unsigned int mmio_config_readl(void __iomem *pos)
166{
167 u32 val;
168 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
169 return val;
170}
171
172static inline void mmio_config_writeb(void __iomem *pos, u8 val)
173{
82487711 174 asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 175}
176
177static inline void mmio_config_writew(void __iomem *pos, u16 val)
178{
82487711 179 asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 180}
181
182static inline void mmio_config_writel(void __iomem *pos, u32 val)
183{
82487711 184 asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 185}
b72d0db9
TG
186
187#ifdef CONFIG_PCI
188# ifdef CONFIG_ACPI
189# define x86_default_pci_init pci_acpi_init
190# else
191# define x86_default_pci_init pci_legacy_init
192# endif
ab3b3793 193# define x86_default_pci_init_irq pcibios_irq_init
9325a28c 194# define x86_default_pci_fixup_irqs pcibios_fixup_irqs
b72d0db9
TG
195#else
196# define x86_default_pci_init NULL
ab3b3793 197# define x86_default_pci_init_irq NULL
9325a28c 198# define x86_default_pci_fixup_irqs NULL
b72d0db9 199#endif