]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/include/asm/pci_x86.h
x86/PCI: MMCONFIG: add virtual address to struct pci_mmcfg_region
[net-next-2.6.git] / arch / x86 / include / asm / pci_x86.h
CommitLineData
1da177e4
LT
1/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
79e453d4 19#define PCI_PROBE_MASK 0x000f
0637a70a 20#define PCI_PROBE_NOEARLY 0x0010
1da177e4 21
1da177e4
LT
22#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
036fff4c 27#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
236e946b 28#define PCI_USE__CRS 0x10000
5f0b2976 29#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
3a27dd1c 30#define PCI_HAS_IO_ECS 0x40000
dc7c65db 31#define PCI_NOASSIGN_ROMS 0x80000
1da177e4
LT
32
33extern unsigned int pci_probe;
120bb424 34extern unsigned long pirq_table_addr;
1da177e4 35
6b4b78fe
MD
36enum pci_bf_sort_state {
37 pci_bf_sort_default,
38 pci_force_nobf,
39 pci_force_bf,
40 pci_dmi_bf,
41};
42
1da177e4
LT
43/* pci-i386.c */
44
45extern unsigned int pcibios_max_latency;
46
47void pcibios_resource_survey(void);
1da177e4
LT
48
49/* pci-pc.c */
50
51extern int pcibios_last_bus;
52extern struct pci_bus *pci_root_bus;
53extern struct pci_ops pci_root_ops;
54
55/* pci-irq.c */
56
57struct irq_info {
58 u8 bus, devfn; /* Bus, device and function */
59 struct {
82487711
JSR
60 u8 link; /* IRQ line ID, chipset dependent,
61 0 = not routed */
1da177e4
LT
62 u16 bitmap; /* Available IRQs */
63 } __attribute__((packed)) irq[4];
64 u8 slot; /* Slot number, 0=onboard */
65 u8 rfu;
66} __attribute__((packed));
67
68struct irq_routing_table {
69 u32 signature; /* PIRQ_SIGNATURE should be here */
70 u16 version; /* PIRQ_VERSION */
71 u16 size; /* Table size in bytes */
72 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
82487711
JSR
73 u16 exclusive_irqs; /* IRQs devoted exclusively to
74 PCI usage */
75 u16 rtr_vendor, rtr_device; /* Vendor and device ID of
76 interrupt router */
1da177e4
LT
77 u32 miniport_data; /* Crap */
78 u8 rfu[11];
82487711 79 u8 checksum; /* Modulo 256 checksum must give 0 */
1da177e4
LT
80 struct irq_info slots[0];
81} __attribute__((packed));
82
83extern unsigned int pcibios_irq_mask;
84
85extern int pcibios_scanned;
86extern spinlock_t pci_config_lock;
87
88extern int (*pcibios_enable_irq)(struct pci_dev *dev);
87bec66b 89extern void (*pcibios_disable_irq)(struct pci_dev *dev);
928cf8c6 90
b6ce068a
MW
91struct pci_raw_ops {
92 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
93 int reg, int len, u32 *val);
94 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
95 int reg, int len, u32 val);
96};
97
98extern struct pci_raw_ops *raw_pci_ops;
99extern struct pci_raw_ops *raw_pci_ext_ops;
100
101extern struct pci_raw_ops pci_direct_conf1;
14d7ca5c 102extern bool port_cf9_safe;
928cf8c6 103
8dd779b1 104/* arch_initcall level */
5e544d61
AK
105extern int pci_direct_probe(void);
106extern void pci_direct_init(int type);
92c05fc1 107extern void pci_pcbios_init(void);
2bdd1b03 108extern int pci_olpc_init(void);
8dd779b1
RR
109extern void __init dmi_check_pciprobe(void);
110extern void __init dmi_check_skip_isa_align(void);
111
112/* some common used subsys_initcalls */
113extern int __init pci_acpi_init(void);
114extern int __init pcibios_irq_init(void);
3cabf37f 115extern int __init pci_visws_init(void);
e27cf3a2 116extern int __init pci_numaq_init(void);
8dd779b1 117extern int __init pcibios_init(void);
5e544d61 118
b7867394
OG
119/* pci-mmconfig.c */
120
56ddf4d3
BH
121/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
122#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
123
d215a9c8 124struct pci_mmcfg_region {
56ddf4d3 125 struct resource res;
d215a9c8 126 u64 address;
3f0f5503 127 char __iomem *virt;
d7e6b66f
BH
128 u16 segment;
129 u8 start_bus;
130 u8 end_bus;
56ddf4d3 131 char name[PCI_MMCFG_RESOURCE_NAME_LEN];
d215a9c8
BH
132};
133
429d512e 134extern int __init pci_mmcfg_arch_init(void);
0b64ad71 135extern void __init pci_mmcfg_arch_free(void);
3320ad99 136
d215a9c8 137extern struct pci_mmcfg_region *pci_mmcfg_config;
c4bf2f37
LB
138extern int pci_mmcfg_config_num;
139
df5eb1d6
BH
140#define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
141
3320ad99 142/*
143 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
144 * on their northbrige except through the * %eax register. As such, you MUST
145 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
146 * accessor functions.
147 * In fact just use pci_config_*, nothing else please.
148 */
149static inline unsigned char mmio_config_readb(void __iomem *pos)
150{
151 u8 val;
152 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
153 return val;
154}
155
156static inline unsigned short mmio_config_readw(void __iomem *pos)
157{
158 u16 val;
159 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
160 return val;
161}
162
163static inline unsigned int mmio_config_readl(void __iomem *pos)
164{
165 u32 val;
166 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
167 return val;
168}
169
170static inline void mmio_config_writeb(void __iomem *pos, u8 val)
171{
82487711 172 asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 173}
174
175static inline void mmio_config_writew(void __iomem *pos, u16 val)
176{
82487711 177 asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 178}
179
180static inline void mmio_config_writel(void __iomem *pos, u32 val)
181{
82487711 182 asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
3320ad99 183}