]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/include/asm/i387.h
x86, xsave: Separate fpu and xsave initialization
[net-next-2.6.git] / arch / x86 / include / asm / i387.h
CommitLineData
1eeaed76
RM
1/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
1965aae3
PA
10#ifndef _ASM_X86_I387_H
11#define _ASM_X86_I387_H
1eeaed76 12
3b0d6596
HX
13#ifndef __ASSEMBLY__
14
1eeaed76
RM
15#include <linux/sched.h>
16#include <linux/kernel_stat.h>
17#include <linux/regset.h>
e4914012 18#include <linux/hardirq.h>
86603283 19#include <linux/slab.h>
92c37fa3 20#include <asm/asm.h>
c9775b4c 21#include <asm/cpufeature.h>
1eeaed76
RM
22#include <asm/processor.h>
23#include <asm/sigcontext.h>
24#include <asm/user.h>
25#include <asm/uaccess.h>
dc1e35c6 26#include <asm/xsave.h>
1eeaed76 27
3c1c7f10 28extern unsigned int sig_xstate_size;
1eeaed76 29extern void fpu_init(void);
1eeaed76 30extern void mxcsr_feature_mask_init(void);
aa283f49 31extern int init_fpu(struct task_struct *child);
1eeaed76 32extern asmlinkage void math_state_restore(void);
e6e9cac8 33extern void __math_state_restore(void);
36454936 34extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
1eeaed76
RM
35
36extern user_regset_active_fn fpregs_active, xfpregs_active;
5b3efd50
SS
37extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
38 xstateregs_get;
39extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
40 xstateregs_set;
41
42/*
43 * xstateregs_active == fpregs_active. Please refer to the comment
44 * at the definition of fpregs_active.
45 */
46#define xstateregs_active fpregs_active
1eeaed76 47
c37b5efe 48extern struct _fpx_sw_bytes fx_sw_reserved;
1eeaed76 49#ifdef CONFIG_IA32_EMULATION
3c1c7f10 50extern unsigned int sig_xstate_ia32_size;
c37b5efe 51extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
1eeaed76 52struct _fpstate_ia32;
ab513701
SS
53struct _xstate_ia32;
54extern int save_i387_xstate_ia32(void __user *buf);
55extern int restore_i387_xstate_ia32(void __user *buf);
1eeaed76
RM
56#endif
57
b359e8a4
SS
58#define X87_FSW_ES (1 << 7) /* Exception Summary */
59
29104e10
SS
60static __always_inline __pure bool use_xsaveopt(void)
61{
6bad06b7 62 return static_cpu_has(X86_FEATURE_XSAVEOPT);
29104e10
SS
63}
64
c9775b4c 65static __always_inline __pure bool use_xsave(void)
c9ad4882 66{
c9775b4c 67 return static_cpu_has(X86_FEATURE_XSAVE);
c9ad4882
AK
68}
69
29104e10
SS
70extern void __sanitize_i387_state(struct task_struct *);
71
72static inline void sanitize_i387_state(struct task_struct *tsk)
73{
74 if (!use_xsaveopt())
75 return;
76 __sanitize_i387_state(tsk);
77}
78
1eeaed76
RM
79#ifdef CONFIG_X86_64
80
81/* Ignore delayed exceptions from user space */
82static inline void tolerant_fwait(void)
83{
84 asm volatile("1: fwait\n"
85 "2:\n"
affe6637 86 _ASM_EXTABLE(1b, 2b));
1eeaed76
RM
87}
88
b359e8a4 89static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
1eeaed76
RM
90{
91 int err;
92
93 asm volatile("1: rex64/fxrstor (%[fx])\n\t"
94 "2:\n"
95 ".section .fixup,\"ax\"\n"
96 "3: movl $-1,%[err]\n"
97 " jmp 2b\n"
98 ".previous\n"
affe6637 99 _ASM_EXTABLE(1b, 3b)
1eeaed76 100 : [err] "=r" (err)
4ecf4584 101#if 0 /* See comment in fxsave() below. */
1eeaed76
RM
102 : [fx] "r" (fx), "m" (*fx), "0" (0));
103#else
104 : [fx] "cdaSDb" (fx), "m" (*fx), "0" (0));
105#endif
1eeaed76
RM
106 return err;
107}
108
1eeaed76
RM
109/* AMD CPUs don't save/restore FDP/FIP/FOP unless an exception
110 is pending. Clear the x87 state here by setting it to fixed
111 values. The kernel data segment can be sometimes 0 and sometimes
112 new user value. Both should be ok.
113 Use the PDA as safe address because it should be already in L1. */
86603283 114static inline void fpu_clear(struct fpu *fpu)
1eeaed76 115{
86603283
AK
116 struct xsave_struct *xstate = &fpu->state->xsave;
117 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
b359e8a4
SS
118
119 /*
120 * xsave header may indicate the init state of the FP.
121 */
c9ad4882 122 if (use_xsave() &&
b359e8a4
SS
123 !(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
124 return;
125
1eeaed76 126 if (unlikely(fx->swd & X87_FSW_ES))
affe6637 127 asm volatile("fnclex");
1eeaed76 128 alternative_input(ASM_NOP8 ASM_NOP2,
affe6637
JP
129 " emms\n" /* clear stack tags */
130 " fildl %%gs:0", /* load to clear state */
131 X86_FEATURE_FXSAVE_LEAK);
1eeaed76
RM
132}
133
86603283
AK
134static inline void clear_fpu_state(struct task_struct *tsk)
135{
136 fpu_clear(&tsk->thread.fpu);
137}
138
c37b5efe 139static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
1eeaed76
RM
140{
141 int err;
142
143 asm volatile("1: rex64/fxsave (%[fx])\n\t"
144 "2:\n"
145 ".section .fixup,\"ax\"\n"
146 "3: movl $-1,%[err]\n"
147 " jmp 2b\n"
148 ".previous\n"
affe6637 149 _ASM_EXTABLE(1b, 3b)
1eeaed76 150 : [err] "=r" (err), "=m" (*fx)
4ecf4584 151#if 0 /* See comment in fxsave() below. */
1eeaed76
RM
152 : [fx] "r" (fx), "0" (0));
153#else
154 : [fx] "cdaSDb" (fx), "0" (0));
155#endif
affe6637
JP
156 if (unlikely(err) &&
157 __clear_user(fx, sizeof(struct i387_fxsave_struct)))
1eeaed76
RM
158 err = -EFAULT;
159 /* No need to clear here because the caller clears USED_MATH */
160 return err;
161}
162
86603283 163static inline void fpu_fxsave(struct fpu *fpu)
1eeaed76
RM
164{
165 /* Using "rex64; fxsave %0" is broken because, if the memory operand
166 uses any extended registers for addressing, a second REX prefix
167 will be generated (to the assembler, rex64 followed by semicolon
168 is a separate instruction), and hence the 64-bitness is lost. */
169#if 0
170 /* Using "fxsaveq %0" would be the ideal choice, but is only supported
171 starting with gas 2.16. */
172 __asm__ __volatile__("fxsaveq %0"
86603283 173 : "=m" (fpu->state->fxsave));
1eeaed76
RM
174#elif 0
175 /* Using, as a workaround, the properly prefixed form below isn't
176 accepted by any binutils version so far released, complaining that
177 the same type of prefix is used twice if an extended register is
178 needed for addressing (fix submitted to mainline 2005-11-21). */
179 __asm__ __volatile__("rex64/fxsave %0"
86603283 180 : "=m" (fpu->state->fxsave));
1eeaed76
RM
181#else
182 /* This, however, we can work around by forcing the compiler to select
183 an addressing mode that doesn't require extended registers. */
61c4628b 184 __asm__ __volatile__("rex64/fxsave (%1)"
86603283
AK
185 : "=m" (fpu->state->fxsave)
186 : "cdaSDb" (&fpu->state->fxsave));
1eeaed76 187#endif
b359e8a4
SS
188}
189
86603283 190static inline void fpu_save_init(struct fpu *fpu)
b359e8a4 191{
c9ad4882 192 if (use_xsave())
86603283 193 fpu_xsave(fpu);
b359e8a4 194 else
86603283 195 fpu_fxsave(fpu);
b359e8a4 196
86603283
AK
197 fpu_clear(fpu);
198}
199
200static inline void __save_init_fpu(struct task_struct *tsk)
201{
202 fpu_save_init(&tsk->thread.fpu);
1eeaed76
RM
203 task_thread_info(tsk)->status &= ~TS_USEDFPU;
204}
205
1eeaed76
RM
206#else /* CONFIG_X86_32 */
207
ab9e1858 208#ifdef CONFIG_MATH_EMULATION
86603283 209extern void finit_soft_fpu(struct i387_soft_struct *soft);
ab9e1858 210#else
86603283 211static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
ab9e1858 212#endif
e8a496ac 213
1eeaed76
RM
214static inline void tolerant_fwait(void)
215{
216 asm volatile("fnclex ; fwait");
217}
218
34ba476a
JS
219/* perform fxrstor iff the processor has extended states, otherwise frstor */
220static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
1eeaed76
RM
221{
222 /*
223 * The "nop" is needed to make the instructions the same
224 * length.
225 */
226 alternative_input(
227 "nop ; frstor %1",
228 "fxrstor %1",
229 X86_FEATURE_FXSR,
34ba476a
JS
230 "m" (*fx));
231
fcb2ac5b 232 return 0;
1eeaed76
RM
233}
234
235/* We need a safe address that is cheap to find and that is already
236 in L1 during context switch. The best choices are unfortunately
237 different for UP and SMP */
238#ifdef CONFIG_SMP
239#define safe_address (__per_cpu_offset[0])
240#else
241#define safe_address (kstat_cpu(0).cpustat.user)
242#endif
243
244/*
245 * These must be called with preempt disabled
246 */
86603283 247static inline void fpu_save_init(struct fpu *fpu)
1eeaed76 248{
c9ad4882 249 if (use_xsave()) {
86603283
AK
250 struct xsave_struct *xstate = &fpu->state->xsave;
251 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
b359e8a4 252
86603283 253 fpu_xsave(fpu);
b359e8a4
SS
254
255 /*
256 * xsave header may indicate the init state of the FP.
257 */
258 if (!(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
259 goto end;
260
261 if (unlikely(fx->swd & X87_FSW_ES))
262 asm volatile("fnclex");
263
264 /*
265 * we can do a simple return here or be paranoid :)
266 */
267 goto clear_state;
268 }
269
1eeaed76
RM
270 /* Use more nops than strictly needed in case the compiler
271 varies code */
272 alternative_input(
273 "fnsave %[fx] ;fwait;" GENERIC_NOP8 GENERIC_NOP4,
274 "fxsave %[fx]\n"
275 "bt $7,%[fsw] ; jnc 1f ; fnclex\n1:",
276 X86_FEATURE_FXSR,
86603283
AK
277 [fx] "m" (fpu->state->fxsave),
278 [fsw] "m" (fpu->state->fxsave.swd) : "memory");
b359e8a4 279clear_state:
1eeaed76
RM
280 /* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
281 is pending. Clear the x87 state here by setting it to fixed
282 values. safe_address is a random variable that should be in L1 */
283 alternative_input(
284 GENERIC_NOP8 GENERIC_NOP2,
285 "emms\n\t" /* clear stack tags */
286 "fildl %[addr]", /* set F?P to defined value */
287 X86_FEATURE_FXSAVE_LEAK,
288 [addr] "m" (safe_address));
b359e8a4 289end:
86603283
AK
290 ;
291}
292
293static inline void __save_init_fpu(struct task_struct *tsk)
294{
295 fpu_save_init(&tsk->thread.fpu);
1eeaed76
RM
296 task_thread_info(tsk)->status &= ~TS_USEDFPU;
297}
298
86603283 299
ab513701
SS
300#endif /* CONFIG_X86_64 */
301
86603283
AK
302static inline int fpu_fxrstor_checking(struct fpu *fpu)
303{
304 return fxrstor_checking(&fpu->state->fxsave);
305}
306
307static inline int fpu_restore_checking(struct fpu *fpu)
34ba476a 308{
c9ad4882 309 if (use_xsave())
86603283 310 return fpu_xrstor_checking(fpu);
34ba476a 311 else
86603283
AK
312 return fpu_fxrstor_checking(fpu);
313}
314
315static inline int restore_fpu_checking(struct task_struct *tsk)
316{
317 return fpu_restore_checking(&tsk->thread.fpu);
34ba476a
JS
318}
319
1eeaed76
RM
320/*
321 * Signal frame handlers...
322 */
ab513701
SS
323extern int save_i387_xstate(void __user *buf);
324extern int restore_i387_xstate(void __user *buf);
1eeaed76
RM
325
326static inline void __unlazy_fpu(struct task_struct *tsk)
327{
328 if (task_thread_info(tsk)->status & TS_USEDFPU) {
329 __save_init_fpu(tsk);
330 stts();
331 } else
332 tsk->fpu_counter = 0;
333}
334
335static inline void __clear_fpu(struct task_struct *tsk)
336{
337 if (task_thread_info(tsk)->status & TS_USEDFPU) {
338 tolerant_fwait();
339 task_thread_info(tsk)->status &= ~TS_USEDFPU;
340 stts();
341 }
342}
343
344static inline void kernel_fpu_begin(void)
345{
346 struct thread_info *me = current_thread_info();
347 preempt_disable();
348 if (me->status & TS_USEDFPU)
349 __save_init_fpu(me->task);
350 else
351 clts();
352}
353
354static inline void kernel_fpu_end(void)
355{
356 stts();
357 preempt_enable();
358}
359
ae4b688d
HY
360static inline bool irq_fpu_usable(void)
361{
362 struct pt_regs *regs;
363
364 return !in_interrupt() || !(regs = get_irq_regs()) || \
365 user_mode(regs) || (read_cr0() & X86_CR0_TS);
366}
367
e4914012
SS
368/*
369 * Some instructions like VIA's padlock instructions generate a spurious
370 * DNA fault but don't modify SSE registers. And these instructions
0b8c3d5a
CE
371 * get used from interrupt context as well. To prevent these kernel instructions
372 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
e4914012
SS
373 * should use them only in the context of irq_ts_save/restore()
374 */
375static inline int irq_ts_save(void)
376{
377 /*
0b8c3d5a
CE
378 * If in process context and not atomic, we can take a spurious DNA fault.
379 * Otherwise, doing clts() in process context requires disabling preemption
380 * or some heavy lifting like kernel_fpu_begin()
e4914012 381 */
0b8c3d5a 382 if (!in_atomic())
e4914012
SS
383 return 0;
384
385 if (read_cr0() & X86_CR0_TS) {
386 clts();
387 return 1;
388 }
389
390 return 0;
391}
392
393static inline void irq_ts_restore(int TS_state)
394{
395 if (TS_state)
396 stts();
397}
398
1eeaed76
RM
399#ifdef CONFIG_X86_64
400
401static inline void save_init_fpu(struct task_struct *tsk)
402{
403 __save_init_fpu(tsk);
404 stts();
405}
406
407#define unlazy_fpu __unlazy_fpu
408#define clear_fpu __clear_fpu
409
410#else /* CONFIG_X86_32 */
411
412/*
413 * These disable preemption on their own and are safe
414 */
415static inline void save_init_fpu(struct task_struct *tsk)
416{
417 preempt_disable();
418 __save_init_fpu(tsk);
419 stts();
420 preempt_enable();
421}
422
423static inline void unlazy_fpu(struct task_struct *tsk)
424{
425 preempt_disable();
426 __unlazy_fpu(tsk);
427 preempt_enable();
428}
429
430static inline void clear_fpu(struct task_struct *tsk)
431{
432 preempt_disable();
433 __clear_fpu(tsk);
434 preempt_enable();
435}
436
437#endif /* CONFIG_X86_64 */
438
1eeaed76
RM
439/*
440 * i387 state interaction
441 */
442static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
443{
444 if (cpu_has_fxsr) {
86603283 445 return tsk->thread.fpu.state->fxsave.cwd;
1eeaed76 446 } else {
86603283 447 return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
1eeaed76
RM
448 }
449}
450
451static inline unsigned short get_fpu_swd(struct task_struct *tsk)
452{
453 if (cpu_has_fxsr) {
86603283 454 return tsk->thread.fpu.state->fxsave.swd;
1eeaed76 455 } else {
86603283 456 return (unsigned short)tsk->thread.fpu.state->fsave.swd;
1eeaed76
RM
457 }
458}
459
460static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
461{
462 if (cpu_has_xmm) {
86603283 463 return tsk->thread.fpu.state->fxsave.mxcsr;
1eeaed76
RM
464 } else {
465 return MXCSR_DEFAULT;
466 }
467}
468
86603283
AK
469static bool fpu_allocated(struct fpu *fpu)
470{
471 return fpu->state != NULL;
472}
473
474static inline int fpu_alloc(struct fpu *fpu)
475{
476 if (fpu_allocated(fpu))
477 return 0;
478 fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
479 if (!fpu->state)
480 return -ENOMEM;
481 WARN_ON((unsigned long)fpu->state & 15);
482 return 0;
483}
484
485static inline void fpu_free(struct fpu *fpu)
486{
487 if (fpu->state) {
488 kmem_cache_free(task_xstate_cachep, fpu->state);
489 fpu->state = NULL;
490 }
491}
492
493static inline void fpu_copy(struct fpu *dst, struct fpu *src)
494{
495 memcpy(dst->state, src->state, xstate_size);
496}
497
3b0d6596
HX
498#endif /* __ASSEMBLY__ */
499
500#define PSHUFB_XMM5_XMM0 .byte 0x66, 0x0f, 0x38, 0x00, 0xc5
501#define PSHUFB_XMM5_XMM6 .byte 0x66, 0x0f, 0x38, 0x00, 0xf5
502
1965aae3 503#endif /* _ASM_X86_I387_H */