]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/sparc/kernel/irq_64.c
genirq: Convert irq_desc.lock to raw_spinlock
[net-next-2.6.git] / arch / sparc / kernel / irq_64.c
CommitLineData
4a907dec 1/* irq.c: UltraSparc IRQ handling/init/registry.
1da177e4 2 *
227c3311 3 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
6 */
7
1da177e4
LT
8#include <linux/module.h>
9#include <linux/sched.h>
9843099f 10#include <linux/linkage.h>
1da177e4
LT
11#include <linux/ptrace.h>
12#include <linux/errno.h>
13#include <linux/kernel_stat.h>
14#include <linux/signal.h>
15#include <linux/mm.h>
16#include <linux/interrupt.h>
17#include <linux/slab.h>
18#include <linux/random.h>
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/proc_fs.h>
22#include <linux/seq_file.h>
e18e2a00 23#include <linux/irq.h>
1da177e4
LT
24
25#include <asm/ptrace.h>
26#include <asm/processor.h>
27#include <asm/atomic.h>
28#include <asm/system.h>
29#include <asm/irq.h>
2e457ef6 30#include <asm/io.h>
1da177e4
LT
31#include <asm/iommu.h>
32#include <asm/upa.h>
33#include <asm/oplib.h>
25c7581b 34#include <asm/prom.h>
1da177e4
LT
35#include <asm/timer.h>
36#include <asm/smp.h>
37#include <asm/starfire.h>
38#include <asm/uaccess.h>
39#include <asm/cache.h>
40#include <asm/cpudata.h>
63b61452 41#include <asm/auxio.h>
92704a1c 42#include <asm/head.h>
4a907dec 43#include <asm/hypervisor.h>
42d5f99b 44#include <asm/cacheflush.h>
1da177e4 45
d91aa123 46#include "entry.h"
280ff974 47#include "cpumap.h"
e18e2a00
DM
48
49#define NUM_IVECS (IMAP_INR + 1)
d91aa123 50
10397e40 51struct ino_bucket *ivector_table;
eb2d8d60 52unsigned long ivector_table_pa;
1da177e4 53
42d5f99b
DM
54/* On several sun4u processors, it is illegal to mix bypass and
55 * non-bypass accesses. Therefore we access all INO buckets
56 * using bypass accesses only.
57 */
58static unsigned long bucket_get_chain_pa(unsigned long bucket_pa)
59{
60 unsigned long ret;
61
62 __asm__ __volatile__("ldxa [%1] %2, %0"
63 : "=&r" (ret)
64 : "r" (bucket_pa +
65 offsetof(struct ino_bucket,
66 __irq_chain_pa)),
67 "i" (ASI_PHYS_USE_EC));
68
69 return ret;
70}
71
72static void bucket_clear_chain_pa(unsigned long bucket_pa)
73{
74 __asm__ __volatile__("stxa %%g0, [%0] %1"
75 : /* no outputs */
76 : "r" (bucket_pa +
77 offsetof(struct ino_bucket,
78 __irq_chain_pa)),
79 "i" (ASI_PHYS_USE_EC));
80}
81
82static unsigned int bucket_get_virt_irq(unsigned long bucket_pa)
83{
84 unsigned int ret;
85
86 __asm__ __volatile__("lduwa [%1] %2, %0"
87 : "=&r" (ret)
88 : "r" (bucket_pa +
89 offsetof(struct ino_bucket,
90 __virt_irq)),
91 "i" (ASI_PHYS_USE_EC));
92
93 return ret;
94}
95
96static void bucket_set_virt_irq(unsigned long bucket_pa,
97 unsigned int virt_irq)
98{
99 __asm__ __volatile__("stwa %0, [%1] %2"
100 : /* no outputs */
101 : "r" (virt_irq),
102 "r" (bucket_pa +
103 offsetof(struct ino_bucket,
104 __virt_irq)),
105 "i" (ASI_PHYS_USE_EC));
106}
107
eb2d8d60 108#define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
1da177e4 109
93b3238e 110static struct {
93b3238e
DM
111 unsigned int dev_handle;
112 unsigned int dev_ino;
256c1df3 113 unsigned int in_use;
45b3f4cc 114} virt_irq_table[NR_IRQS];
759f89e0 115static DEFINE_SPINLOCK(virt_irq_alloc_lock);
8047e247 116
256c1df3 117unsigned char virt_irq_alloc(unsigned int dev_handle,
bb74b734 118 unsigned int dev_ino)
8047e247 119{
759f89e0 120 unsigned long flags;
8047e247
DM
121 unsigned char ent;
122
123 BUILD_BUG_ON(NR_IRQS >= 256);
124
759f89e0
DM
125 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
126
35a17eb6 127 for (ent = 1; ent < NR_IRQS; ent++) {
45b3f4cc 128 if (!virt_irq_table[ent].in_use)
35a17eb6
DM
129 break;
130 }
8047e247
DM
131 if (ent >= NR_IRQS) {
132 printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
759f89e0
DM
133 ent = 0;
134 } else {
45b3f4cc
DM
135 virt_irq_table[ent].dev_handle = dev_handle;
136 virt_irq_table[ent].dev_ino = dev_ino;
137 virt_irq_table[ent].in_use = 1;
8047e247
DM
138 }
139
759f89e0 140 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247
DM
141
142 return ent;
143}
144
5746c99d 145#ifdef CONFIG_PCI_MSI
759f89e0 146void virt_irq_free(unsigned int virt_irq)
8047e247 147{
759f89e0 148 unsigned long flags;
8047e247 149
35a17eb6
DM
150 if (virt_irq >= NR_IRQS)
151 return;
152
759f89e0
DM
153 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
154
45b3f4cc 155 virt_irq_table[virt_irq].in_use = 0;
35a17eb6 156
759f89e0 157 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247 158}
5746c99d 159#endif
8047e247 160
1da177e4 161/*
e18e2a00 162 * /proc/interrupts printing:
1da177e4 163 */
1da177e4
LT
164
165int show_interrupts(struct seq_file *p, void *v)
166{
e18e2a00
DM
167 int i = *(loff_t *) v, j;
168 struct irqaction * action;
1da177e4 169 unsigned long flags;
1da177e4 170
e18e2a00
DM
171 if (i == 0) {
172 seq_printf(p, " ");
173 for_each_online_cpu(j)
174 seq_printf(p, "CPU%d ",j);
175 seq_putc(p, '\n');
176 }
177
178 if (i < NR_IRQS) {
239007b8 179 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
e18e2a00
DM
180 action = irq_desc[i].action;
181 if (!action)
182 goto skip;
183 seq_printf(p, "%3d: ",i);
1da177e4
LT
184#ifndef CONFIG_SMP
185 seq_printf(p, "%10u ", kstat_irqs(i));
186#else
e18e2a00 187 for_each_online_cpu(j)
e81838d2 188 seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
1da177e4 189#endif
89a7183d 190 seq_printf(p, " %9s", irq_desc[i].chip->name);
e18e2a00
DM
191 seq_printf(p, " %s", action->name);
192
193 for (action=action->next; action; action = action->next)
37cdcd9e 194 seq_printf(p, ", %s", action->name);
e18e2a00 195
1da177e4 196 seq_putc(p, '\n');
e18e2a00 197skip:
239007b8 198 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
e5553a6d
DM
199 } else if (i == NR_IRQS) {
200 seq_printf(p, "NMI: ");
201 for_each_online_cpu(j)
202 seq_printf(p, "%10u ", cpu_data(j).__nmi_count);
203 seq_printf(p, " Non-maskable interrupts\n");
1da177e4 204 }
1da177e4
LT
205 return 0;
206}
207
ebd8c56c
DM
208static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
209{
210 unsigned int tid;
211
212 if (this_is_starfire) {
213 tid = starfire_translate(imap, cpuid);
214 tid <<= IMAP_TID_SHIFT;
215 tid &= IMAP_TID_UPA;
216 } else {
217 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
218 unsigned long ver;
219
220 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
221 if ((ver >> 32UL) == __JALAPENO_ID ||
222 (ver >> 32UL) == __SERRANO_ID) {
223 tid = cpuid << IMAP_TID_SHIFT;
224 tid &= IMAP_TID_JBUS;
225 } else {
226 unsigned int a = cpuid & 0x1f;
227 unsigned int n = (cpuid >> 5) & 0x1f;
228
229 tid = ((a << IMAP_AID_SHIFT) |
230 (n << IMAP_NID_SHIFT));
231 tid &= (IMAP_AID_SAFARI |
a419aef8 232 IMAP_NID_SAFARI);
ebd8c56c
DM
233 }
234 } else {
235 tid = cpuid << IMAP_TID_SHIFT;
236 tid &= IMAP_TID_UPA;
237 }
238 }
239
240 return tid;
241}
242
e18e2a00
DM
243struct irq_handler_data {
244 unsigned long iclr;
245 unsigned long imap;
8047e247 246
e18e2a00 247 void (*pre_handler)(unsigned int, void *, void *);
8d57d3ad
DM
248 void *arg1;
249 void *arg2;
e18e2a00 250};
1da177e4 251
e18e2a00
DM
252#ifdef CONFIG_SMP
253static int irq_choose_cpu(unsigned int virt_irq)
088dd1f8 254{
e65e49d0 255 cpumask_t mask;
e18e2a00 256 int cpuid;
088dd1f8 257
e65e49d0 258 cpumask_copy(&mask, irq_desc[virt_irq].affinity);
280ff974
HP
259 if (cpus_equal(mask, cpu_online_map)) {
260 cpuid = map_to_cpu(virt_irq);
e18e2a00
DM
261 } else {
262 cpumask_t tmp;
088dd1f8 263
e18e2a00 264 cpus_and(tmp, cpu_online_map, mask);
280ff974 265 cpuid = cpus_empty(tmp) ? map_to_cpu(virt_irq) : first_cpu(tmp);
1da177e4 266 }
088dd1f8 267
e18e2a00
DM
268 return cpuid;
269}
270#else
271static int irq_choose_cpu(unsigned int virt_irq)
272{
273 return real_hard_smp_processor_id();
1da177e4 274}
e18e2a00 275#endif
1da177e4 276
e18e2a00 277static void sun4u_irq_enable(unsigned int virt_irq)
e3999574 278{
68c92186 279 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
e3999574 280
e18e2a00 281 if (likely(data)) {
861fe906 282 unsigned long cpuid, imap, val;
e18e2a00 283 unsigned int tid;
e3999574 284
e18e2a00
DM
285 cpuid = irq_choose_cpu(virt_irq);
286 imap = data->imap;
e3999574 287
e18e2a00 288 tid = sun4u_compute_tid(imap, cpuid);
e3999574 289
861fe906
DM
290 val = upa_readq(imap);
291 val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
292 IMAP_AID_SAFARI | IMAP_NID_SAFARI);
293 val |= tid | IMAP_VALID;
294 upa_writeq(val, imap);
227c3311 295 upa_writeq(ICLR_IDLE, data->iclr);
e3999574 296 }
e3999574
DM
297}
298
d5dedd45 299static int sun4u_set_affinity(unsigned int virt_irq,
0de26520 300 const struct cpumask *mask)
b53bcb67
DM
301{
302 sun4u_irq_enable(virt_irq);
d5dedd45
YL
303
304 return 0;
b53bcb67
DM
305}
306
d0cac39e
DM
307/* Don't do anything. The desc->status check for IRQ_DISABLED in
308 * handler_irq() will skip the handler call and that will leave the
309 * interrupt in the sent state. The next ->enable() call will hit the
310 * ICLR register to reset the state machine.
311 *
312 * This scheme is necessary, instead of clearing the Valid bit in the
313 * IMAP register, to handle the case of IMAP registers being shared by
314 * multiple INOs (and thus ICLR registers). Since we use a different
315 * virtual IRQ for each shared IMAP instance, the generic code thinks
316 * there is only one user so it prematurely calls ->disable() on
317 * free_irq().
318 *
319 * We have to provide an explicit ->disable() method instead of using
320 * NULL to get the default. The reason is that if the generic code
321 * sees that, it also hooks up a default ->shutdown method which
322 * invokes ->mask() which we do not want. See irq_chip_set_defaults().
323 */
e18e2a00 324static void sun4u_irq_disable(unsigned int virt_irq)
1da177e4 325{
088dd1f8
DM
326}
327
8d57d3ad 328static void sun4u_irq_eoi(unsigned int virt_irq)
088dd1f8 329{
68c92186 330 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
5a606b72
DM
331 struct irq_desc *desc = irq_desc + virt_irq;
332
333 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
334 return;
088dd1f8 335
e18e2a00 336 if (likely(data))
861fe906 337 upa_writeq(ICLR_IDLE, data->iclr);
088dd1f8
DM
338}
339
e18e2a00 340static void sun4v_irq_enable(unsigned int virt_irq)
088dd1f8 341{
45b3f4cc 342 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
343 unsigned long cpuid = irq_choose_cpu(virt_irq);
344 int err;
345
346 err = sun4v_intr_settarget(ino, cpuid);
347 if (err != HV_EOK)
348 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
349 "err(%d)\n", ino, cpuid, err);
350 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
351 if (err != HV_EOK)
352 printk(KERN_ERR "sun4v_intr_setstate(%x): "
353 "err(%d)\n", ino, err);
354 err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
355 if (err != HV_EOK)
356 printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
357 ino, err);
088dd1f8
DM
358}
359
d5dedd45 360static int sun4v_set_affinity(unsigned int virt_irq,
0de26520 361 const struct cpumask *mask)
b53bcb67 362{
45b3f4cc 363 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
364 unsigned long cpuid = irq_choose_cpu(virt_irq);
365 int err;
366
367 err = sun4v_intr_settarget(ino, cpuid);
368 if (err != HV_EOK)
369 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
370 "err(%d)\n", ino, cpuid, err);
d5dedd45
YL
371
372 return 0;
b53bcb67
DM
373}
374
e18e2a00 375static void sun4v_irq_disable(unsigned int virt_irq)
1da177e4 376{
45b3f4cc 377 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300 378 int err;
1da177e4 379
77182300
DM
380 err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
381 if (err != HV_EOK)
382 printk(KERN_ERR "sun4v_intr_setenabled(%x): "
383 "err(%d)\n", ino, err);
e18e2a00 384}
1da177e4 385
8d57d3ad 386static void sun4v_irq_eoi(unsigned int virt_irq)
e18e2a00 387{
45b3f4cc 388 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
5a606b72 389 struct irq_desc *desc = irq_desc + virt_irq;
77182300 390 int err;
5a606b72
DM
391
392 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
393 return;
1da177e4 394
77182300
DM
395 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
396 if (err != HV_EOK)
397 printk(KERN_ERR "sun4v_intr_setstate(%x): "
398 "err(%d)\n", ino, err);
1da177e4
LT
399}
400
4a907dec
DM
401static void sun4v_virq_enable(unsigned int virt_irq)
402{
77182300
DM
403 unsigned long cpuid, dev_handle, dev_ino;
404 int err;
405
406 cpuid = irq_choose_cpu(virt_irq);
407
45b3f4cc
DM
408 dev_handle = virt_irq_table[virt_irq].dev_handle;
409 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
410
411 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
412 if (err != HV_EOK)
413 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
414 "err(%d)\n",
415 dev_handle, dev_ino, cpuid, err);
416 err = sun4v_vintr_set_state(dev_handle, dev_ino,
417 HV_INTR_STATE_IDLE);
418 if (err != HV_EOK)
419 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
420 "HV_INTR_STATE_IDLE): err(%d)\n",
421 dev_handle, dev_ino, err);
422 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
423 HV_INTR_ENABLED);
424 if (err != HV_EOK)
425 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
426 "HV_INTR_ENABLED): err(%d)\n",
427 dev_handle, dev_ino, err);
4a907dec
DM
428}
429
d5dedd45 430static int sun4v_virt_set_affinity(unsigned int virt_irq,
0de26520 431 const struct cpumask *mask)
b53bcb67 432{
77182300
DM
433 unsigned long cpuid, dev_handle, dev_ino;
434 int err;
b53bcb67 435
77182300 436 cpuid = irq_choose_cpu(virt_irq);
b53bcb67 437
45b3f4cc
DM
438 dev_handle = virt_irq_table[virt_irq].dev_handle;
439 dev_ino = virt_irq_table[virt_irq].dev_ino;
b53bcb67 440
77182300
DM
441 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
442 if (err != HV_EOK)
443 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
444 "err(%d)\n",
445 dev_handle, dev_ino, cpuid, err);
d5dedd45
YL
446
447 return 0;
b53bcb67
DM
448}
449
4a907dec
DM
450static void sun4v_virq_disable(unsigned int virt_irq)
451{
77182300
DM
452 unsigned long dev_handle, dev_ino;
453 int err;
454
45b3f4cc
DM
455 dev_handle = virt_irq_table[virt_irq].dev_handle;
456 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
457
458 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
459 HV_INTR_DISABLED);
460 if (err != HV_EOK)
461 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
462 "HV_INTR_DISABLED): err(%d)\n",
463 dev_handle, dev_ino, err);
4a907dec
DM
464}
465
8d57d3ad 466static void sun4v_virq_eoi(unsigned int virt_irq)
4a907dec 467{
5a606b72 468 struct irq_desc *desc = irq_desc + virt_irq;
77182300
DM
469 unsigned long dev_handle, dev_ino;
470 int err;
5a606b72
DM
471
472 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
473 return;
4a907dec 474
45b3f4cc
DM
475 dev_handle = virt_irq_table[virt_irq].dev_handle;
476 dev_ino = virt_irq_table[virt_irq].dev_ino;
4a907dec 477
77182300
DM
478 err = sun4v_vintr_set_state(dev_handle, dev_ino,
479 HV_INTR_STATE_IDLE);
480 if (err != HV_EOK)
481 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
482 "HV_INTR_STATE_IDLE): err(%d)\n",
483 dev_handle, dev_ino, err);
4a907dec
DM
484}
485
729e7d7e 486static struct irq_chip sun4u_irq = {
89a7183d 487 .name = "sun4u",
e18e2a00
DM
488 .enable = sun4u_irq_enable,
489 .disable = sun4u_irq_disable,
8d57d3ad 490 .eoi = sun4u_irq_eoi,
b53bcb67 491 .set_affinity = sun4u_set_affinity,
e18e2a00 492};
088dd1f8 493
729e7d7e 494static struct irq_chip sun4v_irq = {
89a7183d 495 .name = "sun4v",
e18e2a00
DM
496 .enable = sun4v_irq_enable,
497 .disable = sun4v_irq_disable,
8d57d3ad 498 .eoi = sun4v_irq_eoi,
b53bcb67 499 .set_affinity = sun4v_set_affinity,
e18e2a00 500};
1da177e4 501
4a907dec 502static struct irq_chip sun4v_virq = {
89a7183d 503 .name = "vsun4v",
4a907dec
DM
504 .enable = sun4v_virq_enable,
505 .disable = sun4v_virq_disable,
8d57d3ad 506 .eoi = sun4v_virq_eoi,
b53bcb67 507 .set_affinity = sun4v_virt_set_affinity,
4a907dec
DM
508};
509
edde08f2 510static void pre_flow_handler(unsigned int virt_irq,
8d57d3ad
DM
511 struct irq_desc *desc)
512{
513 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
514 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
515
516 data->pre_handler(ino, data->arg1, data->arg2);
517
518 handle_fasteoi_irq(virt_irq, desc);
519}
520
e18e2a00
DM
521void irq_install_pre_handler(int virt_irq,
522 void (*func)(unsigned int, void *, void *),
523 void *arg1, void *arg2)
524{
68c92186 525 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
8d57d3ad 526 struct irq_desc *desc = irq_desc + virt_irq;
088dd1f8 527
e18e2a00 528 data->pre_handler = func;
8d57d3ad
DM
529 data->arg1 = arg1;
530 data->arg2 = arg2;
24ac26d4 531
8d57d3ad 532 desc->handle_irq = pre_flow_handler;
e18e2a00 533}
1da177e4 534
e18e2a00
DM
535unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
536{
537 struct ino_bucket *bucket;
538 struct irq_handler_data *data;
42d5f99b 539 unsigned int virt_irq;
e18e2a00 540 int ino;
1da177e4 541
e18e2a00 542 BUG_ON(tlb_type == hypervisor);
088dd1f8 543
861fe906 544 ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
e18e2a00 545 bucket = &ivector_table[ino];
42d5f99b
DM
546 virt_irq = bucket_get_virt_irq(__pa(bucket));
547 if (!virt_irq) {
256c1df3 548 virt_irq = virt_irq_alloc(0, ino);
42d5f99b 549 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
550 set_irq_chip_and_handler_name(virt_irq,
551 &sun4u_irq,
552 handle_fasteoi_irq,
553 "IVEC");
fd0504c3 554 }
1da177e4 555
42d5f99b 556 data = get_irq_chip_data(virt_irq);
68c92186 557 if (unlikely(data))
e18e2a00 558 goto out;
fd0504c3 559
e18e2a00
DM
560 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
561 if (unlikely(!data)) {
562 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
563 prom_halt();
1da177e4 564 }
42d5f99b 565 set_irq_chip_data(virt_irq, data);
1da177e4 566
e18e2a00
DM
567 data->imap = imap;
568 data->iclr = iclr;
1da177e4 569
e18e2a00 570out:
42d5f99b 571 return virt_irq;
e18e2a00 572}
1da177e4 573
4a907dec
DM
574static unsigned int sun4v_build_common(unsigned long sysino,
575 struct irq_chip *chip)
1da177e4 576{
8047e247 577 struct ino_bucket *bucket;
e18e2a00 578 struct irq_handler_data *data;
42d5f99b 579 unsigned int virt_irq;
8047e247 580
e18e2a00 581 BUG_ON(tlb_type != hypervisor);
1da177e4 582
e18e2a00 583 bucket = &ivector_table[sysino];
42d5f99b
DM
584 virt_irq = bucket_get_virt_irq(__pa(bucket));
585 if (!virt_irq) {
256c1df3 586 virt_irq = virt_irq_alloc(0, sysino);
42d5f99b 587 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
588 set_irq_chip_and_handler_name(virt_irq, chip,
589 handle_fasteoi_irq,
590 "IVEC");
1da177e4 591 }
1da177e4 592
42d5f99b 593 data = get_irq_chip_data(virt_irq);
68c92186 594 if (unlikely(data))
1da177e4 595 goto out;
1da177e4 596
e18e2a00
DM
597 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
598 if (unlikely(!data)) {
599 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
600 prom_halt();
601 }
42d5f99b 602 set_irq_chip_data(virt_irq, data);
1da177e4 603
e18e2a00
DM
604 /* Catch accidental accesses to these things. IMAP/ICLR handling
605 * is done by hypervisor calls on sun4v platforms, not by direct
606 * register accesses.
607 */
608 data->imap = ~0UL;
609 data->iclr = ~0UL;
1da177e4 610
e18e2a00 611out:
42d5f99b 612 return virt_irq;
e18e2a00 613}
1da177e4 614
4a907dec
DM
615unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
616{
617 unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
618
619 return sun4v_build_common(sysino, &sun4v_irq);
620}
621
622unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
623{
b80e6998 624 struct irq_handler_data *data;
b80e6998 625 unsigned long hv_err, cookie;
b7c2a757
DM
626 struct ino_bucket *bucket;
627 struct irq_desc *desc;
42d5f99b 628 unsigned int virt_irq;
b80e6998
DM
629
630 bucket = kzalloc(sizeof(struct ino_bucket), GFP_ATOMIC);
631 if (unlikely(!bucket))
632 return 0;
42d5f99b
DM
633 __flush_dcache_range((unsigned long) bucket,
634 ((unsigned long) bucket +
635 sizeof(struct ino_bucket)));
b80e6998 636
256c1df3 637 virt_irq = virt_irq_alloc(devhandle, devino);
42d5f99b 638 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
639
640 set_irq_chip_and_handler_name(virt_irq, &sun4v_virq,
641 handle_fasteoi_irq,
642 "IVEC");
4a907dec 643
b80e6998
DM
644 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
645 if (unlikely(!data))
646 return 0;
4a907dec 647
b7c2a757
DM
648 /* In order to make the LDC channel startup sequence easier,
649 * especially wrt. locking, we do not let request_irq() enable
650 * the interrupt.
651 */
652 desc = irq_desc + virt_irq;
653 desc->status |= IRQ_NOAUTOEN;
654
42d5f99b 655 set_irq_chip_data(virt_irq, data);
4a907dec 656
b80e6998
DM
657 /* Catch accidental accesses to these things. IMAP/ICLR handling
658 * is done by hypervisor calls on sun4v platforms, not by direct
659 * register accesses.
660 */
661 data->imap = ~0UL;
662 data->iclr = ~0UL;
663
664 cookie = ~__pa(bucket);
665 hv_err = sun4v_vintr_set_cookie(devhandle, devino, cookie);
4a907dec
DM
666 if (hv_err) {
667 prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
668 "err=%lu\n", devhandle, devino, hv_err);
669 prom_halt();
670 }
671
42d5f99b 672 return virt_irq;
4a907dec
DM
673}
674
e18e2a00
DM
675void ack_bad_irq(unsigned int virt_irq)
676{
45b3f4cc 677 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
ab66a50e 678
77182300
DM
679 if (!ino)
680 ino = 0xdeadbeef;
6a76267f 681
e18e2a00
DM
682 printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
683 ino, virt_irq);
1da177e4
LT
684}
685
4f70f7a9
DM
686void *hardirq_stack[NR_CPUS];
687void *softirq_stack[NR_CPUS];
688
689static __attribute__((always_inline)) void *set_hardirq_stack(void)
690{
691 void *orig_sp, *sp = hardirq_stack[smp_processor_id()];
692
693 __asm__ __volatile__("mov %%sp, %0" : "=r" (orig_sp));
694 if (orig_sp < sp ||
695 orig_sp > (sp + THREAD_SIZE)) {
696 sp += THREAD_SIZE - 192 - STACK_BIAS;
697 __asm__ __volatile__("mov %0, %%sp" : : "r" (sp));
698 }
699
700 return orig_sp;
701}
702static __attribute__((always_inline)) void restore_hardirq_stack(void *orig_sp)
703{
704 __asm__ __volatile__("mov %0, %%sp" : : "r" (orig_sp));
705}
706
1da177e4
LT
707void handler_irq(int irq, struct pt_regs *regs)
708{
eb2d8d60 709 unsigned long pstate, bucket_pa;
6d24c8dc 710 struct pt_regs *old_regs;
4f70f7a9 711 void *orig_sp;
1da177e4 712
1da177e4 713 clear_softint(1 << irq);
1da177e4 714
6d24c8dc 715 old_regs = set_irq_regs(regs);
1da177e4 716 irq_enter();
1da177e4 717
a650d383
DM
718 /* Grab an atomic snapshot of the pending IVECs. */
719 __asm__ __volatile__("rdpr %%pstate, %0\n\t"
720 "wrpr %0, %3, %%pstate\n\t"
721 "ldx [%2], %1\n\t"
722 "stx %%g0, [%2]\n\t"
723 "wrpr %0, 0x0, %%pstate\n\t"
eb2d8d60
DM
724 : "=&r" (pstate), "=&r" (bucket_pa)
725 : "r" (irq_work_pa(smp_processor_id())),
a650d383
DM
726 "i" (PSTATE_IE)
727 : "memory");
728
4f70f7a9
DM
729 orig_sp = set_hardirq_stack();
730
eb2d8d60 731 while (bucket_pa) {
8d57d3ad 732 struct irq_desc *desc;
eb2d8d60
DM
733 unsigned long next_pa;
734 unsigned int virt_irq;
1da177e4 735
42d5f99b
DM
736 next_pa = bucket_get_chain_pa(bucket_pa);
737 virt_irq = bucket_get_virt_irq(bucket_pa);
738 bucket_clear_chain_pa(bucket_pa);
fd0504c3 739
8d57d3ad
DM
740 desc = irq_desc + virt_irq;
741
d0cac39e
DM
742 if (!(desc->status & IRQ_DISABLED))
743 desc->handle_irq(virt_irq, desc);
eb2d8d60
DM
744
745 bucket_pa = next_pa;
1da177e4 746 }
e18e2a00 747
4f70f7a9
DM
748 restore_hardirq_stack(orig_sp);
749
1da177e4 750 irq_exit();
6d24c8dc 751 set_irq_regs(old_regs);
1da177e4
LT
752}
753
4f70f7a9
DM
754void do_softirq(void)
755{
756 unsigned long flags;
757
758 if (in_interrupt())
759 return;
760
761 local_irq_save(flags);
762
763 if (local_softirq_pending()) {
764 void *orig_sp, *sp = softirq_stack[smp_processor_id()];
765
766 sp += THREAD_SIZE - 192 - STACK_BIAS;
767
768 __asm__ __volatile__("mov %%sp, %0\n\t"
769 "mov %1, %%sp"
770 : "=&r" (orig_sp)
771 : "r" (sp));
772 __do_softirq();
773 __asm__ __volatile__("mov %0, %%sp"
774 : : "r" (orig_sp));
775 }
776
777 local_irq_restore(flags);
778}
779
e0204409
DM
780#ifdef CONFIG_HOTPLUG_CPU
781void fixup_irqs(void)
782{
783 unsigned int irq;
784
785 for (irq = 0; irq < NR_IRQS; irq++) {
786 unsigned long flags;
787
239007b8 788 raw_spin_lock_irqsave(&irq_desc[irq].lock, flags);
e0204409
DM
789 if (irq_desc[irq].action &&
790 !(irq_desc[irq].status & IRQ_PER_CPU)) {
791 if (irq_desc[irq].chip->set_affinity)
792 irq_desc[irq].chip->set_affinity(irq,
e65e49d0 793 irq_desc[irq].affinity);
e0204409 794 }
239007b8 795 raw_spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
e0204409 796 }
2eb2f779
DM
797
798 tick_ops->disable_irq();
e0204409
DM
799}
800#endif
801
cdd5186f
DM
802struct sun5_timer {
803 u64 count0;
804 u64 limit0;
805 u64 count1;
806 u64 limit1;
807};
1da177e4 808
cdd5186f 809static struct sun5_timer *prom_timers;
1da177e4
LT
810static u64 prom_limit0, prom_limit1;
811
812static void map_prom_timers(void)
813{
25c7581b 814 struct device_node *dp;
6a23acf3 815 const unsigned int *addr;
1da177e4
LT
816
817 /* PROM timer node hangs out in the top level of device siblings... */
25c7581b
DM
818 dp = of_find_node_by_path("/");
819 dp = dp->child;
820 while (dp) {
821 if (!strcmp(dp->name, "counter-timer"))
822 break;
823 dp = dp->sibling;
824 }
1da177e4
LT
825
826 /* Assume if node is not present, PROM uses different tick mechanism
827 * which we should not care about.
828 */
25c7581b 829 if (!dp) {
1da177e4
LT
830 prom_timers = (struct sun5_timer *) 0;
831 return;
832 }
833
834 /* If PROM is really using this, it must be mapped by him. */
25c7581b
DM
835 addr = of_get_property(dp, "address", NULL);
836 if (!addr) {
1da177e4
LT
837 prom_printf("PROM does not have timer mapped, trying to continue.\n");
838 prom_timers = (struct sun5_timer *) 0;
839 return;
840 }
841 prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
842}
843
844static void kill_prom_timer(void)
845{
846 if (!prom_timers)
847 return;
848
849 /* Save them away for later. */
850 prom_limit0 = prom_timers->limit0;
851 prom_limit1 = prom_timers->limit1;
852
853 /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
854 * We turn both off here just to be paranoid.
855 */
856 prom_timers->limit0 = 0;
857 prom_timers->limit1 = 0;
858
859 /* Wheee, eat the interrupt packet too... */
860 __asm__ __volatile__(
861" mov 0x40, %%g2\n"
862" ldxa [%%g0] %0, %%g1\n"
863" ldxa [%%g2] %1, %%g1\n"
864" stxa %%g0, [%%g0] %0\n"
865" membar #Sync\n"
866 : /* no outputs */
867 : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
868 : "g1", "g2");
869}
870
9843099f 871void notrace init_irqwork_curcpu(void)
1da177e4 872{
1da177e4
LT
873 int cpu = hard_smp_processor_id();
874
eb2d8d60 875 trap_block[cpu].irq_worklist_pa = 0UL;
1da177e4
LT
876}
877
5cbc3073
DM
878/* Please be very careful with register_one_mondo() and
879 * sun4v_register_mondo_queues().
880 *
881 * On SMP this gets invoked from the CPU trampoline before
882 * the cpu has fully taken over the trap table from OBP,
883 * and it's kernel stack + %g6 thread register state is
884 * not fully cooked yet.
885 *
886 * Therefore you cannot make any OBP calls, not even prom_printf,
887 * from these two routines.
888 */
bd4352ca 889static void __cpuinit notrace register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
ac29c11d 890{
5cbc3073 891 unsigned long num_entries = (qmask + 1) / 64;
94f8762d
DM
892 unsigned long status;
893
894 status = sun4v_cpu_qconf(type, paddr, num_entries);
895 if (status != HV_EOK) {
896 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
897 "err %lu\n", type, paddr, num_entries, status);
ac29c11d
DM
898 prom_halt();
899 }
900}
901
9843099f 902void __cpuinit notrace sun4v_register_mondo_queues(int this_cpu)
5b0c0572 903{
b5a37e96
DM
904 struct trap_per_cpu *tb = &trap_block[this_cpu];
905
5cbc3073
DM
906 register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
907 tb->cpu_mondo_qmask);
908 register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
909 tb->dev_mondo_qmask);
910 register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
911 tb->resum_qmask);
912 register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
913 tb->nonresum_qmask);
b5a37e96
DM
914}
915
14a2ff6e
DM
916/* Each queue region must be a power of 2 multiple of 64 bytes in
917 * size. The base real address must be aligned to the size of the
918 * region. Thus, an 8KB queue must be 8KB aligned, for example.
919 */
920static void __init alloc_one_queue(unsigned long *pa_ptr, unsigned long qmask)
b5a37e96 921{
5cbc3073 922 unsigned long size = PAGE_ALIGN(qmask + 1);
14a2ff6e
DM
923 unsigned long order = get_order(size);
924 unsigned long p;
5b0c0572 925
14a2ff6e 926 p = __get_free_pages(GFP_KERNEL, order);
5cbc3073 927 if (!p) {
14a2ff6e 928 prom_printf("SUN4V: Error, cannot allocate queue.\n");
5b0c0572
DM
929 prom_halt();
930 }
931
5cbc3073 932 *pa_ptr = __pa(p);
5b0c0572
DM
933}
934
b434e719 935static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
1d2f1f90
DM
936{
937#ifdef CONFIG_SMP
14a2ff6e 938 unsigned long page;
1d2f1f90
DM
939
940 BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
941
14a2ff6e 942 page = get_zeroed_page(GFP_KERNEL);
1d2f1f90
DM
943 if (!page) {
944 prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
945 prom_halt();
946 }
947
948 tb->cpu_mondo_block_pa = __pa(page);
949 tb->cpu_list_pa = __pa(page + 64);
950#endif
951}
952
b434e719
DM
953/* Allocate mondo and error queues for all possible cpus. */
954static void __init sun4v_init_mondo_queues(void)
ac29c11d 955{
b434e719 956 int cpu;
ac29c11d 957
b434e719
DM
958 for_each_possible_cpu(cpu) {
959 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 960
14a2ff6e
DM
961 alloc_one_queue(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
962 alloc_one_queue(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
963 alloc_one_queue(&tb->resum_mondo_pa, tb->resum_qmask);
964 alloc_one_queue(&tb->resum_kernel_buf_pa, tb->resum_qmask);
965 alloc_one_queue(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
966 alloc_one_queue(&tb->nonresum_kernel_buf_pa,
967 tb->nonresum_qmask);
43f58923
DM
968 }
969}
970
971static void __init init_send_mondo_info(void)
972{
973 int cpu;
974
975 for_each_possible_cpu(cpu) {
976 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 977
b434e719 978 init_cpu_send_mondo_info(tb);
72aff53f 979 }
ac29c11d
DM
980}
981
e18e2a00
DM
982static struct irqaction timer_irq_action = {
983 .name = "timer",
984};
985
1da177e4
LT
986/* Only invoked on boot processor. */
987void __init init_IRQ(void)
988{
10397e40
DM
989 unsigned long size;
990
1da177e4
LT
991 map_prom_timers();
992 kill_prom_timer();
1da177e4 993
10397e40 994 size = sizeof(struct ino_bucket) * NUM_IVECS;
14a2ff6e 995 ivector_table = kzalloc(size, GFP_KERNEL);
10397e40
DM
996 if (!ivector_table) {
997 prom_printf("Fatal error, cannot allocate ivector_table\n");
998 prom_halt();
999 }
42d5f99b
DM
1000 __flush_dcache_range((unsigned long) ivector_table,
1001 ((unsigned long) ivector_table) + size);
10397e40
DM
1002
1003 ivector_table_pa = __pa(ivector_table);
eb2d8d60 1004
ac29c11d 1005 if (tlb_type == hypervisor)
b434e719 1006 sun4v_init_mondo_queues();
ac29c11d 1007
43f58923
DM
1008 init_send_mondo_info();
1009
1010 if (tlb_type == hypervisor) {
1011 /* Load up the boot cpu's entries. */
1012 sun4v_register_mondo_queues(hard_smp_processor_id());
1013 }
1014
1da177e4
LT
1015 /* We need to clear any IRQ's pending in the soft interrupt
1016 * registers, a spurious one could be left around from the
1017 * PROM timer which we just disabled.
1018 */
1019 clear_softint(get_softint());
1020
1021 /* Now that ivector table is initialized, it is safe
1022 * to receive IRQ vector traps. We will normally take
1023 * one or two right now, in case some device PROM used
1024 * to boot us wants to speak to us. We just ignore them.
1025 */
1026 __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
1027 "or %%g1, %0, %%g1\n\t"
1028 "wrpr %%g1, 0x0, %%pstate"
1029 : /* No outputs */
1030 : "i" (PSTATE_IE)
1031 : "g1");
1da177e4 1032
e18e2a00 1033 irq_desc[0].action = &timer_irq_action;
1da177e4 1034}