]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/parisc/kernel/irq.c
sparseirq: make some func to be used with genirq
[net-next-2.6.git] / arch / parisc / kernel / irq.c
CommitLineData
1da177e4
LT
1/*
2 * Code to handle x86 style IRQs plus some generic interrupt stuff.
3 *
4 * Copyright (C) 1992 Linus Torvalds
5 * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
6 * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
7 * Copyright (C) 1999-2000 Grant Grundler
8 * Copyright (c) 2005 Matthew Wilcox
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24#include <linux/bitops.h>
1da177e4
LT
25#include <linux/errno.h>
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/kernel_stat.h>
29#include <linux/seq_file.h>
30#include <linux/spinlock.h>
31#include <linux/types.h>
c2ab64d0 32#include <asm/io.h>
1da177e4 33
1d4c452a
KM
34#include <asm/smp.h>
35
1da177e4
LT
36#undef PARISC_IRQ_CR16_COUNTS
37
be577a52
MW
38extern irqreturn_t timer_interrupt(int, void *);
39extern irqreturn_t ipi_interrupt(int, void *);
1da177e4
LT
40
41#define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
42
43/* Bits in EIEM correlate with cpu_irq_action[].
44** Numbered *Big Endian*! (ie bit 0 is MSB)
45*/
46static volatile unsigned long cpu_eiem = 0;
47
7085689e 48/*
462b529f 49** local ACK bitmap ... habitually set to 1, but reset to zero
7085689e
JB
50** between ->ack() and ->end() of the interrupt to prevent
51** re-interruption of a processing interrupt.
52*/
7085689e
JB
53static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
54
d911aed8 55static void cpu_disable_irq(unsigned int irq)
1da177e4
LT
56{
57 unsigned long eirr_bit = EIEM_MASK(irq);
58
59 cpu_eiem &= ~eirr_bit;
d911aed8
JB
60 /* Do nothing on the other CPUs. If they get this interrupt,
61 * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
62 * handle it, and the set_eiem() at the bottom will ensure it
63 * then gets disabled */
1da177e4
LT
64}
65
66static void cpu_enable_irq(unsigned int irq)
67{
68 unsigned long eirr_bit = EIEM_MASK(irq);
69
1da177e4 70 cpu_eiem |= eirr_bit;
d911aed8 71
d911aed8
JB
72 /* This is just a simple NOP IPI. But what it does is cause
73 * all the other CPUs to do a set_eiem(cpu_eiem) at the end
74 * of the interrupt handler */
75 smp_send_all_nop();
1da177e4
LT
76}
77
78static unsigned int cpu_startup_irq(unsigned int irq)
79{
80 cpu_enable_irq(irq);
81 return 0;
82}
83
84void no_ack_irq(unsigned int irq) { }
85void no_end_irq(unsigned int irq) { }
86
7085689e
JB
87void cpu_ack_irq(unsigned int irq)
88{
89 unsigned long mask = EIEM_MASK(irq);
90 int cpu = smp_processor_id();
91
92 /* Clear in EIEM so we can no longer process */
462b529f 93 per_cpu(local_ack_eiem, cpu) &= ~mask;
7085689e
JB
94
95 /* disable the interrupt */
462b529f
GG
96 set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
97
7085689e
JB
98 /* and now ack it */
99 mtctl(mask, 23);
100}
101
102void cpu_end_irq(unsigned int irq)
103{
104 unsigned long mask = EIEM_MASK(irq);
105 int cpu = smp_processor_id();
106
107 /* set it in the eiems---it's no longer in process */
462b529f 108 per_cpu(local_ack_eiem, cpu) |= mask;
7085689e
JB
109
110 /* enable the interrupt */
462b529f 111 set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
7085689e
JB
112}
113
c2ab64d0
JB
114#ifdef CONFIG_SMP
115int cpu_check_affinity(unsigned int irq, cpumask_t *dest)
116{
117 int cpu_dest;
118
119 /* timer and ipi have to always be received on all CPUs */
7085689e 120 if (CHECK_IRQ_PER_CPU(irq)) {
c2ab64d0
JB
121 /* Bad linux design decision. The mask has already
122 * been set; we must reset it */
a53da52f 123 irq_desc[irq].affinity = CPU_MASK_ALL;
c2ab64d0
JB
124 return -EINVAL;
125 }
126
127 /* whatever mask they set, we just allow one CPU */
128 cpu_dest = first_cpu(*dest);
129 *dest = cpumask_of_cpu(cpu_dest);
130
131 return 0;
132}
133
0de26520 134static void cpu_set_affinity_irq(unsigned int irq, const struct cpumask *dest)
c2ab64d0 135{
0de26520 136 if (cpu_check_affinity(irq, dest))
c2ab64d0
JB
137 return;
138
0de26520 139 irq_desc[irq].affinity = *dest;
c2ab64d0
JB
140}
141#endif
142
1da177e4
LT
143static struct hw_interrupt_type cpu_interrupt_type = {
144 .typename = "CPU",
145 .startup = cpu_startup_irq,
146 .shutdown = cpu_disable_irq,
147 .enable = cpu_enable_irq,
148 .disable = cpu_disable_irq,
7085689e
JB
149 .ack = cpu_ack_irq,
150 .end = cpu_end_irq,
c2ab64d0
JB
151#ifdef CONFIG_SMP
152 .set_affinity = cpu_set_affinity_irq,
153#endif
c0ad90a3
IM
154 /* XXX: Needs to be written. We managed without it so far, but
155 * we really ought to write it.
156 */
157 .retrigger = NULL,
1da177e4
LT
158};
159
160int show_interrupts(struct seq_file *p, void *v)
161{
162 int i = *(loff_t *) v, j;
163 unsigned long flags;
164
165 if (i == 0) {
166 seq_puts(p, " ");
167 for_each_online_cpu(j)
168 seq_printf(p, " CPU%d", j);
169
170#ifdef PARISC_IRQ_CR16_COUNTS
171 seq_printf(p, " [min/avg/max] (CPU cycle counts)");
172#endif
173 seq_putc(p, '\n');
174 }
175
176 if (i < NR_IRQS) {
177 struct irqaction *action;
178
179 spin_lock_irqsave(&irq_desc[i].lock, flags);
180 action = irq_desc[i].action;
181 if (!action)
182 goto skip;
183 seq_printf(p, "%3d: ", i);
184#ifdef CONFIG_SMP
185 for_each_online_cpu(j)
186 seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
187#else
188 seq_printf(p, "%10u ", kstat_irqs(i));
189#endif
190
d1bef4ed 191 seq_printf(p, " %14s", irq_desc[i].chip->typename);
1da177e4
LT
192#ifndef PARISC_IRQ_CR16_COUNTS
193 seq_printf(p, " %s", action->name);
194
195 while ((action = action->next))
196 seq_printf(p, ", %s", action->name);
197#else
198 for ( ;action; action = action->next) {
199 unsigned int k, avg, min, max;
200
201 min = max = action->cr16_hist[0];
202
203 for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
204 int hist = action->cr16_hist[k];
205
206 if (hist) {
207 avg += hist;
208 } else
209 break;
210
211 if (hist > max) max = hist;
212 if (hist < min) min = hist;
213 }
214
215 avg /= k;
216 seq_printf(p, " %s[%d/%d/%d]", action->name,
217 min,avg,max);
218 }
219#endif
220
221 seq_putc(p, '\n');
222 skip:
223 spin_unlock_irqrestore(&irq_desc[i].lock, flags);
224 }
225
226 return 0;
227}
228
229
230
231/*
232** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
233** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
234**
235** To use txn_XXX() interfaces, get a Virtual IRQ first.
236** Then use that to get the Transaction address and data.
237*/
238
5cfe87d3 239int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
1da177e4
LT
240{
241 if (irq_desc[irq].action)
242 return -EBUSY;
d1bef4ed 243 if (irq_desc[irq].chip != &cpu_interrupt_type)
1da177e4
LT
244 return -EBUSY;
245
246 if (type) {
d1bef4ed
IM
247 irq_desc[irq].chip = type;
248 irq_desc[irq].chip_data = data;
1da177e4
LT
249 cpu_interrupt_type.enable(irq);
250 }
251 return 0;
252}
253
254int txn_claim_irq(int irq)
255{
256 return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
257}
258
259/*
260 * The bits_wide parameter accommodates the limitations of the HW/SW which
261 * use these bits:
262 * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
263 * V-class (EPIC): 6 bits
264 * N/L/A-class (iosapic): 8 bits
265 * PCI 2.2 MSI: 16 bits
266 * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
267 *
268 * On the service provider side:
269 * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
270 * o PA 2.0 wide mode 6-bits (per processor)
271 * o IA64 8-bits (0-256 total)
272 *
273 * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
274 * by the processor...and the N/L-class I/O subsystem supports more bits than
275 * PA2.0 has. The first case is the problem.
276 */
277int txn_alloc_irq(unsigned int bits_wide)
278{
279 int irq;
280
281 /* never return irq 0 cause that's the interval timer */
282 for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
283 if (cpu_claim_irq(irq, NULL, NULL) < 0)
284 continue;
285 if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
286 continue;
287 return irq;
288 }
289
290 /* unlikely, but be prepared */
291 return -1;
292}
293
03afe22f 294
c2ab64d0
JB
295unsigned long txn_affinity_addr(unsigned int irq, int cpu)
296{
03afe22f 297#ifdef CONFIG_SMP
a53da52f 298 irq_desc[irq].affinity = cpumask_of_cpu(cpu);
03afe22f 299#endif
c2ab64d0 300
ef017beb 301 return per_cpu(cpu_data, cpu).txn_addr;
c2ab64d0
JB
302}
303
03afe22f 304
1da177e4
LT
305unsigned long txn_alloc_addr(unsigned int virt_irq)
306{
307 static int next_cpu = -1;
308
309 next_cpu++; /* assign to "next" CPU we want this bugger on */
310
311 /* validate entry */
ef017beb
HD
312 while ((next_cpu < NR_CPUS) &&
313 (!per_cpu(cpu_data, next_cpu).txn_addr ||
314 !cpu_online(next_cpu)))
1da177e4
LT
315 next_cpu++;
316
317 if (next_cpu >= NR_CPUS)
318 next_cpu = 0; /* nothing else, assign monarch */
319
c2ab64d0 320 return txn_affinity_addr(virt_irq, next_cpu);
1da177e4
LT
321}
322
323
324unsigned int txn_alloc_data(unsigned int virt_irq)
325{
326 return virt_irq - CPU_IRQ_BASE;
327}
328
7085689e
JB
329static inline int eirr_to_irq(unsigned long eirr)
330{
0c2de3c6 331 int bit = fls_long(eirr);
7085689e
JB
332 return (BITS_PER_LONG - bit) + TIMER_IRQ;
333}
334
1da177e4
LT
335/* ONLY called from entry.S:intr_extint() */
336void do_cpu_irq_mask(struct pt_regs *regs)
337{
e11e30a0 338 struct pt_regs *old_regs;
1da177e4 339 unsigned long eirr_val;
7085689e 340 int irq, cpu = smp_processor_id();
03afe22f 341#ifdef CONFIG_SMP
7085689e 342 cpumask_t dest;
03afe22f 343#endif
1da177e4 344
e11e30a0 345 old_regs = set_irq_regs(regs);
7085689e
JB
346 local_irq_disable();
347 irq_enter();
1da177e4 348
462b529f 349 eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
7085689e
JB
350 if (!eirr_val)
351 goto set_out;
352 irq = eirr_to_irq(eirr_val);
c2ab64d0 353
7085689e
JB
354#ifdef CONFIG_SMP
355 dest = irq_desc[irq].affinity;
356 if (CHECK_IRQ_PER_CPU(irq_desc[irq].status) &&
357 !cpu_isset(smp_processor_id(), dest)) {
358 int cpu = first_cpu(dest);
359
360 printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
361 irq, smp_processor_id(), cpu);
362 gsc_writel(irq + CPU_IRQ_BASE,
ef017beb 363 per_cpu(cpu_data, cpu).hpa);
7085689e 364 goto set_out;
1da177e4 365 }
7085689e 366#endif
be577a52 367 __do_IRQ(irq);
3f902886 368
7085689e 369 out:
1da177e4 370 irq_exit();
e11e30a0 371 set_irq_regs(old_regs);
7085689e 372 return;
1da177e4 373
7085689e 374 set_out:
462b529f 375 set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
7085689e
JB
376 goto out;
377}
1da177e4
LT
378
379static struct irqaction timer_action = {
380 .handler = timer_interrupt,
381 .name = "timer",
57501c70 382 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
1da177e4
LT
383};
384
385#ifdef CONFIG_SMP
386static struct irqaction ipi_action = {
387 .handler = ipi_interrupt,
388 .name = "IPI",
7085689e 389 .flags = IRQF_DISABLED | IRQF_PERCPU,
1da177e4
LT
390};
391#endif
392
393static void claim_cpu_irqs(void)
394{
395 int i;
396 for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
d1bef4ed 397 irq_desc[i].chip = &cpu_interrupt_type;
1da177e4
LT
398 }
399
400 irq_desc[TIMER_IRQ].action = &timer_action;
2421ba5b 401 irq_desc[TIMER_IRQ].status = IRQ_PER_CPU;
1da177e4
LT
402#ifdef CONFIG_SMP
403 irq_desc[IPI_IRQ].action = &ipi_action;
404 irq_desc[IPI_IRQ].status = IRQ_PER_CPU;
405#endif
406}
407
408void __init init_IRQ(void)
409{
410 local_irq_disable(); /* PARANOID - should already be disabled */
411 mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
412 claim_cpu_irqs();
413#ifdef CONFIG_SMP
414 if (!cpu_eiem)
415 cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
416#else
417 cpu_eiem = EIEM_MASK(TIMER_IRQ);
418#endif
419 set_eiem(cpu_eiem); /* EIEM : enable all external intr */
420
421}
422
1da177e4
LT
423void ack_bad_irq(unsigned int irq)
424{
7f2347a4 425 printk(KERN_WARNING "unexpected IRQ %d\n", irq);
1da177e4 426}