]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/arm/mach-omap2/sdrc.c
Merge branch 'l2x0-pull-rmk' of git://dev.omapzoom.org/pub/scm/santosh/kernel-omap4...
[net-next-2.6.git] / arch / arm / mach-omap2 / sdrc.c
CommitLineData
f2ab9977
PW
1/*
2 * SMS/SDRC (SDRAM controller) common code for OMAP2/3
3 *
4 * Copyright (C) 2005, 2008 Texas Instruments Inc.
5 * Copyright (C) 2005, 2008 Nokia Corporation
6 *
7 * Tony Lindgren <tony@atomide.com>
8 * Paul Walmsley
9 * Richard Woodruff <r-woodruff2@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
87246b75 15#undef DEBUG
f2ab9977
PW
16
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24#include <linux/io.h>
25
ce491cf8
TL
26#include <plat/common.h>
27#include <plat/clock.h>
28#include <plat/sram.h>
f2ab9977
PW
29
30#include "prm.h"
31
ce491cf8 32#include <plat/sdrc.h>
f2ab9977
PW
33#include "sdrc.h"
34
58cda884 35static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
87246b75 36
f2ab9977
PW
37void __iomem *omap2_sdrc_base;
38void __iomem *omap2_sms_base;
39
8a917d2f
KJ
40struct omap2_sms_regs {
41 u32 sms_sysconfig;
42};
43
44static struct omap2_sms_regs sms_context;
45
98cfe5ab
PW
46/* SDRC_POWER register bits */
47#define SDRC_POWER_EXTCLKDIS_SHIFT 3
48#define SDRC_POWER_PWDENA_SHIFT 2
49#define SDRC_POWER_PAGEPOLICY_SHIFT 0
87246b75 50
8a917d2f
KJ
51/**
52 * omap2_sms_save_context - Save SMS registers
53 *
54 * Save SMS registers that need to be restored after off mode.
55 */
56void omap2_sms_save_context(void)
57{
58 sms_context.sms_sysconfig = sms_read_reg(SMS_SYSCONFIG);
59}
60
61/**
62 * omap2_sms_restore_context - Restore SMS registers
63 *
64 * Restore SMS registers that need to be Restored after off mode.
65 */
66void omap2_sms_restore_context(void)
67{
68 sms_write_reg(sms_context.sms_sysconfig, SMS_SYSCONFIG);
69}
70
87246b75
PW
71/**
72 * omap2_sdrc_get_params - return SDRC register values for a given clock rate
73 * @r: SDRC clock rate (in Hz)
58cda884
JP
74 * @sdrc_cs0: chip select 0 ram timings **
75 * @sdrc_cs1: chip select 1 ram timings **
87246b75
PW
76 *
77 * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
58cda884
JP
78 * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
79 * structs,for a given SDRC clock rate 'r'.
80 * These parameters control various timing delays in the SDRAM controller
81 * that are expressed in terms of the number of SDRC clock cycles to
82 * wait; hence the clock rate dependency.
83 *
84 * Supports 2 different timing parameters for both chip selects.
85 *
86 * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
87 * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
88 * as sdrc_init_params_cs_0.
89 *
90 * Fills in the struct omap_sdrc_params * for each chip select.
91 * Returns 0 upon success or -1 upon failure.
87246b75 92 */
58cda884
JP
93int omap2_sdrc_get_params(unsigned long r,
94 struct omap_sdrc_params **sdrc_cs0,
95 struct omap_sdrc_params **sdrc_cs1)
87246b75 96{
58cda884 97 struct omap_sdrc_params *sp0, *sp1;
87246b75 98
58cda884
JP
99 if (!sdrc_init_params_cs0)
100 return -1;
8bd22949 101
58cda884
JP
102 sp0 = sdrc_init_params_cs0;
103 sp1 = sdrc_init_params_cs1;
87246b75 104
58cda884
JP
105 while (sp0->rate && sp0->rate != r) {
106 sp0++;
107 if (sdrc_init_params_cs1)
108 sp1++;
109 }
87246b75 110
58cda884
JP
111 if (!sp0->rate)
112 return -1;
87246b75 113
58cda884
JP
114 *sdrc_cs0 = sp0;
115 *sdrc_cs1 = sp1;
116 return 0;
87246b75
PW
117}
118
119
f2ab9977
PW
120void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
121{
b7ebb10b
SS
122 /* Static mapping, never released */
123 if (omap2_globals->sdrc) {
124 omap2_sdrc_base = ioremap(omap2_globals->sdrc, SZ_64K);
125 WARN_ON(!omap2_sdrc_base);
126 }
127 if (omap2_globals->sms) {
128 omap2_sms_base = ioremap(omap2_globals->sms, SZ_64K);
129 WARN_ON(!omap2_sms_base);
130 }
f2ab9977
PW
131}
132
98cfe5ab
PW
133/**
134 * omap2_sdrc_init - initialize SMS, SDRC devices on boot
58cda884
JP
135 * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
136 * Support for 2 chip selects timings
98cfe5ab
PW
137 *
138 * Turn on smart idle modes for SDRAM scheduler and controller.
139 * Program a known-good configuration for the SDRC to deal with buggy
140 * bootloaders.
141 */
58cda884
JP
142void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
143 struct omap_sdrc_params *sdrc_cs1)
f2ab9977
PW
144{
145 u32 l;
146
147 l = sms_read_reg(SMS_SYSCONFIG);
148 l &= ~(0x3 << 3);
149 l |= (0x2 << 3);
150 sms_write_reg(l, SMS_SYSCONFIG);
151
152 l = sdrc_read_reg(SDRC_SYSCONFIG);
153 l &= ~(0x3 << 3);
154 l |= (0x2 << 3);
155 sdrc_write_reg(l, SDRC_SYSCONFIG);
87246b75 156
58cda884
JP
157 sdrc_init_params_cs0 = sdrc_cs0;
158 sdrc_init_params_cs1 = sdrc_cs1;
98cfe5ab
PW
159
160 /* XXX Enable SRFRONIDLEREQ here also? */
75f251e3
PW
161 /*
162 * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
163 * can cause random memory corruption
164 */
98cfe5ab 165 l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
98cfe5ab
PW
166 (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
167 sdrc_write_reg(l, SDRC_POWER);
8a917d2f 168 omap2_sms_save_context();
f2ab9977 169}
b90f8e72
TV
170
171void omap2_sms_write_rot_control(u32 val, unsigned ctx)
172{
173 sms_write_reg(val, SMS_ROT_CONTROL(ctx));
174}
175
176void omap2_sms_write_rot_size(u32 val, unsigned ctx)
177{
178 sms_write_reg(val, SMS_ROT_SIZE(ctx));
179}
180
181void omap2_sms_write_rot_physical_ba(u32 val, unsigned ctx)
182{
183 sms_write_reg(val, SMS_ROT_PHYSICAL_BA(ctx));
184}
185