]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/arm/mach-ixp2000/ixdp2800.c
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[net-next-2.6.git] / arch / arm / mach-ixp2000 / ixdp2800.c
CommitLineData
1da177e4
LT
1/*
2 * arch/arm/mach-ixp2000/ixdp2800.c
3 *
4 * IXDP2800 platform support
5 *
6 * Original Author: Jeffrey Daly <jeffrey.daly@intel.com>
7 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
8 *
9 * Copyright (C) 2002 Intel Corp.
10 * Copyright (C) 2003-2004 MontaVista Software, Inc.
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 */
1da177e4
LT
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/mm.h>
20#include <linux/sched.h>
21#include <linux/interrupt.h>
22#include <linux/device.h>
23#include <linux/bitops.h>
24#include <linux/pci.h>
25#include <linux/ioport.h>
1da177e4 26#include <linux/delay.h>
fced80c7 27#include <linux/io.h>
1da177e4 28
1da177e4
LT
29#include <asm/irq.h>
30#include <asm/pgtable.h>
31#include <asm/page.h>
32#include <asm/system.h>
a09e64fb 33#include <mach/hardware.h>
1da177e4
LT
34#include <asm/mach-types.h>
35
36#include <asm/mach/pci.h>
37#include <asm/mach/map.h>
38#include <asm/mach/irq.h>
39#include <asm/mach/time.h>
40#include <asm/mach/flash.h>
41#include <asm/mach/arch.h>
42
1da177e4
LT
43/*************************************************************************
44 * IXDP2800 timer tick
45 *************************************************************************/
46
47static void __init ixdp2800_timer_init(void)
48{
49 ixp2000_init_time(50000000);
50}
51
52static struct sys_timer ixdp2800_timer = {
53 .init = ixdp2800_timer_init,
54 .offset = ixp2000_gettimeoffset,
55};
56
57/*************************************************************************
58 * IXDP2800 PCI
59 *************************************************************************/
53e173f6
LB
60static void __init ixdp2800_slave_disable_pci_master(void)
61{
62 *IXP2000_PCI_CMDSTAT &= ~(PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY);
63}
64
65static void __init ixdp2800_master_wait_for_slave(void)
66{
67 volatile u32 *addr;
68
69 printk(KERN_INFO "IXDP2800: waiting for slave NPU to configure "
70 "its BAR sizes\n");
71
72 addr = ixp2000_pci_config_addr(0, IXDP2X00_SLAVE_NPU_DEVFN,
73 PCI_BASE_ADDRESS_1);
74 do {
75 *addr = 0xffffffff;
76 cpu_relax();
77 } while (*addr != 0xfe000008);
78
79 addr = ixp2000_pci_config_addr(0, IXDP2X00_SLAVE_NPU_DEVFN,
80 PCI_BASE_ADDRESS_2);
81 do {
82 *addr = 0xffffffff;
83 cpu_relax();
84 } while (*addr != 0xc0000008);
85
86 /*
87 * Configure the slave's SDRAM BAR by hand.
88 */
89 *addr = 0x40000008;
90}
91
92static void __init ixdp2800_slave_wait_for_master_enable(void)
93{
94 printk(KERN_INFO "IXDP2800: waiting for master NPU to enable us\n");
95
96 while ((*IXP2000_PCI_CMDSTAT & PCI_COMMAND_MASTER) == 0)
97 cpu_relax();
98}
99
1da177e4
LT
100void __init ixdp2800_pci_preinit(void)
101{
102 printk("ixdp2x00_pci_preinit called\n");
103
53e173f6
LB
104 *IXP2000_PCI_ADDR_EXT = 0x0001e000;
105
106 if (!ixdp2x00_master_npu())
107 ixdp2800_slave_disable_pci_master();
1da177e4 108
1da177e4 109 *IXP2000_PCI_SRAM_BASE_ADDR_MASK = (0x2000000 - 1) & ~0x3ffff;
53e173f6 110 *IXP2000_PCI_DRAM_BASE_ADDR_MASK = (0x40000000 - 1) & ~0xfffff;
1da177e4
LT
111
112 ixp2000_pci_preinit();
53e173f6
LB
113
114 if (ixdp2x00_master_npu()) {
115 /*
116 * Wait until the slave set its SRAM/SDRAM BAR sizes
117 * correctly before we proceed to scan and enumerate
118 * the bus.
119 */
120 ixdp2800_master_wait_for_slave();
121
122 /*
123 * We configure the SDRAM BARs by hand because they
124 * are 1G and fall outside of the regular allocated
125 * PCI address space.
126 */
127 *IXP2000_PCI_SDRAM_BAR = 0x00000008;
128 } else {
129 /*
130 * Wait for the master to complete scanning the bus
131 * and assigning resources before we proceed to scan
132 * the bus ourselves. Set pci=firmware to honor the
133 * master's resource assignment.
134 */
135 ixdp2800_slave_wait_for_master_enable();
136 pcibios_setup("firmware");
137 }
1da177e4
LT
138}
139
53e173f6
LB
140/*
141 * We assign the SDRAM BARs for the two IXP2800 CPUs by hand, outside
142 * of the regular PCI window, because there's only 512M of outbound PCI
143 * memory window on each IXP, while we need 1G for each of the BARs.
144 */
145static void __devinit ixp2800_pci_fixup(struct pci_dev *dev)
146{
147 if (machine_is_ixdp2800()) {
148 dev->resource[2].start = 0;
149 dev->resource[2].end = 0;
150 dev->resource[2].flags = 0;
151 }
152}
153DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IXP2800, ixp2800_pci_fixup);
154
155static int __init ixdp2800_pci_setup(int nr, struct pci_sys_data *sys)
1da177e4
LT
156{
157 sys->mem_offset = 0x00000000;
158
159 ixp2000_pci_setup(nr, sys);
160
161 return 1;
162}
163
164static int __init ixdp2800_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
165{
166 if (ixdp2x00_master_npu()) {
167
168 /*
169 * Root bus devices. Slave NPU is only one with interrupt.
170 * Everything else, we just return -1 which is invalid.
171 */
172 if(!dev->bus->self) {
173 if(dev->devfn == IXDP2X00_SLAVE_NPU_DEVFN )
174 return IRQ_IXDP2800_INGRESS_NPU;
175
176 return -1;
177 }
178
179 /*
180 * Bridge behind the PMC slot.
181 */
182 if(dev->bus->self->devfn == IXDP2X00_PMC_DEVFN &&
183 dev->bus->parent->self->devfn == IXDP2X00_P2P_DEVFN &&
184 !dev->bus->parent->self->bus->parent)
185 return IRQ_IXDP2800_PMC;
186
187 /*
188 * Device behind the first bridge
189 */
190 if(dev->bus->self->devfn == IXDP2X00_P2P_DEVFN) {
191 switch(dev->devfn) {
192 case IXDP2X00_PMC_DEVFN:
193 return IRQ_IXDP2800_PMC;
194
195 case IXDP2800_MASTER_ENET_DEVFN:
196 return IRQ_IXDP2800_EGRESS_ENET;
197
198 case IXDP2800_SWITCH_FABRIC_DEVFN:
199 return IRQ_IXDP2800_FABRIC;
200 }
201 }
202
203 return -1;
204 } else return IRQ_IXP2000_PCIB; /* Slave NIC interrupt */
205}
206
53e173f6 207static void __init ixdp2800_master_enable_slave(void)
1da177e4 208{
53e173f6 209 volatile u32 *addr;
1da177e4 210
53e173f6
LB
211 printk(KERN_INFO "IXDP2800: enabling slave NPU\n");
212
213 addr = (volatile u32 *)ixp2000_pci_config_addr(0,
214 IXDP2X00_SLAVE_NPU_DEVFN,
215 PCI_COMMAND);
216
217 *addr |= PCI_COMMAND_MASTER;
218}
1da177e4 219
53e173f6
LB
220static void __init ixdp2800_master_wait_for_slave_bus_scan(void)
221{
222 volatile u32 *addr;
223
224 printk(KERN_INFO "IXDP2800: waiting for slave to finish bus scan\n");
225
226 addr = (volatile u32 *)ixp2000_pci_config_addr(0,
227 IXDP2X00_SLAVE_NPU_DEVFN,
228 PCI_COMMAND);
229 while ((*addr & PCI_COMMAND_MEMORY) == 0)
230 cpu_relax();
231}
232
233static void __init ixdp2800_slave_signal_bus_scan_completion(void)
234{
235 printk(KERN_INFO "IXDP2800: bus scan done, signaling master\n");
236 *IXP2000_PCI_CMDSTAT |= PCI_COMMAND_MEMORY;
237}
238
239static void __init ixdp2800_pci_postinit(void)
240{
241 if (!ixdp2x00_master_npu()) {
1da177e4 242 ixdp2x00_slave_pci_postinit();
53e173f6 243 ixdp2800_slave_signal_bus_scan_completion();
1da177e4
LT
244 }
245}
246
53e173f6 247struct __initdata hw_pci ixdp2800_pci __initdata = {
1da177e4
LT
248 .nr_controllers = 1,
249 .setup = ixdp2800_pci_setup,
250 .preinit = ixdp2800_pci_preinit,
251 .postinit = ixdp2800_pci_postinit,
252 .scan = ixp2000_pci_scan_bus,
253 .map_irq = ixdp2800_pci_map_irq,
254};
255
256int __init ixdp2800_pci_init(void)
257{
53e173f6
LB
258 if (machine_is_ixdp2800()) {
259 struct pci_dev *dev;
260
1da177e4 261 pci_common_init(&ixdp2800_pci);
53e173f6 262 if (ixdp2x00_master_npu()) {
7281c248 263 dev = pci_get_bus_and_slot(1, IXDP2800_SLAVE_ENET_DEVFN);
53e173f6 264 pci_remove_bus_device(dev);
7281c248 265 pci_dev_put(dev);
53e173f6
LB
266
267 ixdp2800_master_enable_slave();
268 ixdp2800_master_wait_for_slave_bus_scan();
269 } else {
7281c248 270 dev = pci_get_bus_and_slot(1, IXDP2800_MASTER_ENET_DEVFN);
53e173f6 271 pci_remove_bus_device(dev);
7281c248 272 pci_dev_put(dev);
53e173f6
LB
273 }
274 }
1da177e4
LT
275
276 return 0;
277}
278
279subsys_initcall(ixdp2800_pci_init);
280
cdea4606 281void __init ixdp2800_init_irq(void)
1da177e4
LT
282{
283 ixdp2x00_init_irq(IXDP2800_CPLD_INT_STAT, IXDP2800_CPLD_INT_MASK, IXDP2800_NR_IRQS);
284}
285
286MACHINE_START(IXDP2800, "Intel IXDP2800 Development Platform")
e9dea0c6 287 /* Maintainer: MontaVista Software, Inc. */
e9dea0c6
RK
288 .phys_io = IXP2000_UART_PHYS_BASE,
289 .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
290 .boot_params = 0x00000100,
291 .map_io = ixdp2x00_map_io,
292 .init_irq = ixdp2800_init_irq,
1da177e4 293 .timer = &ixdp2800_timer,
e9dea0c6 294 .init_machine = ixdp2x00_init_machine,
1da177e4
LT
295MACHINE_END
296