]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: fall back to original BIOS BAR addresses
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 273 unsigned int wakeup_prepared:1;
1ae861e6 274 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 275
7d715a6c
SL
276#ifdef CONFIG_PCIEASPM
277 struct pcie_link_state *link_state; /* ASPM link state. */
278#endif
279
392a1ce7 280 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
281 struct device dev; /* Generic device interface */
282
1da177e4
LT
283 int cfg_size; /* Size of configuration space */
284
285 /*
286 * Instead of touching interrupt line and base address registers
287 * directly, use the values stored here. They might be different!
288 */
289 unsigned int irq;
290 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 291 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
292
293 /* These fields are used by common fixups */
294 unsigned int transparent:1; /* Transparent PCI bridge */
295 unsigned int multifunction:1;/* Part of multi-function device */
296 /* keep track of device state */
8a1bc901 297 unsigned int is_added:1;
1da177e4 298 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 299 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 300 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 301 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 302 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
303 unsigned int msi_enabled:1;
304 unsigned int msix_enabled:1;
58c3a727 305 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 306 unsigned int is_managed:1;
6d3be84a
KK
307 unsigned int is_pcie:1; /* Obsolete. Will be removed.
308 Use pci_is_pcie() instead */
260d703a 309 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 310 unsigned int state_saved:1;
d1b054da 311 unsigned int is_physfn:1;
dd7cc44d 312 unsigned int is_virtfn:1;
711d5779 313 unsigned int reset_fn:1;
28760489 314 unsigned int is_hotplug_bridge:1;
affb72c3
HY
315 unsigned int __aer_firmware_first_valid:1;
316 unsigned int __aer_firmware_first:1;
ba698ad4 317 pci_dev_flags_t dev_flags;
bae94d02 318 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 319
1da177e4 320 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 321 struct hlist_head saved_cap_space;
1da177e4
LT
322 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
323 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
324 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 325 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 326#ifdef CONFIG_PCI_MSI
4aa9bc95 327 struct list_head msi_list;
ded86d8d 328#endif
94e61088 329 struct pci_vpd *vpd;
d1b054da 330#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
331 union {
332 struct pci_sriov *sriov; /* SR-IOV capability related */
333 struct pci_dev *physfn; /* the PF this VF is associated with */
334 };
302b4215 335 struct pci_ats *ats; /* Address Translation Service */
d1b054da 336#endif
1da177e4
LT
337};
338
dda56549
Y
339static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
340{
341#ifdef CONFIG_PCI_IOV
342 if (dev->is_virtfn)
343 dev = dev->physfn;
344#endif
345
346 return dev;
347}
348
65891215
ME
349extern struct pci_dev *alloc_pci_dev(void);
350
1da177e4
LT
351#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
352#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
353#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
354
a7369f1f
LV
355static inline int pci_channel_offline(struct pci_dev *pdev)
356{
357 return (pdev->error_state != pci_channel_io_normal);
358}
359
41017f0c 360static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 361 struct pci_dev *pci_dev, char cap)
41017f0c
SL
362{
363 struct pci_cap_saved_state *tmp;
364 struct hlist_node *pos;
365
366 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
367 if (tmp->cap_nr == cap)
368 return tmp;
369 }
370 return NULL;
371}
372
373static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
374 struct pci_cap_saved_state *new_cap)
375{
376 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
377}
378
2fe2abf8
BH
379/*
380 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
381 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
382 * buses below host bridges or subtractive decode bridges) go in the list.
383 * Use pci_bus_for_each_resource() to iterate through all the resources.
384 */
385
386/*
387 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
388 * and there's no way to program the bridge with the details of the window.
389 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
390 * decode bit set, because they are explicit and can be programmed with _SRS.
391 */
392#define PCI_SUBTRACTIVE_DECODE 0x1
393
394struct pci_bus_resource {
395 struct list_head list;
396 struct resource *res;
397 unsigned int flags;
398};
4352dfd5
GKH
399
400#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
401
402struct pci_bus {
403 struct list_head node; /* node in list of buses */
404 struct pci_bus *parent; /* parent bus this bridge is on */
405 struct list_head children; /* list of child buses */
406 struct list_head devices; /* list of devices on this bus */
407 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 408 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
409 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
410 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
411
412 struct pci_ops *ops; /* configuration access functions */
413 void *sysdata; /* hook for sys-specific extension */
414 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
415
416 unsigned char number; /* bus number */
417 unsigned char primary; /* number of primary bridge */
418 unsigned char secondary; /* number of secondary bridge */
419 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
420 unsigned char max_bus_speed; /* enum pci_bus_speed */
421 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
422
423 char name[48];
424
425 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 426 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 427 struct device *bridge;
fd7d1ced 428 struct device dev;
1da177e4
LT
429 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
430 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 431 unsigned int is_added:1;
1da177e4
LT
432};
433
434#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 435#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 436
79af72d7
KK
437/*
438 * Returns true if the pci bus is root (behind host-pci bridge),
439 * false otherwise
440 */
441static inline bool pci_is_root_bus(struct pci_bus *pbus)
442{
443 return !(pbus->parent);
444}
445
16cf0ebc
RW
446#ifdef CONFIG_PCI_MSI
447static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
448{
449 return pci_dev->msi_enabled || pci_dev->msix_enabled;
450}
451#else
452static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
453#endif
454
1da177e4
LT
455/*
456 * Error values that may be returned by PCI functions.
457 */
458#define PCIBIOS_SUCCESSFUL 0x00
459#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
460#define PCIBIOS_BAD_VENDOR_ID 0x83
461#define PCIBIOS_DEVICE_NOT_FOUND 0x86
462#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
463#define PCIBIOS_SET_FAILED 0x88
464#define PCIBIOS_BUFFER_TOO_SMALL 0x89
465
466/* Low-level architecture-dependent routines */
467
468struct pci_ops {
469 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
470 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
471};
472
b6ce068a
MW
473/*
474 * ACPI needs to be able to access PCI config space before we've done a
475 * PCI bus scan and created pci_bus structures.
476 */
477extern int raw_pci_read(unsigned int domain, unsigned int bus,
478 unsigned int devfn, int reg, int len, u32 *val);
479extern int raw_pci_write(unsigned int domain, unsigned int bus,
480 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
481
482struct pci_bus_region {
c40a22e0
BH
483 resource_size_t start;
484 resource_size_t end;
1da177e4
LT
485};
486
487struct pci_dynids {
488 spinlock_t lock; /* protects list, index */
489 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
490};
491
392a1ce7
LV
492/* ---------------------------------------------------------------- */
493/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 494 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
495 * will be notified of PCI bus errors, and will be driven to recovery
496 * when an error occurs.
497 */
498
499typedef unsigned int __bitwise pci_ers_result_t;
500
501enum pci_ers_result {
502 /* no result/none/not supported in device driver */
503 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
504
505 /* Device driver can recover without slot reset */
506 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
507
508 /* Device driver wants slot to be reset. */
509 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
510
511 /* Device has completely failed, is unrecoverable */
512 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
513
514 /* Device driver is fully recovered and operational */
515 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
516};
517
518/* PCI bus error event callbacks */
05cca6e5 519struct pci_error_handlers {
392a1ce7
LV
520 /* PCI bus error detected on this device */
521 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 522 enum pci_channel_state error);
392a1ce7
LV
523
524 /* MMIO has been re-enabled, but not DMA */
525 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
526
527 /* PCI Express link has been reset */
528 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
529
530 /* PCI slot has been reset */
531 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
532
533 /* Device driver may resume normal operations */
534 void (*resume)(struct pci_dev *dev);
535};
536
537/* ---------------------------------------------------------------- */
538
1da177e4
LT
539struct module;
540struct pci_driver {
541 struct list_head node;
542 char *name;
1da177e4
LT
543 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
544 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
545 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
546 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
547 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
548 int (*resume_early) (struct pci_dev *dev);
1da177e4 549 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 550 void (*shutdown) (struct pci_dev *dev);
392a1ce7 551 struct pci_error_handlers *err_handler;
1da177e4
LT
552 struct device_driver driver;
553 struct pci_dynids dynids;
554};
555
05cca6e5 556#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 557
90a1ba0c 558/**
9f9351bb 559 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
560 * @_table: device table name
561 *
562 * This macro is used to create a struct pci_device_id array (a device table)
563 * in a generic manner.
564 */
9f9351bb 565#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
566 const struct pci_device_id _table[] __devinitconst
567
1da177e4
LT
568/**
569 * PCI_DEVICE - macro used to describe a specific pci device
570 * @vend: the 16 bit PCI Vendor ID
571 * @dev: the 16 bit PCI Device ID
572 *
573 * This macro is used to create a struct pci_device_id that matches a
574 * specific device. The subvendor and subdevice fields will be set to
575 * PCI_ANY_ID.
576 */
577#define PCI_DEVICE(vend,dev) \
578 .vendor = (vend), .device = (dev), \
579 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
580
581/**
582 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
583 * @dev_class: the class, subclass, prog-if triple for this device
584 * @dev_class_mask: the class mask for this device
585 *
586 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 587 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
588 * fields will be set to PCI_ANY_ID.
589 */
590#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
591 .class = (dev_class), .class_mask = (dev_class_mask), \
592 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
593 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
594
1597cacb
AC
595/**
596 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
597 * @vendor: the vendor name
598 * @device: the 16 bit PCI Device ID
1597cacb
AC
599 *
600 * This macro is used to create a struct pci_device_id that matches a
601 * specific PCI device. The subvendor, and subdevice fields will be set
602 * to PCI_ANY_ID. The macro allows the next field to follow as the device
603 * private data.
604 */
605
606#define PCI_VDEVICE(vendor, device) \
607 PCI_VENDOR_ID_##vendor, (device), \
608 PCI_ANY_ID, PCI_ANY_ID, 0, 0
609
1da177e4
LT
610/* these external functions are only available when PCI support is enabled */
611#ifdef CONFIG_PCI
612
613extern struct bus_type pci_bus_type;
614
615/* Do NOT directly access these two variables, unless you are arch specific pci
616 * code, or pci core code. */
617extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
618/* Some device drivers need know if pci is initiated */
619extern int no_pci_devices(void);
1da177e4
LT
620
621void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 622int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 623char *pcibios_setup(char *str);
1da177e4
LT
624
625/* Used only when drivers/pci/setup.c is used */
3b7a17fc 626resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 627 resource_size_t,
e31dd6e4 628 resource_size_t);
1da177e4
LT
629void pcibios_update_irq(struct pci_dev *, int irq);
630
2d1c8618
BH
631/* Weak but can be overriden by arch */
632void pci_fixup_cardbus(struct pci_bus *);
633
1da177e4
LT
634/* Generic PCI functions used internally */
635
d1fd4fb6 636void pcibios_scan_specific_bus(int busn);
1da177e4 637extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 638void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
639struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
640 struct pci_ops *ops, void *sysdata);
98db6f19 641static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 642 void *sysdata)
1da177e4 643{
c431ada4
RS
644 struct pci_bus *root_bus;
645 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
646 if (root_bus)
647 pci_bus_add_devices(root_bus);
648 return root_bus;
1da177e4 649}
05cca6e5
GKH
650struct pci_bus *pci_create_bus(struct device *parent, int bus,
651 struct pci_ops *ops, void *sysdata);
652struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
653 int busnr);
3749c51a 654void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 655struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
656 const char *name,
657 struct hotplug_slot *hotplug);
f46753c5 658void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 659void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 660int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 661struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 662void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 663unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 664int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 665void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
666struct resource *pci_find_parent_resource(const struct pci_dev *dev,
667 struct resource *res);
57c2cf71 668u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 669int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 670u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
671extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
672extern void pci_dev_put(struct pci_dev *dev);
673extern void pci_remove_bus(struct pci_bus *b);
674extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 675extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 676void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 677extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
678#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
679#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
680#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
681
682/* Generic PCI functions exported to card drivers */
683
388c8c16
JB
684enum pci_lost_interrupt_reason {
685 PCI_LOST_IRQ_NO_INFORMATION = 0,
686 PCI_LOST_IRQ_DISABLE_MSI,
687 PCI_LOST_IRQ_DISABLE_MSIX,
688 PCI_LOST_IRQ_DISABLE_ACPI,
689};
690enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
691int pci_find_capability(struct pci_dev *dev, int cap);
692int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
693int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
694int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
695 int cap);
05cca6e5
GKH
696int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
697int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 698struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 699
d42552c3
AM
700struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
701 struct pci_dev *from);
05cca6e5 702struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 703 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 704 struct pci_dev *from);
05cca6e5 705struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
706struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
707 unsigned int devfn);
708static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
709 unsigned int devfn)
710{
711 return pci_get_domain_bus_and_slot(0, bus, devfn);
712}
05cca6e5 713struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
714int pci_dev_present(const struct pci_device_id *ids);
715
05cca6e5
GKH
716int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
717 int where, u8 *val);
718int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
719 int where, u16 *val);
720int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
721 int where, u32 *val);
722int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
723 int where, u8 val);
724int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
725 int where, u16 val);
726int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
727 int where, u32 val);
a72b46c3 728struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
729
730static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
731{
05cca6e5 732 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
733}
734static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
735{
05cca6e5 736 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 737}
05cca6e5
GKH
738static inline int pci_read_config_dword(struct pci_dev *dev, int where,
739 u32 *val)
1da177e4 740{
05cca6e5 741 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
742}
743static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
744{
05cca6e5 745 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
746}
747static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
748{
05cca6e5 749 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 750}
05cca6e5
GKH
751static inline int pci_write_config_dword(struct pci_dev *dev, int where,
752 u32 val)
1da177e4 753{
05cca6e5 754 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
755}
756
4a7fb636 757int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
758int __must_check pci_enable_device_io(struct pci_dev *dev);
759int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 760int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
761int __must_check pcim_enable_device(struct pci_dev *pdev);
762void pcim_pin_device(struct pci_dev *pdev);
763
296ccb08
YS
764static inline int pci_is_enabled(struct pci_dev *pdev)
765{
766 return (atomic_read(&pdev->enable_cnt) > 0);
767}
768
9ac7849e
TH
769static inline int pci_is_managed(struct pci_dev *pdev)
770{
771 return pdev->is_managed;
772}
773
1da177e4
LT
774void pci_disable_device(struct pci_dev *dev);
775void pci_set_master(struct pci_dev *dev);
6a479079 776void pci_clear_master(struct pci_dev *dev);
f7bdd12d 777int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 778int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 779#define HAVE_PCI_SET_MWI
4a7fb636 780int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 781int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 782void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 783void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 784void pci_msi_off(struct pci_dev *dev);
4d57cdfa 785int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 786int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
787int pcix_get_max_mmrbc(struct pci_dev *dev);
788int pcix_get_mmrbc(struct pci_dev *dev);
789int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 790int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 791int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 792int __pci_reset_function(struct pci_dev *dev);
8dd7f803 793int pci_reset_function(struct pci_dev *dev);
14add80b 794void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 795int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 796int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
797
798/* ROM control related routines */
e416de5e
AC
799int pci_enable_rom(struct pci_dev *pdev);
800void pci_disable_rom(struct pci_dev *pdev);
144a50ea 801void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 802void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 803size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
804
805/* Power management related routines */
806int pci_save_state(struct pci_dev *dev);
807int pci_restore_state(struct pci_dev *dev);
0e5dd46b 808int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
809int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
810pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 811bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 812void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
813int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
814 bool runtime, bool enable);
0235c4fc 815int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 816pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
817int pci_prepare_to_sleep(struct pci_dev *dev);
818int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 819bool pci_dev_run_wake(struct pci_dev *dev);
1da177e4 820
6cbf8214
RW
821static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
822 bool enable)
823{
824 return __pci_enable_wake(dev, state, false, enable);
825}
1da177e4 826
bb209c82
BH
827/* For use by arch with custom probe code */
828void set_pcie_port_type(struct pci_dev *pdev);
829void set_pcie_hotplug_bridge(struct pci_dev *pdev);
830
ce5ccdef 831/* Functions for PCI Hotplug drivers to use */
05cca6e5 832int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
833#ifdef CONFIG_HOTPLUG
834unsigned int pci_rescan_bus(struct pci_bus *bus);
835#endif
ce5ccdef 836
287d19ce
SH
837/* Vital product data routines */
838ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
839ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 840int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 841
1da177e4 842/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 843void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
844void pci_bus_size_bridges(struct pci_bus *bus);
845int pci_claim_resource(struct pci_dev *, int);
846void pci_assign_unassigned_resources(void);
6841ec68 847void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
848void pdev_enable_device(struct pci_dev *);
849void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 850int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
851void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
852 int (*)(struct pci_dev *, u8, u8));
853#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 854int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 855int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 856void pci_release_regions(struct pci_dev *);
4a7fb636 857int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 858int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 859void pci_release_region(struct pci_dev *, int);
c87deff7 860int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 861int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 862void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
863
864/* drivers/pci/bus.c */
2fe2abf8
BH
865void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
866struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
867void pci_bus_remove_resources(struct pci_bus *bus);
868
89a74ecc 869#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
870 for (i = 0; \
871 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
872 i++)
89a74ecc 873
4a7fb636
AM
874int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
875 struct resource *res, resource_size_t size,
876 resource_size_t align, resource_size_t min,
877 unsigned int type_mask,
3b7a17fc
DB
878 resource_size_t (*alignf)(void *,
879 const struct resource *,
b26b2d49
DB
880 resource_size_t,
881 resource_size_t),
4a7fb636 882 void *alignf_data);
1da177e4
LT
883void pci_enable_bridges(struct pci_bus *bus);
884
863b18f4 885/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
886int __must_check __pci_register_driver(struct pci_driver *, struct module *,
887 const char *mod_name);
bba81165
AM
888
889/*
890 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
891 */
892#define pci_register_driver(driver) \
893 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 894
05cca6e5
GKH
895void pci_unregister_driver(struct pci_driver *dev);
896void pci_remove_behind_bridge(struct pci_dev *dev);
897struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
898int pci_add_dynid(struct pci_driver *drv,
899 unsigned int vendor, unsigned int device,
900 unsigned int subvendor, unsigned int subdevice,
901 unsigned int class, unsigned int class_mask,
902 unsigned long driver_data);
05cca6e5
GKH
903const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
904 struct pci_dev *dev);
905int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
906 int pass);
1da177e4 907
70298c6e 908void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 909 void *userdata);
70b9f7dc 910int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 911int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 912unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 913
deb2d2ec
BH
914int pci_set_vga_state(struct pci_dev *pdev, bool decode,
915 unsigned int command_bits, bool change_bridge);
1da177e4
LT
916/* kmem_cache style wrapper around pci_alloc_consistent() */
917
f41b1771 918#include <linux/pci-dma.h>
1da177e4
LT
919#include <linux/dmapool.h>
920
921#define pci_pool dma_pool
922#define pci_pool_create(name, pdev, size, align, allocation) \
923 dma_pool_create(name, &pdev->dev, size, align, allocation)
924#define pci_pool_destroy(pool) dma_pool_destroy(pool)
925#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
926#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
927
e24c2d96
DM
928enum pci_dma_burst_strategy {
929 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
930 strategy_parameter is N/A */
931 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
932 byte boundaries */
933 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
934 strategy_parameter byte boundaries */
935};
936
1da177e4 937struct msix_entry {
16dbef4a 938 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
939 u16 entry; /* driver uses to specify entry, OS writes */
940};
941
0366f8f7 942
1da177e4 943#ifndef CONFIG_PCI_MSI
1c8d7b0a 944static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
945{
946 return -1;
947}
948
d52877c7
YL
949static inline void pci_msi_shutdown(struct pci_dev *dev)
950{ }
05cca6e5
GKH
951static inline void pci_disable_msi(struct pci_dev *dev)
952{ }
953
a52e2e35
RW
954static inline int pci_msix_table_size(struct pci_dev *dev)
955{
956 return 0;
957}
05cca6e5
GKH
958static inline int pci_enable_msix(struct pci_dev *dev,
959 struct msix_entry *entries, int nvec)
960{
961 return -1;
962}
963
d52877c7
YL
964static inline void pci_msix_shutdown(struct pci_dev *dev)
965{ }
05cca6e5
GKH
966static inline void pci_disable_msix(struct pci_dev *dev)
967{ }
968
969static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
970{ }
971
972static inline void pci_restore_msi_state(struct pci_dev *dev)
973{ }
07ae95f9
AP
974static inline int pci_msi_enabled(void)
975{
976 return 0;
977}
1da177e4 978#else
1c8d7b0a 979extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 980extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 981extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 982extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 983extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 984 struct msix_entry *entries, int nvec);
d52877c7 985extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
986extern void pci_disable_msix(struct pci_dev *dev);
987extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 988extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 989extern int pci_msi_enabled(void);
1da177e4
LT
990#endif
991
3e1b1600
AP
992#ifndef CONFIG_PCIEASPM
993static inline int pcie_aspm_enabled(void)
994{
995 return 0;
996}
997#else
998extern int pcie_aspm_enabled(void);
999#endif
1000
43c16408
AP
1001#ifndef CONFIG_PCIE_ECRC
1002static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1003{
1004 return;
1005}
1006static inline void pcie_ecrc_get_policy(char *str) {};
1007#else
1008extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1009extern void pcie_ecrc_get_policy(char *str);
1010#endif
1011
1c8d7b0a
MW
1012#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1013
8b955b0d 1014#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1015/* The functions a driver should call */
1016int ht_create_irq(struct pci_dev *dev, int idx);
1017void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1018#endif /* CONFIG_HT_IRQ */
1019
e04b0ea2
BK
1020extern void pci_block_user_cfg_access(struct pci_dev *dev);
1021extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1022
4352dfd5
GKH
1023/*
1024 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1025 * a PCI domain is defined to be a set of PCI busses which share
1026 * configuration space.
1027 */
32a2eea7
JG
1028#ifdef CONFIG_PCI_DOMAINS
1029extern int pci_domains_supported;
1030#else
1031enum { pci_domains_supported = 0 };
05cca6e5
GKH
1032static inline int pci_domain_nr(struct pci_bus *bus)
1033{
1034 return 0;
1035}
1036
4352dfd5
GKH
1037static inline int pci_proc_domain(struct pci_bus *bus)
1038{
1039 return 0;
1040}
32a2eea7 1041#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1042
95a8b6ef
MT
1043/* some architectures require additional setup to direct VGA traffic */
1044typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1045 unsigned int command_bits, bool change_bridge);
1046extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1047
4352dfd5 1048#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1049
1050/*
1051 * If the system does not have PCI, clearly these return errors. Define
1052 * these as simple inline functions to avoid hair in drivers.
1053 */
1054
05cca6e5
GKH
1055#define _PCI_NOP(o, s, t) \
1056 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1057 int where, t val) \
1da177e4 1058 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1059
1060#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1061 _PCI_NOP(o, word, u16 x) \
1062 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1063_PCI_NOP_ALL(read, *)
1064_PCI_NOP_ALL(write,)
1065
d42552c3 1066static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1067 unsigned int device,
1068 struct pci_dev *from)
1069{
1070 return NULL;
1071}
d42552c3 1072
05cca6e5
GKH
1073static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1074 unsigned int device,
1075 unsigned int ss_vendor,
1076 unsigned int ss_device,
b08508c4 1077 struct pci_dev *from)
05cca6e5
GKH
1078{
1079 return NULL;
1080}
1da177e4 1081
05cca6e5
GKH
1082static inline struct pci_dev *pci_get_class(unsigned int class,
1083 struct pci_dev *from)
1084{
1085 return NULL;
1086}
1da177e4
LT
1087
1088#define pci_dev_present(ids) (0)
ed4aaadb 1089#define no_pci_devices() (1)
1da177e4
LT
1090#define pci_dev_put(dev) do { } while (0)
1091
05cca6e5
GKH
1092static inline void pci_set_master(struct pci_dev *dev)
1093{ }
1094
1095static inline int pci_enable_device(struct pci_dev *dev)
1096{
1097 return -EIO;
1098}
1099
1100static inline void pci_disable_device(struct pci_dev *dev)
1101{ }
1102
1103static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1104{
1105 return -EIO;
1106}
1107
80be0385
RD
1108static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1109{
1110 return -EIO;
1111}
1112
4d57cdfa
FT
1113static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1114 unsigned int size)
1115{
1116 return -EIO;
1117}
1118
59fc67de
FT
1119static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1120 unsigned long mask)
1121{
1122 return -EIO;
1123}
1124
05cca6e5
GKH
1125static inline int pci_assign_resource(struct pci_dev *dev, int i)
1126{
1127 return -EBUSY;
1128}
1129
1130static inline int __pci_register_driver(struct pci_driver *drv,
1131 struct module *owner)
1132{
1133 return 0;
1134}
1135
1136static inline int pci_register_driver(struct pci_driver *drv)
1137{
1138 return 0;
1139}
1140
1141static inline void pci_unregister_driver(struct pci_driver *drv)
1142{ }
1143
1144static inline int pci_find_capability(struct pci_dev *dev, int cap)
1145{
1146 return 0;
1147}
1148
1149static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1150 int cap)
1151{
1152 return 0;
1153}
1154
1155static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1156{
1157 return 0;
1158}
1159
1da177e4 1160/* Power management related routines */
05cca6e5
GKH
1161static inline int pci_save_state(struct pci_dev *dev)
1162{
1163 return 0;
1164}
1165
1166static inline int pci_restore_state(struct pci_dev *dev)
1167{
1168 return 0;
1169}
1da177e4 1170
05cca6e5
GKH
1171static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1172{
1173 return 0;
1174}
1175
1176static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1177 pm_message_t state)
1178{
1179 return PCI_D0;
1180}
1181
1182static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1183 int enable)
1184{
1185 return 0;
1186}
1187
1188static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1189{
1190 return -EIO;
1191}
1192
1193static inline void pci_release_regions(struct pci_dev *dev)
1194{ }
0da0ead9 1195
a46e8126
KG
1196#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1197
05cca6e5
GKH
1198static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1199{ }
1200
1201static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1202{ }
e04b0ea2 1203
d80d0217
RD
1204static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1205{ return NULL; }
1206
1207static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1208 unsigned int devfn)
1209{ return NULL; }
1210
1211static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1212 unsigned int devfn)
1213{ return NULL; }
1214
fb8a0d9d
WM
1215#define dev_is_pci(d) (false)
1216#define dev_is_pf(d) (false)
1217#define dev_num_vf(d) (0)
4352dfd5 1218#endif /* CONFIG_PCI */
1da177e4 1219
4352dfd5
GKH
1220/* Include architecture-dependent settings and functions */
1221
1222#include <asm/pci.h>
1da177e4 1223
1f82de10
YL
1224#ifndef PCIBIOS_MAX_MEM_32
1225#define PCIBIOS_MAX_MEM_32 (-1)
1226#endif
1227
1da177e4
LT
1228/* these helpers provide future and backwards compatibility
1229 * for accessing popular PCI BAR info */
05cca6e5
GKH
1230#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1231#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1232#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1233#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1234 ((pci_resource_start((dev), (bar)) == 0 && \
1235 pci_resource_end((dev), (bar)) == \
1236 pci_resource_start((dev), (bar))) ? 0 : \
1237 \
1238 (pci_resource_end((dev), (bar)) - \
1239 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1240
1241/* Similar to the helpers above, these manipulate per-pci_dev
1242 * driver-specific data. They are really just a wrapper around
1243 * the generic device structure functions of these calls.
1244 */
05cca6e5 1245static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1246{
1247 return dev_get_drvdata(&pdev->dev);
1248}
1249
05cca6e5 1250static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1251{
1252 dev_set_drvdata(&pdev->dev, data);
1253}
1254
1255/* If you want to know what to call your pci_dev, ask this function.
1256 * Again, it's a wrapper around the generic device.
1257 */
2fc90f61 1258static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1259{
c6c4f070 1260 return dev_name(&pdev->dev);
1da177e4
LT
1261}
1262
2311b1f2
ME
1263
1264/* Some archs don't want to expose struct resource to userland as-is
1265 * in sysfs and /proc
1266 */
1267#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1268static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1269 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1270 resource_size_t *end)
2311b1f2
ME
1271{
1272 *start = rsrc->start;
1273 *end = rsrc->end;
1274}
1275#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1276
1277
1da177e4
LT
1278/*
1279 * The world is not perfect and supplies us with broken PCI devices.
1280 * For at least a part of these bugs we need a work-around, so both
1281 * generic (drivers/pci/quirks.c) and per-architecture code can define
1282 * fixup hooks to be called for particular buggy devices.
1283 */
1284
1285struct pci_fixup {
1286 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1287 void (*hook)(struct pci_dev *dev);
1288};
1289
1290enum pci_fixup_pass {
1291 pci_fixup_early, /* Before probing BARs */
1292 pci_fixup_header, /* After reading configuration header */
1293 pci_fixup_final, /* Final phase of device fixups */
1294 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1295 pci_fixup_resume, /* pci_device_resume() */
1296 pci_fixup_suspend, /* pci_device_suspend */
1297 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1298};
1299
1300/* Anonymous variables would be nice... */
1301#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1302 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1303 __attribute__((__section__(#section))) = { vendor, device, hook };
1304#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1305 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1306 vendor##device##hook, vendor, device, hook)
1307#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1308 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1309 vendor##device##hook, vendor, device, hook)
1310#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1311 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1312 vendor##device##hook, vendor, device, hook)
1313#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1314 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1315 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1316#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1317 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1318 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1319#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1320 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1321 resume_early##vendor##device##hook, vendor, device, hook)
1322#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1323 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1324 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1325
93177a74 1326#ifdef CONFIG_PCI_QUIRKS
1da177e4 1327void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1328#else
1329static inline void pci_fixup_device(enum pci_fixup_pass pass,
1330 struct pci_dev *dev) {}
1331#endif
1da177e4 1332
05cca6e5 1333void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1334void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1335void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1336int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1337int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1338 const char *name);
ec04b075 1339void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1340
1da177e4 1341extern int pci_pci_problems;
236561e5 1342#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1343#define PCIPCI_TRITON 2
1344#define PCIPCI_NATOMA 4
1345#define PCIPCI_VIAETBF 8
1346#define PCIPCI_VSFX 16
236561e5
AC
1347#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1348#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1349
4516a618
AN
1350extern unsigned long pci_cardbus_io_size;
1351extern unsigned long pci_cardbus_mem_size;
491424c0 1352extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1353extern u8 pci_cache_line_size;
4516a618 1354
28760489
EB
1355extern unsigned long pci_hotplug_io_size;
1356extern unsigned long pci_hotplug_mem_size;
1357
19792a08
AB
1358int pcibios_add_platform_entries(struct pci_dev *dev);
1359void pcibios_disable_device(struct pci_dev *dev);
1360int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1361 enum pcie_reset_state state);
575e3348 1362
7752d5cf 1363#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1364extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1365extern void __init pci_mmcfg_late_init(void);
1366#else
bb63b421 1367static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1368static inline void pci_mmcfg_late_init(void) { }
1369#endif
1370
0ef5f8f6
AP
1371int pci_ext_cfg_avail(struct pci_dev *dev);
1372
1684f5dd 1373void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1374
dd7cc44d
YZ
1375#ifdef CONFIG_PCI_IOV
1376extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1377extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1378extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1379extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1380#else
1381static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1382{
1383 return -ENODEV;
1384}
1385static inline void pci_disable_sriov(struct pci_dev *dev)
1386{
1387}
74bb1bcc
YZ
1388static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1389{
1390 return IRQ_NONE;
1391}
fb8a0d9d
WM
1392static inline int pci_num_vf(struct pci_dev *dev)
1393{
1394 return 0;
1395}
dd7cc44d
YZ
1396#endif
1397
c825bc94
KK
1398#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1399extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1400extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1401#endif
1402
d7b7e605
KK
1403/**
1404 * pci_pcie_cap - get the saved PCIe capability offset
1405 * @dev: PCI device
1406 *
1407 * PCIe capability offset is calculated at PCI device initialization
1408 * time and saved in the data structure. This function returns saved
1409 * PCIe capability offset. Using this instead of pci_find_capability()
1410 * reduces unnecessary search in the PCI configuration space. If you
1411 * need to calculate PCIe capability offset from raw device for some
1412 * reasons, please use pci_find_capability() instead.
1413 */
1414static inline int pci_pcie_cap(struct pci_dev *dev)
1415{
1416 return dev->pcie_cap;
1417}
1418
7eb776c4
KK
1419/**
1420 * pci_is_pcie - check if the PCI device is PCI Express capable
1421 * @dev: PCI device
1422 *
1423 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1424 */
1425static inline bool pci_is_pcie(struct pci_dev *dev)
1426{
1427 return !!pci_pcie_cap(dev);
1428}
1429
5d990b62
CW
1430void pci_request_acs(void);
1431
a2ce7662 1432
7ad506fa
MC
1433#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1434#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1435
1436/* Large Resource Data Type Tag Item Names */
1437#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1438#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1439#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1440
1441#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1442#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1443#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1444
1445/* Small Resource Data Type Tag Item Names */
1446#define PCI_VPD_STIN_END 0x78 /* End */
1447
1448#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1449
1450#define PCI_VPD_SRDT_TIN_MASK 0x78
1451#define PCI_VPD_SRDT_LEN_MASK 0x07
1452
1453#define PCI_VPD_LRDT_TAG_SIZE 3
1454#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1455
e1d5bdab
MC
1456#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1457
4067a854
MC
1458#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1459#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1460#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1461
a2ce7662
MC
1462/**
1463 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1464 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1465 *
1466 * Returns the extracted Large Resource Data Type length.
1467 */
1468static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1469{
1470 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1471}
1472
7ad506fa
MC
1473/**
1474 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1475 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1476 *
1477 * Returns the extracted Small Resource Data Type length.
1478 */
1479static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1480{
1481 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1482}
1483
e1d5bdab
MC
1484/**
1485 * pci_vpd_info_field_size - Extracts the information field length
1486 * @lrdt: Pointer to the beginning of an information field header
1487 *
1488 * Returns the extracted information field length.
1489 */
1490static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1491{
1492 return info_field[2];
1493}
1494
b55ac1b2
MC
1495/**
1496 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1497 * @buf: Pointer to buffered vpd data
1498 * @off: The offset into the buffer at which to begin the search
1499 * @len: The length of the vpd buffer
1500 * @rdt: The Resource Data Type to search for
1501 *
1502 * Returns the index where the Resource Data Type was found or
1503 * -ENOENT otherwise.
1504 */
1505int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1506
4067a854
MC
1507/**
1508 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1509 * @buf: Pointer to buffered vpd data
1510 * @off: The offset into the buffer at which to begin the search
1511 * @len: The length of the buffer area, relative to off, in which to search
1512 * @kw: The keyword to search for
1513 *
1514 * Returns the index where the information field keyword was found or
1515 * -ENOENT otherwise.
1516 */
1517int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1518 unsigned int len, const char *kw);
1519
1da177e4
LT
1520#endif /* __KERNEL__ */
1521#endif /* LINUX_PCI_H */