]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Define MI_ARB_STATE bits
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
28d52043 33#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
34#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
241fa85b 39#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
40#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
49#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111 55
14bc490b
ZW
56#define SNB_GMCH_CTRL 0x50
57#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
585fb111
JB
75/* PCI config space */
76
77#define HPLLCC 0xc0 /* 855 only */
652c393a 78#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
79#define GC_CLOCK_133_200 (0 << 0)
80#define GC_CLOCK_100_200 (1 << 0)
81#define GC_CLOCK_100_133 (2 << 0)
82#define GC_CLOCK_166_250 (3 << 0)
f97108d1 83#define GCFGC2 0xda
585fb111
JB
84#define GCFGC 0xf0 /* 915+ only */
85#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
89#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 108#define LBB 0xf4
11ed50ec
BG
109#define GDRST 0xc0
110#define GDRST_FULL (0<<2)
111#define GDRST_RENDER (1<<2)
112#define GDRST_MEDIA (3<<2)
585fb111
JB
113
114/* VGA stuff */
115
116#define VGA_ST01_MDA 0x3ba
117#define VGA_ST01_CGA 0x3da
118
119#define VGA_MSR_WRITE 0x3c2
120#define VGA_MSR_READ 0x3cc
121#define VGA_MSR_MEM_EN (1<<1)
122#define VGA_MSR_CGA_MODE (1<<0)
123
124#define VGA_SR_INDEX 0x3c4
125#define VGA_SR_DATA 0x3c5
126
127#define VGA_AR_INDEX 0x3c0
128#define VGA_AR_VID_EN (1<<5)
129#define VGA_AR_DATA_WRITE 0x3c0
130#define VGA_AR_DATA_READ 0x3c1
131
132#define VGA_GR_INDEX 0x3ce
133#define VGA_GR_DATA 0x3cf
134/* GR05 */
135#define VGA_GR_MEM_READ_MODE_SHIFT 3
136#define VGA_GR_MEM_READ_MODE_PLANE 1
137/* GR06 */
138#define VGA_GR_MEM_MODE_MASK 0xc
139#define VGA_GR_MEM_MODE_SHIFT 2
140#define VGA_GR_MEM_A0000_AFFFF 0
141#define VGA_GR_MEM_A0000_BFFFF 1
142#define VGA_GR_MEM_B0000_B7FFF 2
143#define VGA_GR_MEM_B0000_BFFFF 3
144
145#define VGA_DACMASK 0x3c6
146#define VGA_DACRX 0x3c7
147#define VGA_DACWX 0x3c8
148#define VGA_DACDATA 0x3c9
149
150#define VGA_CR_INDEX_MDA 0x3b4
151#define VGA_CR_DATA_MDA 0x3b5
152#define VGA_CR_INDEX_CGA 0x3d4
153#define VGA_CR_DATA_CGA 0x3d5
154
155/*
156 * Memory interface instructions used by the kernel
157 */
158#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160#define MI_NOOP MI_INSTR(0, 0)
161#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 163#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
164#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167#define MI_FLUSH MI_INSTR(0x04, 0)
168#define MI_READ_FLUSH (1 << 0)
169#define MI_EXE_FLUSH (1 << 1)
170#define MI_NO_WRITE_FLUSH (1 << 2)
171#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
175#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
585fb111 179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 181#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 182#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
585fb111
JB
183#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
184#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
185#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
186#define MI_STORE_DWORD_INDEX_SHIFT 2
187#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
192
193/*
194 * 3D instructions used by the kernel
195 */
196#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
197
198#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
199#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
200#define SC_UPDATE_SCISSOR (0x1<<1)
201#define SC_ENABLE_MASK (0x1<<0)
202#define SC_ENABLE (0x1<<0)
203#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
204#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
205#define SCI_YMIN_MASK (0xffff<<16)
206#define SCI_XMIN_MASK (0xffff<<0)
207#define SCI_YMAX_MASK (0xffff<<16)
208#define SCI_XMAX_MASK (0xffff<<0)
209#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
210#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
211#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
212#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
213#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
214#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
215#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
216#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
217#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
218#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
219#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
220#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
221#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
222#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
223#define BLT_DEPTH_8 (0<<24)
224#define BLT_DEPTH_16_565 (1<<24)
225#define BLT_DEPTH_16_1555 (2<<24)
226#define BLT_DEPTH_32 (3<<24)
227#define BLT_ROP_GXCOPY (0xcc<<16)
228#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
229#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
230#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
231#define ASYNC_FLIP (1<<22)
232#define DISPLAY_PLANE_A (0<<20)
233#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
234#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
235#define PIPE_CONTROL_QW_WRITE (1<<14)
236#define PIPE_CONTROL_DEPTH_STALL (1<<13)
237#define PIPE_CONTROL_WC_FLUSH (1<<12)
238#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
239#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
240#define PIPE_CONTROL_ISP_DIS (1<<9)
241#define PIPE_CONTROL_NOTIFY (1<<8)
242#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
243#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111
JB
244
245/*
de151cf6 246 * Fence registers
585fb111 247 */
de151cf6 248#define FENCE_REG_830_0 0x2000
dc529a4f 249#define FENCE_REG_945_8 0x3000
de151cf6
JB
250#define I830_FENCE_START_MASK 0x07f80000
251#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 252#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
253#define I830_FENCE_PITCH_SHIFT 4
254#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 255#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 256#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 257#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
258
259#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 260#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 261
de151cf6
JB
262#define FENCE_REG_965_0 0x03000
263#define I965_FENCE_PITCH_SHIFT 2
264#define I965_FENCE_TILING_Y_SHIFT 1
265#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 266#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 267
4e901fdc
EA
268#define FENCE_REG_SANDYBRIDGE_0 0x100000
269#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
270
de151cf6
JB
271/*
272 * Instruction and interrupt control regs
273 */
63eeaf38 274#define PGTBL_ER 0x02024
585fb111
JB
275#define PRB0_TAIL 0x02030
276#define PRB0_HEAD 0x02034
277#define PRB0_START 0x02038
278#define PRB0_CTL 0x0203c
279#define TAIL_ADDR 0x001FFFF8
280#define HEAD_WRAP_COUNT 0xFFE00000
281#define HEAD_WRAP_ONE 0x00200000
282#define HEAD_ADDR 0x001FFFFC
283#define RING_NR_PAGES 0x001FF000
284#define RING_REPORT_MASK 0x00000006
285#define RING_REPORT_64K 0x00000002
286#define RING_REPORT_128K 0x00000004
287#define RING_NO_REPORT 0x00000000
288#define RING_VALID_MASK 0x00000001
289#define RING_VALID 0x00000001
290#define RING_INVALID 0x00000000
291#define PRB1_TAIL 0x02040 /* 915+ only */
292#define PRB1_HEAD 0x02044 /* 915+ only */
293#define PRB1_START 0x02048 /* 915+ only */
294#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
295#define IPEIR_I965 0x02064
296#define IPEHR_I965 0x02068
297#define INSTDONE_I965 0x0206c
298#define INSTPS 0x02070 /* 965+ only */
299#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
300#define ACTHD_I965 0x02074
301#define HWS_PGA 0x02080
f6e450a6 302#define HWS_PGA_GEN6 0x04080
585fb111
JB
303#define HWS_ADDRESS_MASK 0xfffff000
304#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
305#define PWRCTXA 0x2088 /* 965GM+ only */
306#define PWRCTX_EN (1<<0)
585fb111 307#define IPEIR 0x02088
63eeaf38
JB
308#define IPEHR 0x0208c
309#define INSTDONE 0x02090
585fb111
JB
310#define NOPID 0x02094
311#define HWSTAM 0x02098
71cf39b1
EA
312
313#define MI_MODE 0x0209c
314# define VS_TIMER_DISPATCH (1 << 6)
315
585fb111
JB
316#define SCPD0 0x0209c /* 915+ only */
317#define IER 0x020a0
318#define IIR 0x020a4
319#define IMR 0x020a8
320#define ISR 0x020ac
321#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
322#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
323#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 324#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
325#define I915_HWB_OOM_INTERRUPT (1<<13)
326#define I915_SYNC_STATUS_INTERRUPT (1<<12)
327#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
328#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
329#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
330#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
331#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
332#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
333#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
334#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
335#define I915_DEBUG_INTERRUPT (1<<2)
336#define I915_USER_INTERRUPT (1<<1)
337#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 338#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
339#define EIR 0x020b0
340#define EMR 0x020b4
341#define ESR 0x020b8
63eeaf38
JB
342#define GM45_ERROR_PAGE_TABLE (1<<5)
343#define GM45_ERROR_MEM_PRIV (1<<4)
344#define I915_ERROR_PAGE_TABLE (1<<4)
345#define GM45_ERROR_CP_PRIV (1<<3)
346#define I915_ERROR_MEMORY_REFRESH (1<<1)
347#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 348#define INSTPM 0x020c0
ee980b80 349#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
350#define ACTHD 0x020c8
351#define FW_BLC 0x020d8
7662c8bd 352#define FW_BLC2 0x020dc
585fb111 353#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
354#define FW_BLC_SELF_EN_MASK (1<<31)
355#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
356#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
357#define MM_BURST_LENGTH 0x00700000
358#define MM_FIFO_WATERMARK 0x0001F000
359#define LM_BURST_LENGTH 0x00000700
360#define LM_FIFO_WATERMARK 0x0000001F
585fb111 361#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
362#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
363
364/* Make render/texture TLB fetches lower priorty than associated data
365 * fetches. This is not turned on by default
366 */
367#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
368
369/* Isoch request wait on GTT enable (Display A/B/C streams).
370 * Make isoch requests stall on the TLB update. May cause
371 * display underruns (test mode only)
372 */
373#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
374
375/* Block grant count for isoch requests when block count is
376 * set to a finite value.
377 */
378#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
379#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
380#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
381#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
382#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
383
384/* Enable render writes to complete in C2/C3/C4 power states.
385 * If this isn't enabled, render writes are prevented in low
386 * power states. That seems bad to me.
387 */
388#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
389
390/* This acknowledges an async flip immediately instead
391 * of waiting for 2TLB fetches.
392 */
393#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
394
395/* Enables non-sequential data reads through arbiter
396 */
397#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
398
399/* Disable FSB snooping of cacheable write cycles from binner/render
400 * command stream
401 */
402#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
403
404/* Arbiter time slice for non-isoch streams */
405#define MI_ARB_TIME_SLICE_MASK (7 << 5)
406#define MI_ARB_TIME_SLICE_1 (0 << 5)
407#define MI_ARB_TIME_SLICE_2 (1 << 5)
408#define MI_ARB_TIME_SLICE_4 (2 << 5)
409#define MI_ARB_TIME_SLICE_6 (3 << 5)
410#define MI_ARB_TIME_SLICE_8 (4 << 5)
411#define MI_ARB_TIME_SLICE_10 (5 << 5)
412#define MI_ARB_TIME_SLICE_14 (6 << 5)
413#define MI_ARB_TIME_SLICE_16 (7 << 5)
414
415/* Low priority grace period page size */
416#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
417#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
418
419/* Disable display A/B trickle feed */
420#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
421
422/* Set display plane priority */
423#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
424#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
425
585fb111
JB
426#define CACHE_MODE_0 0x02120 /* 915+ only */
427#define CM0_MASK_SHIFT 16
428#define CM0_IZ_OPT_DISABLE (1<<6)
429#define CM0_ZR_OPT_DISABLE (1<<5)
430#define CM0_DEPTH_EVICT_DISABLE (1<<4)
431#define CM0_COLOR_EVICT_DISABLE (1<<3)
432#define CM0_DEPTH_WRITE_DISABLE (1<<1)
433#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 434#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 435#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
436#define ECOSKPD 0x021d0
437#define ECO_GATING_CX_ONLY (1<<3)
438#define ECO_FLIP_DONE (1<<0)
585fb111 439
a1786bd2
ZW
440/* GEN6 interrupt control */
441#define GEN6_RENDER_HWSTAM 0x2098
442#define GEN6_RENDER_IMR 0x20a8
443#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
444#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
445#define GEN6_RENDER TIMEOUT_COUNTER_EXPIRED (1 << 6)
446#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
447#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
448#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
449#define GEN6_RENDER_SYNC_STATUS (1 << 2)
450#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
451#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
452
453#define GEN6_BLITTER_HWSTAM 0x22098
454#define GEN6_BLITTER_IMR 0x220a8
455#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
456#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
457#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
458#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
d1b851fc
ZN
459/*
460 * BSD (bit stream decoder instruction and interrupt control register defines
461 * (G4X and Ironlake only)
462 */
463
464#define BSD_RING_TAIL 0x04030
465#define BSD_RING_HEAD 0x04034
466#define BSD_RING_START 0x04038
467#define BSD_RING_CTL 0x0403c
468#define BSD_RING_ACTHD 0x04074
469#define BSD_HWS_PGA 0x04080
de151cf6 470
585fb111
JB
471/*
472 * Framebuffer compression (915+ only)
473 */
474
475#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
476#define FBC_LL_BASE 0x03204 /* 4k page aligned */
477#define FBC_CONTROL 0x03208
478#define FBC_CTL_EN (1<<31)
479#define FBC_CTL_PERIODIC (1<<30)
480#define FBC_CTL_INTERVAL_SHIFT (16)
481#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 482#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
483#define FBC_CTL_STRIDE_SHIFT (5)
484#define FBC_CTL_FENCENO (1<<0)
485#define FBC_COMMAND 0x0320c
486#define FBC_CMD_COMPRESS (1<<0)
487#define FBC_STATUS 0x03210
488#define FBC_STAT_COMPRESSING (1<<31)
489#define FBC_STAT_COMPRESSED (1<<30)
490#define FBC_STAT_MODIFIED (1<<29)
491#define FBC_STAT_CURRENT_LINE (1<<0)
492#define FBC_CONTROL2 0x03214
493#define FBC_CTL_FENCE_DBL (0<<4)
494#define FBC_CTL_IDLE_IMM (0<<2)
495#define FBC_CTL_IDLE_FULL (1<<2)
496#define FBC_CTL_IDLE_LINE (2<<2)
497#define FBC_CTL_IDLE_DEBUG (3<<2)
498#define FBC_CTL_CPU_FENCE (1<<1)
499#define FBC_CTL_PLANEA (0<<0)
500#define FBC_CTL_PLANEB (1<<0)
501#define FBC_FENCE_OFF 0x0321b
80824003 502#define FBC_TAG 0x03300
585fb111
JB
503
504#define FBC_LL_SIZE (1536)
505
74dff282
JB
506/* Framebuffer compression for GM45+ */
507#define DPFC_CB_BASE 0x3200
508#define DPFC_CONTROL 0x3208
509#define DPFC_CTL_EN (1<<31)
510#define DPFC_CTL_PLANEA (0<<30)
511#define DPFC_CTL_PLANEB (1<<30)
512#define DPFC_CTL_FENCE_EN (1<<29)
513#define DPFC_SR_EN (1<<10)
514#define DPFC_CTL_LIMIT_1X (0<<6)
515#define DPFC_CTL_LIMIT_2X (1<<6)
516#define DPFC_CTL_LIMIT_4X (2<<6)
517#define DPFC_RECOMP_CTL 0x320c
518#define DPFC_RECOMP_STALL_EN (1<<27)
519#define DPFC_RECOMP_STALL_WM_SHIFT (16)
520#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
521#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
522#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
523#define DPFC_STATUS 0x3210
524#define DPFC_INVAL_SEG_SHIFT (16)
525#define DPFC_INVAL_SEG_MASK (0x07ff0000)
526#define DPFC_COMP_SEG_SHIFT (0)
527#define DPFC_COMP_SEG_MASK (0x000003ff)
528#define DPFC_STATUS2 0x3214
529#define DPFC_FENCE_YOFF 0x3218
530#define DPFC_CHICKEN 0x3224
531#define DPFC_HT_MODIFY (1<<31)
532
585fb111
JB
533/*
534 * GPIO regs
535 */
536#define GPIOA 0x5010
537#define GPIOB 0x5014
538#define GPIOC 0x5018
539#define GPIOD 0x501c
540#define GPIOE 0x5020
541#define GPIOF 0x5024
542#define GPIOG 0x5028
543#define GPIOH 0x502c
544# define GPIO_CLOCK_DIR_MASK (1 << 0)
545# define GPIO_CLOCK_DIR_IN (0 << 1)
546# define GPIO_CLOCK_DIR_OUT (1 << 1)
547# define GPIO_CLOCK_VAL_MASK (1 << 2)
548# define GPIO_CLOCK_VAL_OUT (1 << 3)
549# define GPIO_CLOCK_VAL_IN (1 << 4)
550# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
551# define GPIO_DATA_DIR_MASK (1 << 8)
552# define GPIO_DATA_DIR_IN (0 << 9)
553# define GPIO_DATA_DIR_OUT (1 << 9)
554# define GPIO_DATA_VAL_MASK (1 << 10)
555# define GPIO_DATA_VAL_OUT (1 << 11)
556# define GPIO_DATA_VAL_IN (1 << 12)
557# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
558
f0217c42
EA
559#define GMBUS0 0x5100
560#define GMBUS1 0x5104
561#define GMBUS2 0x5108
562#define GMBUS3 0x510c
563#define GMBUS4 0x5110
564#define GMBUS5 0x5120
565
585fb111
JB
566/*
567 * Clock control & power management
568 */
569
570#define VGA0 0x6000
571#define VGA1 0x6004
572#define VGA_PD 0x6010
573#define VGA0_PD_P2_DIV_4 (1 << 7)
574#define VGA0_PD_P1_DIV_2 (1 << 5)
575#define VGA0_PD_P1_SHIFT 0
576#define VGA0_PD_P1_MASK (0x1f << 0)
577#define VGA1_PD_P2_DIV_4 (1 << 15)
578#define VGA1_PD_P1_DIV_2 (1 << 13)
579#define VGA1_PD_P1_SHIFT 8
580#define VGA1_PD_P1_MASK (0x1f << 8)
581#define DPLL_A 0x06014
582#define DPLL_B 0x06018
583#define DPLL_VCO_ENABLE (1 << 31)
584#define DPLL_DVO_HIGH_SPEED (1 << 30)
585#define DPLL_SYNCLOCK_ENABLE (1 << 29)
586#define DPLL_VGA_MODE_DIS (1 << 28)
587#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
588#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
589#define DPLL_MODE_MASK (3 << 26)
590#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
591#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
592#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
593#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
594#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
595#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 596#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111
JB
597
598#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
599#define I915_CRC_ERROR_ENABLE (1UL<<29)
600#define I915_CRC_DONE_ENABLE (1UL<<28)
601#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
602#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
603#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
604#define I915_DPST_EVENT_ENABLE (1UL<<23)
605#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
606#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
607#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
608#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
609#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
610#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
611#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
612#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
613#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
614#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
615#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
616#define I915_DPST_EVENT_STATUS (1UL<<7)
617#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
618#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
619#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
620#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
621#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
622#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
623
624#define SRX_INDEX 0x3c4
625#define SRX_DATA 0x3c5
626#define SR01 1
627#define SR01_SCREEN_OFF (1<<5)
628
629#define PPCR 0x61204
630#define PPCR_ON (1<<0)
631
632#define DVOB 0x61140
633#define DVOB_ON (1<<31)
634#define DVOC 0x61160
635#define DVOC_ON (1<<31)
636#define LVDS 0x61180
637#define LVDS_ON (1<<31)
638
639#define ADPA 0x61100
640#define ADPA_DPMS_MASK (~(3<<10))
641#define ADPA_DPMS_ON (0<<10)
642#define ADPA_DPMS_SUSPEND (1<<10)
643#define ADPA_DPMS_STANDBY (2<<10)
644#define ADPA_DPMS_OFF (3<<10)
645
646#define RING_TAIL 0x00
647#define TAIL_ADDR 0x001FFFF8
648#define RING_HEAD 0x04
649#define HEAD_WRAP_COUNT 0xFFE00000
650#define HEAD_WRAP_ONE 0x00200000
651#define HEAD_ADDR 0x001FFFFC
652#define RING_START 0x08
653#define START_ADDR 0xFFFFF000
654#define RING_LEN 0x0C
655#define RING_NR_PAGES 0x001FF000
656#define RING_REPORT_MASK 0x00000006
657#define RING_REPORT_64K 0x00000002
658#define RING_REPORT_128K 0x00000004
659#define RING_NO_REPORT 0x00000000
660#define RING_VALID_MASK 0x00000001
661#define RING_VALID 0x00000001
662#define RING_INVALID 0x00000000
663
664/* Scratch pad debug 0 reg:
665 */
666#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
667/*
668 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
669 * this field (only one bit may be set).
670 */
671#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
672#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 673#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
674/* i830, required in DVO non-gang */
675#define PLL_P2_DIVIDE_BY_4 (1 << 23)
676#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
677#define PLL_REF_INPUT_DREFCLK (0 << 13)
678#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
679#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
680#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
681#define PLL_REF_INPUT_MASK (3 << 13)
682#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 683/* Ironlake */
b9055052
ZW
684# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
685# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
686# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
687# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
688# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
689
585fb111
JB
690/*
691 * Parallel to Serial Load Pulse phase selection.
692 * Selects the phase for the 10X DPLL clock for the PCIe
693 * digital display port. The range is 4 to 13; 10 or more
694 * is just a flip delay. The default is 6
695 */
696#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
697#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
698/*
699 * SDVO multiplier for 945G/GM. Not used on 965.
700 */
701#define SDVO_MULTIPLIER_MASK 0x000000ff
702#define SDVO_MULTIPLIER_SHIFT_HIRES 4
703#define SDVO_MULTIPLIER_SHIFT_VGA 0
704#define DPLL_A_MD 0x0601c /* 965+ only */
705/*
706 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
707 *
708 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
709 */
710#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
711#define DPLL_MD_UDI_DIVIDER_SHIFT 24
712/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
713#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
714#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
715/*
716 * SDVO/UDI pixel multiplier.
717 *
718 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
719 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
720 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
721 * dummy bytes in the datastream at an increased clock rate, with both sides of
722 * the link knowing how many bytes are fill.
723 *
724 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
725 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
726 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
727 * through an SDVO command.
728 *
729 * This register field has values of multiplication factor minus 1, with
730 * a maximum multiplier of 5 for SDVO.
731 */
732#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
733#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
734/*
735 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
736 * This best be set to the default value (3) or the CRT won't work. No,
737 * I don't entirely understand what this does...
738 */
739#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
740#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
741#define DPLL_B_MD 0x06020 /* 965+ only */
742#define FPA0 0x06040
743#define FPA1 0x06044
744#define FPB0 0x06048
745#define FPB1 0x0604c
746#define FP_N_DIV_MASK 0x003f0000
f2b115e6 747#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
748#define FP_N_DIV_SHIFT 16
749#define FP_M1_DIV_MASK 0x00003f00
750#define FP_M1_DIV_SHIFT 8
751#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 752#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
753#define FP_M2_DIV_SHIFT 0
754#define DPLL_TEST 0x606c
755#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
756#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
757#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
758#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
759#define DPLLB_TEST_N_BYPASS (1 << 19)
760#define DPLLB_TEST_M_BYPASS (1 << 18)
761#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
762#define DPLLA_TEST_N_BYPASS (1 << 3)
763#define DPLLA_TEST_M_BYPASS (1 << 2)
764#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
765#define D_STATE 0x6104
652c393a
JB
766#define DSTATE_PLL_D3_OFF (1<<3)
767#define DSTATE_GFX_CLOCK_GATING (1<<1)
768#define DSTATE_DOT_CLOCK_GATING (1<<0)
769#define DSPCLK_GATE_D 0x6200
770# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
771# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
772# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
773# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
774# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
775# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
776# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
777# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
778# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
779# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
780# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
781# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
782# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
783# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
784# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
785# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
786# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
787# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
788# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
789# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
790# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
791# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
792# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
793# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
794# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
795# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
796# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
797# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
798/**
799 * This bit must be set on the 830 to prevent hangs when turning off the
800 * overlay scaler.
801 */
802# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
803# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
804# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
805# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
806# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
807
808#define RENCLK_GATE_D1 0x6204
809# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
810# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
811# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
812# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
813# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
814# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
815# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
816# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
817# define MAG_CLOCK_GATE_DISABLE (1 << 5)
818/** This bit must be unset on 855,865 */
819# define MECI_CLOCK_GATE_DISABLE (1 << 4)
820# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
821# define MEC_CLOCK_GATE_DISABLE (1 << 2)
822# define MECO_CLOCK_GATE_DISABLE (1 << 1)
823/** This bit must be set on 855,865. */
824# define SV_CLOCK_GATE_DISABLE (1 << 0)
825# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
826# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
827# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
828# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
829# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
830# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
831# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
832# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
833# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
834# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
835# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
836# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
837# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
838# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
839# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
840# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
841# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
842
843# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
844/** This bit must always be set on 965G/965GM */
845# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
846# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
847# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
848# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
849# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
850# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
851/** This bit must always be set on 965G */
852# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
853# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
854# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
855# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
856# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
857# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
858# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
859# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
860# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
861# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
862# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
863# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
864# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
865# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
866# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
867# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
868# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
869# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
870# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
871
872#define RENCLK_GATE_D2 0x6208
873#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
874#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
875#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
876#define RAMCLK_GATE_D 0x6210 /* CRL only */
877#define DEUC 0x6214 /* CRL only */
585fb111
JB
878
879/*
880 * Palette regs
881 */
882
883#define PALETTE_A 0x0a000
884#define PALETTE_B 0x0a800
885
673a394b
EA
886/* MCH MMIO space */
887
888/*
889 * MCHBAR mirror.
890 *
891 * This mirrors the MCHBAR MMIO space whose location is determined by
892 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
893 * every way. It is not accessible from the CP register read instructions.
894 *
895 */
896#define MCHBAR_MIRROR_BASE 0x10000
897
898/** 915-945 and GM965 MCH register controlling DRAM channel access */
899#define DCC 0x10200
900#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
901#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
902#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
903#define DCC_ADDRESSING_MODE_MASK (3 << 0)
904#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 905#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 906
95534263
LP
907/** Pineview MCH register contains DDR3 setting */
908#define CSHRDDR3CTL 0x101a8
909#define CSHRDDR3CTL_DDR3 (1 << 2)
910
673a394b
EA
911/** 965 MCH register controlling DRAM channel configuration */
912#define C0DRB3 0x10206
913#define C1DRB3 0x10606
914
b11248df
KP
915/* Clocking configuration register */
916#define CLKCFG 0x10c00
7662c8bd 917#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
918#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
919#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
920#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
921#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
922#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 923/* Note, below two are guess */
b11248df 924#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 925#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 926#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
927#define CLKCFG_MEM_533 (1 << 4)
928#define CLKCFG_MEM_667 (2 << 4)
929#define CLKCFG_MEM_800 (3 << 4)
930#define CLKCFG_MEM_MASK (7 << 4)
931
7648fa99
JB
932#define TR1 0x11006
933#define TSFS 0x11020
934#define TSFS_SLOPE_MASK 0x0000ff00
935#define TSFS_SLOPE_SHIFT 8
936#define TSFS_INTR_MASK 0x000000ff
937
f97108d1
JB
938#define CRSTANDVID 0x11100
939#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
940#define PXVFREQ_PX_MASK 0x7f000000
941#define PXVFREQ_PX_SHIFT 24
942#define VIDFREQ_BASE 0x11110
943#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
944#define VIDFREQ2 0x11114
945#define VIDFREQ3 0x11118
946#define VIDFREQ4 0x1111c
947#define VIDFREQ_P0_MASK 0x1f000000
948#define VIDFREQ_P0_SHIFT 24
949#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
950#define VIDFREQ_P0_CSCLK_SHIFT 20
951#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
952#define VIDFREQ_P0_CRCLK_SHIFT 16
953#define VIDFREQ_P1_MASK 0x00001f00
954#define VIDFREQ_P1_SHIFT 8
955#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
956#define VIDFREQ_P1_CSCLK_SHIFT 4
957#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
958#define INTTOEXT_BASE_ILK 0x11300
959#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
960#define INTTOEXT_MAP3_SHIFT 24
961#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
962#define INTTOEXT_MAP2_SHIFT 16
963#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
964#define INTTOEXT_MAP1_SHIFT 8
965#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
966#define INTTOEXT_MAP0_SHIFT 0
967#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
968#define MEMSWCTL 0x11170 /* Ironlake only */
969#define MEMCTL_CMD_MASK 0xe000
970#define MEMCTL_CMD_SHIFT 13
971#define MEMCTL_CMD_RCLK_OFF 0
972#define MEMCTL_CMD_RCLK_ON 1
973#define MEMCTL_CMD_CHFREQ 2
974#define MEMCTL_CMD_CHVID 3
975#define MEMCTL_CMD_VMMOFF 4
976#define MEMCTL_CMD_VMMON 5
977#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
978 when command complete */
979#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
980#define MEMCTL_FREQ_SHIFT 8
981#define MEMCTL_SFCAVM (1<<7)
982#define MEMCTL_TGT_VID_MASK 0x007f
983#define MEMIHYST 0x1117c
984#define MEMINTREN 0x11180 /* 16 bits */
985#define MEMINT_RSEXIT_EN (1<<8)
986#define MEMINT_CX_SUPR_EN (1<<7)
987#define MEMINT_CONT_BUSY_EN (1<<6)
988#define MEMINT_AVG_BUSY_EN (1<<5)
989#define MEMINT_EVAL_CHG_EN (1<<4)
990#define MEMINT_MON_IDLE_EN (1<<3)
991#define MEMINT_UP_EVAL_EN (1<<2)
992#define MEMINT_DOWN_EVAL_EN (1<<1)
993#define MEMINT_SW_CMD_EN (1<<0)
994#define MEMINTRSTR 0x11182 /* 16 bits */
995#define MEM_RSEXIT_MASK 0xc000
996#define MEM_RSEXIT_SHIFT 14
997#define MEM_CONT_BUSY_MASK 0x3000
998#define MEM_CONT_BUSY_SHIFT 12
999#define MEM_AVG_BUSY_MASK 0x0c00
1000#define MEM_AVG_BUSY_SHIFT 10
1001#define MEM_EVAL_CHG_MASK 0x0300
1002#define MEM_EVAL_BUSY_SHIFT 8
1003#define MEM_MON_IDLE_MASK 0x00c0
1004#define MEM_MON_IDLE_SHIFT 6
1005#define MEM_UP_EVAL_MASK 0x0030
1006#define MEM_UP_EVAL_SHIFT 4
1007#define MEM_DOWN_EVAL_MASK 0x000c
1008#define MEM_DOWN_EVAL_SHIFT 2
1009#define MEM_SW_CMD_MASK 0x0003
1010#define MEM_INT_STEER_GFX 0
1011#define MEM_INT_STEER_CMR 1
1012#define MEM_INT_STEER_SMI 2
1013#define MEM_INT_STEER_SCI 3
1014#define MEMINTRSTS 0x11184
1015#define MEMINT_RSEXIT (1<<7)
1016#define MEMINT_CONT_BUSY (1<<6)
1017#define MEMINT_AVG_BUSY (1<<5)
1018#define MEMINT_EVAL_CHG (1<<4)
1019#define MEMINT_MON_IDLE (1<<3)
1020#define MEMINT_UP_EVAL (1<<2)
1021#define MEMINT_DOWN_EVAL (1<<1)
1022#define MEMINT_SW_CMD (1<<0)
1023#define MEMMODECTL 0x11190
1024#define MEMMODE_BOOST_EN (1<<31)
1025#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1026#define MEMMODE_BOOST_FREQ_SHIFT 24
1027#define MEMMODE_IDLE_MODE_MASK 0x00030000
1028#define MEMMODE_IDLE_MODE_SHIFT 16
1029#define MEMMODE_IDLE_MODE_EVAL 0
1030#define MEMMODE_IDLE_MODE_CONT 1
1031#define MEMMODE_HWIDLE_EN (1<<15)
1032#define MEMMODE_SWMODE_EN (1<<14)
1033#define MEMMODE_RCLK_GATE (1<<13)
1034#define MEMMODE_HW_UPDATE (1<<12)
1035#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1036#define MEMMODE_FSTART_SHIFT 8
1037#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1038#define MEMMODE_FMAX_SHIFT 4
1039#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1040#define RCBMAXAVG 0x1119c
1041#define MEMSWCTL2 0x1119e /* Cantiga only */
1042#define SWMEMCMD_RENDER_OFF (0 << 13)
1043#define SWMEMCMD_RENDER_ON (1 << 13)
1044#define SWMEMCMD_SWFREQ (2 << 13)
1045#define SWMEMCMD_TARVID (3 << 13)
1046#define SWMEMCMD_VRM_OFF (4 << 13)
1047#define SWMEMCMD_VRM_ON (5 << 13)
1048#define CMDSTS (1<<12)
1049#define SFCAVM (1<<11)
1050#define SWFREQ_MASK 0x0380 /* P0-7 */
1051#define SWFREQ_SHIFT 7
1052#define TARVID_MASK 0x001f
1053#define MEMSTAT_CTG 0x111a0
1054#define RCBMINAVG 0x111a0
1055#define RCUPEI 0x111b0
1056#define RCDNEI 0x111b4
b5b72e89 1057#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1058#define RCX_SW_EXIT (1<<23)
1059#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1060#define VIDCTL 0x111c0
1061#define VIDSTS 0x111c8
1062#define VIDSTART 0x111cc /* 8 bits */
1063#define MEMSTAT_ILK 0x111f8
1064#define MEMSTAT_VID_MASK 0x7f00
1065#define MEMSTAT_VID_SHIFT 8
1066#define MEMSTAT_PSTATE_MASK 0x00f8
1067#define MEMSTAT_PSTATE_SHIFT 3
1068#define MEMSTAT_MON_ACTV (1<<2)
1069#define MEMSTAT_SRC_CTL_MASK 0x0003
1070#define MEMSTAT_SRC_CTL_CORE 0
1071#define MEMSTAT_SRC_CTL_TRB 1
1072#define MEMSTAT_SRC_CTL_THM 2
1073#define MEMSTAT_SRC_CTL_STDBY 3
1074#define RCPREVBSYTUPAVG 0x113b8
1075#define RCPREVBSYTDNAVG 0x113bc
7648fa99
JB
1076#define SDEW 0x1124c
1077#define CSIEW0 0x11250
1078#define CSIEW1 0x11254
1079#define CSIEW2 0x11258
1080#define PEW 0x1125c
1081#define DEW 0x11270
1082#define MCHAFE 0x112c0
1083#define CSIEC 0x112e0
1084#define DMIEC 0x112e4
1085#define DDREC 0x112e8
1086#define PEG0EC 0x112ec
1087#define PEG1EC 0x112f0
1088#define GFXEC 0x112f4
1089#define RPPREVBSYTUPAVG 0x113b8
1090#define RPPREVBSYTDNAVG 0x113bc
1091#define ECR 0x11600
1092#define ECR_GPFE (1<<31)
1093#define ECR_IMONE (1<<30)
1094#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1095#define OGW0 0x11608
1096#define OGW1 0x1160c
1097#define EG0 0x11610
1098#define EG1 0x11614
1099#define EG2 0x11618
1100#define EG3 0x1161c
1101#define EG4 0x11620
1102#define EG5 0x11624
1103#define EG6 0x11628
1104#define EG7 0x1162c
1105#define PXW 0x11664
1106#define PXWL 0x11680
1107#define LCFUSE02 0x116c0
1108#define LCFUSE_HIV_MASK 0x000000ff
1109#define CSIPLL0 0x12c10
1110#define DDRMPLL1 0X12c20
7d57382e
EA
1111#define PEG_BAND_GAP_DATA 0x14d68
1112
585fb111
JB
1113/*
1114 * Overlay regs
1115 */
1116
1117#define OVADD 0x30000
1118#define DOVSTA 0x30008
1119#define OC_BUF (0x3<<20)
1120#define OGAMC5 0x30010
1121#define OGAMC4 0x30014
1122#define OGAMC3 0x30018
1123#define OGAMC2 0x3001c
1124#define OGAMC1 0x30020
1125#define OGAMC0 0x30024
1126
1127/*
1128 * Display engine regs
1129 */
1130
1131/* Pipe A timing regs */
1132#define HTOTAL_A 0x60000
1133#define HBLANK_A 0x60004
1134#define HSYNC_A 0x60008
1135#define VTOTAL_A 0x6000c
1136#define VBLANK_A 0x60010
1137#define VSYNC_A 0x60014
1138#define PIPEASRC 0x6001c
1139#define BCLRPAT_A 0x60020
1140
1141/* Pipe B timing regs */
1142#define HTOTAL_B 0x61000
1143#define HBLANK_B 0x61004
1144#define HSYNC_B 0x61008
1145#define VTOTAL_B 0x6100c
1146#define VBLANK_B 0x61010
1147#define VSYNC_B 0x61014
1148#define PIPEBSRC 0x6101c
1149#define BCLRPAT_B 0x61020
1150
1151/* VGA port control */
1152#define ADPA 0x61100
1153#define ADPA_DAC_ENABLE (1<<31)
1154#define ADPA_DAC_DISABLE 0
1155#define ADPA_PIPE_SELECT_MASK (1<<30)
1156#define ADPA_PIPE_A_SELECT 0
1157#define ADPA_PIPE_B_SELECT (1<<30)
1158#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1159#define ADPA_SETS_HVPOLARITY 0
1160#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1161#define ADPA_VSYNC_CNTL_ENABLE 0
1162#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1163#define ADPA_HSYNC_CNTL_ENABLE 0
1164#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1165#define ADPA_VSYNC_ACTIVE_LOW 0
1166#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1167#define ADPA_HSYNC_ACTIVE_LOW 0
1168#define ADPA_DPMS_MASK (~(3<<10))
1169#define ADPA_DPMS_ON (0<<10)
1170#define ADPA_DPMS_SUSPEND (1<<10)
1171#define ADPA_DPMS_STANDBY (2<<10)
1172#define ADPA_DPMS_OFF (3<<10)
1173
1174/* Hotplug control (945+ only) */
1175#define PORT_HOTPLUG_EN 0x61110
7d57382e 1176#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1177#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1178#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1179#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1180#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1181#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1182#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1183#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1184#define TV_HOTPLUG_INT_EN (1 << 18)
1185#define CRT_HOTPLUG_INT_EN (1 << 9)
1186#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1187#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1188/* must use period 64 on GM45 according to docs */
1189#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1190#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1191#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1192#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1193#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1194#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1195#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1196#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1197#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1198#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1199#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1200#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1201
1202#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1203#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1204#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1205#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1206#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1207#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1208#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1209#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1210#define TV_HOTPLUG_INT_STATUS (1 << 10)
1211#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1212#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1213#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1214#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1215#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1216#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1217
1218/* SDVO port control */
1219#define SDVOB 0x61140
1220#define SDVOC 0x61160
1221#define SDVO_ENABLE (1 << 31)
1222#define SDVO_PIPE_B_SELECT (1 << 30)
1223#define SDVO_STALL_SELECT (1 << 29)
1224#define SDVO_INTERRUPT_ENABLE (1 << 26)
1225/**
1226 * 915G/GM SDVO pixel multiplier.
1227 *
1228 * Programmed value is multiplier - 1, up to 5x.
1229 *
1230 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1231 */
1232#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1233#define SDVO_PORT_MULTIPLY_SHIFT 23
1234#define SDVO_PHASE_SELECT_MASK (15 << 19)
1235#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1236#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1237#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1238#define SDVO_ENCODING_SDVO (0x0 << 10)
1239#define SDVO_ENCODING_HDMI (0x2 << 10)
1240/** Requird for HDMI operation */
1241#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1242#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1243#define SDVO_AUDIO_ENABLE (1 << 6)
1244/** New with 965, default is to be set */
1245#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1246/** New with 965, default is to be set */
1247#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1248#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1249#define SDVO_DETECTED (1 << 2)
1250/* Bits to be preserved when writing */
1251#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1252#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1253
1254/* DVO port control */
1255#define DVOA 0x61120
1256#define DVOB 0x61140
1257#define DVOC 0x61160
1258#define DVO_ENABLE (1 << 31)
1259#define DVO_PIPE_B_SELECT (1 << 30)
1260#define DVO_PIPE_STALL_UNUSED (0 << 28)
1261#define DVO_PIPE_STALL (1 << 28)
1262#define DVO_PIPE_STALL_TV (2 << 28)
1263#define DVO_PIPE_STALL_MASK (3 << 28)
1264#define DVO_USE_VGA_SYNC (1 << 15)
1265#define DVO_DATA_ORDER_I740 (0 << 14)
1266#define DVO_DATA_ORDER_FP (1 << 14)
1267#define DVO_VSYNC_DISABLE (1 << 11)
1268#define DVO_HSYNC_DISABLE (1 << 10)
1269#define DVO_VSYNC_TRISTATE (1 << 9)
1270#define DVO_HSYNC_TRISTATE (1 << 8)
1271#define DVO_BORDER_ENABLE (1 << 7)
1272#define DVO_DATA_ORDER_GBRG (1 << 6)
1273#define DVO_DATA_ORDER_RGGB (0 << 6)
1274#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1275#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1276#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1277#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1278#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1279#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1280#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1281#define DVO_PRESERVE_MASK (0x7<<24)
1282#define DVOA_SRCDIM 0x61124
1283#define DVOB_SRCDIM 0x61144
1284#define DVOC_SRCDIM 0x61164
1285#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1286#define DVO_SRCDIM_VERTICAL_SHIFT 0
1287
1288/* LVDS port control */
1289#define LVDS 0x61180
1290/*
1291 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1292 * the DPLL semantics change when the LVDS is assigned to that pipe.
1293 */
1294#define LVDS_PORT_EN (1 << 31)
1295/* Selects pipe B for LVDS data. Must be set on pre-965. */
1296#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1297/* LVDS dithering flag on 965/g4x platform */
1298#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1299/* Enable border for unscaled (or aspect-scaled) display */
1300#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1301/*
1302 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1303 * pixel.
1304 */
1305#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1306#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1307#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1308/*
1309 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1310 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1311 * on.
1312 */
1313#define LVDS_A3_POWER_MASK (3 << 6)
1314#define LVDS_A3_POWER_DOWN (0 << 6)
1315#define LVDS_A3_POWER_UP (3 << 6)
1316/*
1317 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1318 * is set.
1319 */
1320#define LVDS_CLKB_POWER_MASK (3 << 4)
1321#define LVDS_CLKB_POWER_DOWN (0 << 4)
1322#define LVDS_CLKB_POWER_UP (3 << 4)
1323/*
1324 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1325 * setting for whether we are in dual-channel mode. The B3 pair will
1326 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1327 */
1328#define LVDS_B0B3_POWER_MASK (3 << 2)
1329#define LVDS_B0B3_POWER_DOWN (0 << 2)
1330#define LVDS_B0B3_POWER_UP (3 << 2)
1331
1332/* Panel power sequencing */
1333#define PP_STATUS 0x61200
1334#define PP_ON (1 << 31)
1335/*
1336 * Indicates that all dependencies of the panel are on:
1337 *
1338 * - PLL enabled
1339 * - pipe enabled
1340 * - LVDS/DVOB/DVOC on
1341 */
1342#define PP_READY (1 << 30)
1343#define PP_SEQUENCE_NONE (0 << 28)
1344#define PP_SEQUENCE_ON (1 << 28)
1345#define PP_SEQUENCE_OFF (2 << 28)
1346#define PP_SEQUENCE_MASK 0x30000000
1347#define PP_CONTROL 0x61204
1348#define POWER_TARGET_ON (1 << 0)
1349#define PP_ON_DELAYS 0x61208
1350#define PP_OFF_DELAYS 0x6120c
1351#define PP_DIVISOR 0x61210
1352
1353/* Panel fitting */
1354#define PFIT_CONTROL 0x61230
1355#define PFIT_ENABLE (1 << 31)
1356#define PFIT_PIPE_MASK (3 << 29)
1357#define PFIT_PIPE_SHIFT 29
1358#define VERT_INTERP_DISABLE (0 << 10)
1359#define VERT_INTERP_BILINEAR (1 << 10)
1360#define VERT_INTERP_MASK (3 << 10)
1361#define VERT_AUTO_SCALE (1 << 9)
1362#define HORIZ_INTERP_DISABLE (0 << 6)
1363#define HORIZ_INTERP_BILINEAR (1 << 6)
1364#define HORIZ_INTERP_MASK (3 << 6)
1365#define HORIZ_AUTO_SCALE (1 << 5)
1366#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1367#define PFIT_FILTER_FUZZY (0 << 24)
1368#define PFIT_SCALING_AUTO (0 << 26)
1369#define PFIT_SCALING_PROGRAMMED (1 << 26)
1370#define PFIT_SCALING_PILLAR (2 << 26)
1371#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1372#define PFIT_PGM_RATIOS 0x61234
1373#define PFIT_VERT_SCALE_MASK 0xfff00000
1374#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1375/* Pre-965 */
1376#define PFIT_VERT_SCALE_SHIFT 20
1377#define PFIT_VERT_SCALE_MASK 0xfff00000
1378#define PFIT_HORIZ_SCALE_SHIFT 4
1379#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1380/* 965+ */
1381#define PFIT_VERT_SCALE_SHIFT_965 16
1382#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1383#define PFIT_HORIZ_SCALE_SHIFT_965 0
1384#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1385
585fb111
JB
1386#define PFIT_AUTO_RATIOS 0x61238
1387
1388/* Backlight control */
1389#define BLC_PWM_CTL 0x61254
1390#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1391#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1392#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1393/*
1394 * This is the most significant 15 bits of the number of backlight cycles in a
1395 * complete cycle of the modulated backlight control.
1396 *
1397 * The actual value is this field multiplied by two.
1398 */
1399#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1400#define BLM_LEGACY_MODE (1 << 16)
1401/*
1402 * This is the number of cycles out of the backlight modulation cycle for which
1403 * the backlight is on.
1404 *
1405 * This field must be no greater than the number of cycles in the complete
1406 * backlight modulation cycle.
1407 */
1408#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1409#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1410
0eb96d6e
JB
1411#define BLC_HIST_CTL 0x61260
1412
585fb111
JB
1413/* TV port control */
1414#define TV_CTL 0x68000
1415/** Enables the TV encoder */
1416# define TV_ENC_ENABLE (1 << 31)
1417/** Sources the TV encoder input from pipe B instead of A. */
1418# define TV_ENC_PIPEB_SELECT (1 << 30)
1419/** Outputs composite video (DAC A only) */
1420# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1421/** Outputs SVideo video (DAC B/C) */
1422# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1423/** Outputs Component video (DAC A/B/C) */
1424# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1425/** Outputs Composite and SVideo (DAC A/B/C) */
1426# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1427# define TV_TRILEVEL_SYNC (1 << 21)
1428/** Enables slow sync generation (945GM only) */
1429# define TV_SLOW_SYNC (1 << 20)
1430/** Selects 4x oversampling for 480i and 576p */
1431# define TV_OVERSAMPLE_4X (0 << 18)
1432/** Selects 2x oversampling for 720p and 1080i */
1433# define TV_OVERSAMPLE_2X (1 << 18)
1434/** Selects no oversampling for 1080p */
1435# define TV_OVERSAMPLE_NONE (2 << 18)
1436/** Selects 8x oversampling */
1437# define TV_OVERSAMPLE_8X (3 << 18)
1438/** Selects progressive mode rather than interlaced */
1439# define TV_PROGRESSIVE (1 << 17)
1440/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1441# define TV_PAL_BURST (1 << 16)
1442/** Field for setting delay of Y compared to C */
1443# define TV_YC_SKEW_MASK (7 << 12)
1444/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1445# define TV_ENC_SDP_FIX (1 << 11)
1446/**
1447 * Enables a fix for the 915GM only.
1448 *
1449 * Not sure what it does.
1450 */
1451# define TV_ENC_C0_FIX (1 << 10)
1452/** Bits that must be preserved by software */
d2d9f232 1453# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1454# define TV_FUSE_STATE_MASK (3 << 4)
1455/** Read-only state that reports all features enabled */
1456# define TV_FUSE_STATE_ENABLED (0 << 4)
1457/** Read-only state that reports that Macrovision is disabled in hardware*/
1458# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1459/** Read-only state that reports that TV-out is disabled in hardware. */
1460# define TV_FUSE_STATE_DISABLED (2 << 4)
1461/** Normal operation */
1462# define TV_TEST_MODE_NORMAL (0 << 0)
1463/** Encoder test pattern 1 - combo pattern */
1464# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1465/** Encoder test pattern 2 - full screen vertical 75% color bars */
1466# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1467/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1468# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1469/** Encoder test pattern 4 - random noise */
1470# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1471/** Encoder test pattern 5 - linear color ramps */
1472# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1473/**
1474 * This test mode forces the DACs to 50% of full output.
1475 *
1476 * This is used for load detection in combination with TVDAC_SENSE_MASK
1477 */
1478# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1479# define TV_TEST_MODE_MASK (7 << 0)
1480
1481#define TV_DAC 0x68004
1482/**
1483 * Reports that DAC state change logic has reported change (RO).
1484 *
1485 * This gets cleared when TV_DAC_STATE_EN is cleared
1486*/
1487# define TVDAC_STATE_CHG (1 << 31)
1488# define TVDAC_SENSE_MASK (7 << 28)
1489/** Reports that DAC A voltage is above the detect threshold */
1490# define TVDAC_A_SENSE (1 << 30)
1491/** Reports that DAC B voltage is above the detect threshold */
1492# define TVDAC_B_SENSE (1 << 29)
1493/** Reports that DAC C voltage is above the detect threshold */
1494# define TVDAC_C_SENSE (1 << 28)
1495/**
1496 * Enables DAC state detection logic, for load-based TV detection.
1497 *
1498 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1499 * to off, for load detection to work.
1500 */
1501# define TVDAC_STATE_CHG_EN (1 << 27)
1502/** Sets the DAC A sense value to high */
1503# define TVDAC_A_SENSE_CTL (1 << 26)
1504/** Sets the DAC B sense value to high */
1505# define TVDAC_B_SENSE_CTL (1 << 25)
1506/** Sets the DAC C sense value to high */
1507# define TVDAC_C_SENSE_CTL (1 << 24)
1508/** Overrides the ENC_ENABLE and DAC voltage levels */
1509# define DAC_CTL_OVERRIDE (1 << 7)
1510/** Sets the slew rate. Must be preserved in software */
1511# define ENC_TVDAC_SLEW_FAST (1 << 6)
1512# define DAC_A_1_3_V (0 << 4)
1513# define DAC_A_1_1_V (1 << 4)
1514# define DAC_A_0_7_V (2 << 4)
cb66c692 1515# define DAC_A_MASK (3 << 4)
585fb111
JB
1516# define DAC_B_1_3_V (0 << 2)
1517# define DAC_B_1_1_V (1 << 2)
1518# define DAC_B_0_7_V (2 << 2)
cb66c692 1519# define DAC_B_MASK (3 << 2)
585fb111
JB
1520# define DAC_C_1_3_V (0 << 0)
1521# define DAC_C_1_1_V (1 << 0)
1522# define DAC_C_0_7_V (2 << 0)
cb66c692 1523# define DAC_C_MASK (3 << 0)
585fb111
JB
1524
1525/**
1526 * CSC coefficients are stored in a floating point format with 9 bits of
1527 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1528 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1529 * -1 (0x3) being the only legal negative value.
1530 */
1531#define TV_CSC_Y 0x68010
1532# define TV_RY_MASK 0x07ff0000
1533# define TV_RY_SHIFT 16
1534# define TV_GY_MASK 0x00000fff
1535# define TV_GY_SHIFT 0
1536
1537#define TV_CSC_Y2 0x68014
1538# define TV_BY_MASK 0x07ff0000
1539# define TV_BY_SHIFT 16
1540/**
1541 * Y attenuation for component video.
1542 *
1543 * Stored in 1.9 fixed point.
1544 */
1545# define TV_AY_MASK 0x000003ff
1546# define TV_AY_SHIFT 0
1547
1548#define TV_CSC_U 0x68018
1549# define TV_RU_MASK 0x07ff0000
1550# define TV_RU_SHIFT 16
1551# define TV_GU_MASK 0x000007ff
1552# define TV_GU_SHIFT 0
1553
1554#define TV_CSC_U2 0x6801c
1555# define TV_BU_MASK 0x07ff0000
1556# define TV_BU_SHIFT 16
1557/**
1558 * U attenuation for component video.
1559 *
1560 * Stored in 1.9 fixed point.
1561 */
1562# define TV_AU_MASK 0x000003ff
1563# define TV_AU_SHIFT 0
1564
1565#define TV_CSC_V 0x68020
1566# define TV_RV_MASK 0x0fff0000
1567# define TV_RV_SHIFT 16
1568# define TV_GV_MASK 0x000007ff
1569# define TV_GV_SHIFT 0
1570
1571#define TV_CSC_V2 0x68024
1572# define TV_BV_MASK 0x07ff0000
1573# define TV_BV_SHIFT 16
1574/**
1575 * V attenuation for component video.
1576 *
1577 * Stored in 1.9 fixed point.
1578 */
1579# define TV_AV_MASK 0x000007ff
1580# define TV_AV_SHIFT 0
1581
1582#define TV_CLR_KNOBS 0x68028
1583/** 2s-complement brightness adjustment */
1584# define TV_BRIGHTNESS_MASK 0xff000000
1585# define TV_BRIGHTNESS_SHIFT 24
1586/** Contrast adjustment, as a 2.6 unsigned floating point number */
1587# define TV_CONTRAST_MASK 0x00ff0000
1588# define TV_CONTRAST_SHIFT 16
1589/** Saturation adjustment, as a 2.6 unsigned floating point number */
1590# define TV_SATURATION_MASK 0x0000ff00
1591# define TV_SATURATION_SHIFT 8
1592/** Hue adjustment, as an integer phase angle in degrees */
1593# define TV_HUE_MASK 0x000000ff
1594# define TV_HUE_SHIFT 0
1595
1596#define TV_CLR_LEVEL 0x6802c
1597/** Controls the DAC level for black */
1598# define TV_BLACK_LEVEL_MASK 0x01ff0000
1599# define TV_BLACK_LEVEL_SHIFT 16
1600/** Controls the DAC level for blanking */
1601# define TV_BLANK_LEVEL_MASK 0x000001ff
1602# define TV_BLANK_LEVEL_SHIFT 0
1603
1604#define TV_H_CTL_1 0x68030
1605/** Number of pixels in the hsync. */
1606# define TV_HSYNC_END_MASK 0x1fff0000
1607# define TV_HSYNC_END_SHIFT 16
1608/** Total number of pixels minus one in the line (display and blanking). */
1609# define TV_HTOTAL_MASK 0x00001fff
1610# define TV_HTOTAL_SHIFT 0
1611
1612#define TV_H_CTL_2 0x68034
1613/** Enables the colorburst (needed for non-component color) */
1614# define TV_BURST_ENA (1 << 31)
1615/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1616# define TV_HBURST_START_SHIFT 16
1617# define TV_HBURST_START_MASK 0x1fff0000
1618/** Length of the colorburst */
1619# define TV_HBURST_LEN_SHIFT 0
1620# define TV_HBURST_LEN_MASK 0x0001fff
1621
1622#define TV_H_CTL_3 0x68038
1623/** End of hblank, measured in pixels minus one from start of hsync */
1624# define TV_HBLANK_END_SHIFT 16
1625# define TV_HBLANK_END_MASK 0x1fff0000
1626/** Start of hblank, measured in pixels minus one from start of hsync */
1627# define TV_HBLANK_START_SHIFT 0
1628# define TV_HBLANK_START_MASK 0x0001fff
1629
1630#define TV_V_CTL_1 0x6803c
1631/** XXX */
1632# define TV_NBR_END_SHIFT 16
1633# define TV_NBR_END_MASK 0x07ff0000
1634/** XXX */
1635# define TV_VI_END_F1_SHIFT 8
1636# define TV_VI_END_F1_MASK 0x00003f00
1637/** XXX */
1638# define TV_VI_END_F2_SHIFT 0
1639# define TV_VI_END_F2_MASK 0x0000003f
1640
1641#define TV_V_CTL_2 0x68040
1642/** Length of vsync, in half lines */
1643# define TV_VSYNC_LEN_MASK 0x07ff0000
1644# define TV_VSYNC_LEN_SHIFT 16
1645/** Offset of the start of vsync in field 1, measured in one less than the
1646 * number of half lines.
1647 */
1648# define TV_VSYNC_START_F1_MASK 0x00007f00
1649# define TV_VSYNC_START_F1_SHIFT 8
1650/**
1651 * Offset of the start of vsync in field 2, measured in one less than the
1652 * number of half lines.
1653 */
1654# define TV_VSYNC_START_F2_MASK 0x0000007f
1655# define TV_VSYNC_START_F2_SHIFT 0
1656
1657#define TV_V_CTL_3 0x68044
1658/** Enables generation of the equalization signal */
1659# define TV_EQUAL_ENA (1 << 31)
1660/** Length of vsync, in half lines */
1661# define TV_VEQ_LEN_MASK 0x007f0000
1662# define TV_VEQ_LEN_SHIFT 16
1663/** Offset of the start of equalization in field 1, measured in one less than
1664 * the number of half lines.
1665 */
1666# define TV_VEQ_START_F1_MASK 0x0007f00
1667# define TV_VEQ_START_F1_SHIFT 8
1668/**
1669 * Offset of the start of equalization in field 2, measured in one less than
1670 * the number of half lines.
1671 */
1672# define TV_VEQ_START_F2_MASK 0x000007f
1673# define TV_VEQ_START_F2_SHIFT 0
1674
1675#define TV_V_CTL_4 0x68048
1676/**
1677 * Offset to start of vertical colorburst, measured in one less than the
1678 * number of lines from vertical start.
1679 */
1680# define TV_VBURST_START_F1_MASK 0x003f0000
1681# define TV_VBURST_START_F1_SHIFT 16
1682/**
1683 * Offset to the end of vertical colorburst, measured in one less than the
1684 * number of lines from the start of NBR.
1685 */
1686# define TV_VBURST_END_F1_MASK 0x000000ff
1687# define TV_VBURST_END_F1_SHIFT 0
1688
1689#define TV_V_CTL_5 0x6804c
1690/**
1691 * Offset to start of vertical colorburst, measured in one less than the
1692 * number of lines from vertical start.
1693 */
1694# define TV_VBURST_START_F2_MASK 0x003f0000
1695# define TV_VBURST_START_F2_SHIFT 16
1696/**
1697 * Offset to the end of vertical colorburst, measured in one less than the
1698 * number of lines from the start of NBR.
1699 */
1700# define TV_VBURST_END_F2_MASK 0x000000ff
1701# define TV_VBURST_END_F2_SHIFT 0
1702
1703#define TV_V_CTL_6 0x68050
1704/**
1705 * Offset to start of vertical colorburst, measured in one less than the
1706 * number of lines from vertical start.
1707 */
1708# define TV_VBURST_START_F3_MASK 0x003f0000
1709# define TV_VBURST_START_F3_SHIFT 16
1710/**
1711 * Offset to the end of vertical colorburst, measured in one less than the
1712 * number of lines from the start of NBR.
1713 */
1714# define TV_VBURST_END_F3_MASK 0x000000ff
1715# define TV_VBURST_END_F3_SHIFT 0
1716
1717#define TV_V_CTL_7 0x68054
1718/**
1719 * Offset to start of vertical colorburst, measured in one less than the
1720 * number of lines from vertical start.
1721 */
1722# define TV_VBURST_START_F4_MASK 0x003f0000
1723# define TV_VBURST_START_F4_SHIFT 16
1724/**
1725 * Offset to the end of vertical colorburst, measured in one less than the
1726 * number of lines from the start of NBR.
1727 */
1728# define TV_VBURST_END_F4_MASK 0x000000ff
1729# define TV_VBURST_END_F4_SHIFT 0
1730
1731#define TV_SC_CTL_1 0x68060
1732/** Turns on the first subcarrier phase generation DDA */
1733# define TV_SC_DDA1_EN (1 << 31)
1734/** Turns on the first subcarrier phase generation DDA */
1735# define TV_SC_DDA2_EN (1 << 30)
1736/** Turns on the first subcarrier phase generation DDA */
1737# define TV_SC_DDA3_EN (1 << 29)
1738/** Sets the subcarrier DDA to reset frequency every other field */
1739# define TV_SC_RESET_EVERY_2 (0 << 24)
1740/** Sets the subcarrier DDA to reset frequency every fourth field */
1741# define TV_SC_RESET_EVERY_4 (1 << 24)
1742/** Sets the subcarrier DDA to reset frequency every eighth field */
1743# define TV_SC_RESET_EVERY_8 (2 << 24)
1744/** Sets the subcarrier DDA to never reset the frequency */
1745# define TV_SC_RESET_NEVER (3 << 24)
1746/** Sets the peak amplitude of the colorburst.*/
1747# define TV_BURST_LEVEL_MASK 0x00ff0000
1748# define TV_BURST_LEVEL_SHIFT 16
1749/** Sets the increment of the first subcarrier phase generation DDA */
1750# define TV_SCDDA1_INC_MASK 0x00000fff
1751# define TV_SCDDA1_INC_SHIFT 0
1752
1753#define TV_SC_CTL_2 0x68064
1754/** Sets the rollover for the second subcarrier phase generation DDA */
1755# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1756# define TV_SCDDA2_SIZE_SHIFT 16
1757/** Sets the increent of the second subcarrier phase generation DDA */
1758# define TV_SCDDA2_INC_MASK 0x00007fff
1759# define TV_SCDDA2_INC_SHIFT 0
1760
1761#define TV_SC_CTL_3 0x68068
1762/** Sets the rollover for the third subcarrier phase generation DDA */
1763# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1764# define TV_SCDDA3_SIZE_SHIFT 16
1765/** Sets the increent of the third subcarrier phase generation DDA */
1766# define TV_SCDDA3_INC_MASK 0x00007fff
1767# define TV_SCDDA3_INC_SHIFT 0
1768
1769#define TV_WIN_POS 0x68070
1770/** X coordinate of the display from the start of horizontal active */
1771# define TV_XPOS_MASK 0x1fff0000
1772# define TV_XPOS_SHIFT 16
1773/** Y coordinate of the display from the start of vertical active (NBR) */
1774# define TV_YPOS_MASK 0x00000fff
1775# define TV_YPOS_SHIFT 0
1776
1777#define TV_WIN_SIZE 0x68074
1778/** Horizontal size of the display window, measured in pixels*/
1779# define TV_XSIZE_MASK 0x1fff0000
1780# define TV_XSIZE_SHIFT 16
1781/**
1782 * Vertical size of the display window, measured in pixels.
1783 *
1784 * Must be even for interlaced modes.
1785 */
1786# define TV_YSIZE_MASK 0x00000fff
1787# define TV_YSIZE_SHIFT 0
1788
1789#define TV_FILTER_CTL_1 0x68080
1790/**
1791 * Enables automatic scaling calculation.
1792 *
1793 * If set, the rest of the registers are ignored, and the calculated values can
1794 * be read back from the register.
1795 */
1796# define TV_AUTO_SCALE (1 << 31)
1797/**
1798 * Disables the vertical filter.
1799 *
1800 * This is required on modes more than 1024 pixels wide */
1801# define TV_V_FILTER_BYPASS (1 << 29)
1802/** Enables adaptive vertical filtering */
1803# define TV_VADAPT (1 << 28)
1804# define TV_VADAPT_MODE_MASK (3 << 26)
1805/** Selects the least adaptive vertical filtering mode */
1806# define TV_VADAPT_MODE_LEAST (0 << 26)
1807/** Selects the moderately adaptive vertical filtering mode */
1808# define TV_VADAPT_MODE_MODERATE (1 << 26)
1809/** Selects the most adaptive vertical filtering mode */
1810# define TV_VADAPT_MODE_MOST (3 << 26)
1811/**
1812 * Sets the horizontal scaling factor.
1813 *
1814 * This should be the fractional part of the horizontal scaling factor divided
1815 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1816 *
1817 * (src width - 1) / ((oversample * dest width) - 1)
1818 */
1819# define TV_HSCALE_FRAC_MASK 0x00003fff
1820# define TV_HSCALE_FRAC_SHIFT 0
1821
1822#define TV_FILTER_CTL_2 0x68084
1823/**
1824 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1825 *
1826 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1827 */
1828# define TV_VSCALE_INT_MASK 0x00038000
1829# define TV_VSCALE_INT_SHIFT 15
1830/**
1831 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1832 *
1833 * \sa TV_VSCALE_INT_MASK
1834 */
1835# define TV_VSCALE_FRAC_MASK 0x00007fff
1836# define TV_VSCALE_FRAC_SHIFT 0
1837
1838#define TV_FILTER_CTL_3 0x68088
1839/**
1840 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1841 *
1842 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1843 *
1844 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1845 */
1846# define TV_VSCALE_IP_INT_MASK 0x00038000
1847# define TV_VSCALE_IP_INT_SHIFT 15
1848/**
1849 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1850 *
1851 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1852 *
1853 * \sa TV_VSCALE_IP_INT_MASK
1854 */
1855# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1856# define TV_VSCALE_IP_FRAC_SHIFT 0
1857
1858#define TV_CC_CONTROL 0x68090
1859# define TV_CC_ENABLE (1 << 31)
1860/**
1861 * Specifies which field to send the CC data in.
1862 *
1863 * CC data is usually sent in field 0.
1864 */
1865# define TV_CC_FID_MASK (1 << 27)
1866# define TV_CC_FID_SHIFT 27
1867/** Sets the horizontal position of the CC data. Usually 135. */
1868# define TV_CC_HOFF_MASK 0x03ff0000
1869# define TV_CC_HOFF_SHIFT 16
1870/** Sets the vertical position of the CC data. Usually 21 */
1871# define TV_CC_LINE_MASK 0x0000003f
1872# define TV_CC_LINE_SHIFT 0
1873
1874#define TV_CC_DATA 0x68094
1875# define TV_CC_RDY (1 << 31)
1876/** Second word of CC data to be transmitted. */
1877# define TV_CC_DATA_2_MASK 0x007f0000
1878# define TV_CC_DATA_2_SHIFT 16
1879/** First word of CC data to be transmitted. */
1880# define TV_CC_DATA_1_MASK 0x0000007f
1881# define TV_CC_DATA_1_SHIFT 0
1882
1883#define TV_H_LUMA_0 0x68100
1884#define TV_H_LUMA_59 0x681ec
1885#define TV_H_CHROMA_0 0x68200
1886#define TV_H_CHROMA_59 0x682ec
1887#define TV_V_LUMA_0 0x68300
1888#define TV_V_LUMA_42 0x683a8
1889#define TV_V_CHROMA_0 0x68400
1890#define TV_V_CHROMA_42 0x684a8
1891
040d87f1 1892/* Display Port */
32f9d658 1893#define DP_A 0x64000 /* eDP */
040d87f1
KP
1894#define DP_B 0x64100
1895#define DP_C 0x64200
1896#define DP_D 0x64300
1897
1898#define DP_PORT_EN (1 << 31)
1899#define DP_PIPEB_SELECT (1 << 30)
1900
1901/* Link training mode - select a suitable mode for each stage */
1902#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1903#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1904#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1905#define DP_LINK_TRAIN_OFF (3 << 28)
1906#define DP_LINK_TRAIN_MASK (3 << 28)
1907#define DP_LINK_TRAIN_SHIFT 28
1908
8db9d77b
ZW
1909/* CPT Link training mode */
1910#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1911#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1912#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1913#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1914#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1915#define DP_LINK_TRAIN_SHIFT_CPT 8
1916
040d87f1
KP
1917/* Signal voltages. These are mostly controlled by the other end */
1918#define DP_VOLTAGE_0_4 (0 << 25)
1919#define DP_VOLTAGE_0_6 (1 << 25)
1920#define DP_VOLTAGE_0_8 (2 << 25)
1921#define DP_VOLTAGE_1_2 (3 << 25)
1922#define DP_VOLTAGE_MASK (7 << 25)
1923#define DP_VOLTAGE_SHIFT 25
1924
1925/* Signal pre-emphasis levels, like voltages, the other end tells us what
1926 * they want
1927 */
1928#define DP_PRE_EMPHASIS_0 (0 << 22)
1929#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1930#define DP_PRE_EMPHASIS_6 (2 << 22)
1931#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1932#define DP_PRE_EMPHASIS_MASK (7 << 22)
1933#define DP_PRE_EMPHASIS_SHIFT 22
1934
1935/* How many wires to use. I guess 3 was too hard */
1936#define DP_PORT_WIDTH_1 (0 << 19)
1937#define DP_PORT_WIDTH_2 (1 << 19)
1938#define DP_PORT_WIDTH_4 (3 << 19)
1939#define DP_PORT_WIDTH_MASK (7 << 19)
1940
1941/* Mystic DPCD version 1.1 special mode */
1942#define DP_ENHANCED_FRAMING (1 << 18)
1943
32f9d658
ZW
1944/* eDP */
1945#define DP_PLL_FREQ_270MHZ (0 << 16)
1946#define DP_PLL_FREQ_160MHZ (1 << 16)
1947#define DP_PLL_FREQ_MASK (3 << 16)
1948
040d87f1
KP
1949/** locked once port is enabled */
1950#define DP_PORT_REVERSAL (1 << 15)
1951
32f9d658
ZW
1952/* eDP */
1953#define DP_PLL_ENABLE (1 << 14)
1954
040d87f1
KP
1955/** sends the clock on lane 15 of the PEG for debug */
1956#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1957
1958#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 1959#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
1960
1961/** limit RGB values to avoid confusing TVs */
1962#define DP_COLOR_RANGE_16_235 (1 << 8)
1963
1964/** Turn on the audio link */
1965#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1966
1967/** vs and hs sync polarity */
1968#define DP_SYNC_VS_HIGH (1 << 4)
1969#define DP_SYNC_HS_HIGH (1 << 3)
1970
1971/** A fantasy */
1972#define DP_DETECTED (1 << 2)
1973
1974/** The aux channel provides a way to talk to the
1975 * signal sink for DDC etc. Max packet size supported
1976 * is 20 bytes in each direction, hence the 5 fixed
1977 * data registers
1978 */
32f9d658
ZW
1979#define DPA_AUX_CH_CTL 0x64010
1980#define DPA_AUX_CH_DATA1 0x64014
1981#define DPA_AUX_CH_DATA2 0x64018
1982#define DPA_AUX_CH_DATA3 0x6401c
1983#define DPA_AUX_CH_DATA4 0x64020
1984#define DPA_AUX_CH_DATA5 0x64024
1985
040d87f1
KP
1986#define DPB_AUX_CH_CTL 0x64110
1987#define DPB_AUX_CH_DATA1 0x64114
1988#define DPB_AUX_CH_DATA2 0x64118
1989#define DPB_AUX_CH_DATA3 0x6411c
1990#define DPB_AUX_CH_DATA4 0x64120
1991#define DPB_AUX_CH_DATA5 0x64124
1992
1993#define DPC_AUX_CH_CTL 0x64210
1994#define DPC_AUX_CH_DATA1 0x64214
1995#define DPC_AUX_CH_DATA2 0x64218
1996#define DPC_AUX_CH_DATA3 0x6421c
1997#define DPC_AUX_CH_DATA4 0x64220
1998#define DPC_AUX_CH_DATA5 0x64224
1999
2000#define DPD_AUX_CH_CTL 0x64310
2001#define DPD_AUX_CH_DATA1 0x64314
2002#define DPD_AUX_CH_DATA2 0x64318
2003#define DPD_AUX_CH_DATA3 0x6431c
2004#define DPD_AUX_CH_DATA4 0x64320
2005#define DPD_AUX_CH_DATA5 0x64324
2006
2007#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2008#define DP_AUX_CH_CTL_DONE (1 << 30)
2009#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2010#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2011#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2012#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2013#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2014#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2015#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2016#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2017#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2018#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2019#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2020#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2021#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2022#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2023#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2024#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2025#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2026#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2027#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2028
2029/*
2030 * Computing GMCH M and N values for the Display Port link
2031 *
2032 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2033 *
2034 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2035 *
2036 * The GMCH value is used internally
2037 *
2038 * bytes_per_pixel is the number of bytes coming out of the plane,
2039 * which is after the LUTs, so we want the bytes for our color format.
2040 * For our current usage, this is always 3, one byte for R, G and B.
2041 */
2042#define PIPEA_GMCH_DATA_M 0x70050
2043#define PIPEB_GMCH_DATA_M 0x71050
2044
2045/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2046#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2047#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2048
2049#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2050
2051#define PIPEA_GMCH_DATA_N 0x70054
2052#define PIPEB_GMCH_DATA_N 0x71054
2053#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2054
2055/*
2056 * Computing Link M and N values for the Display Port link
2057 *
2058 * Link M / N = pixel_clock / ls_clk
2059 *
2060 * (the DP spec calls pixel_clock the 'strm_clk')
2061 *
2062 * The Link value is transmitted in the Main Stream
2063 * Attributes and VB-ID.
2064 */
2065
2066#define PIPEA_DP_LINK_M 0x70060
2067#define PIPEB_DP_LINK_M 0x71060
2068#define PIPEA_DP_LINK_M_MASK (0xffffff)
2069
2070#define PIPEA_DP_LINK_N 0x70064
2071#define PIPEB_DP_LINK_N 0x71064
2072#define PIPEA_DP_LINK_N_MASK (0xffffff)
2073
585fb111
JB
2074/* Display & cursor control */
2075
898822ce 2076/* dithering flag on Ironlake */
0a31a448
AJ
2077#define PIPE_ENABLE_DITHER (1 << 4)
2078#define PIPE_DITHER_TYPE_MASK (3 << 2)
2079#define PIPE_DITHER_TYPE_SPATIAL (0 << 2)
2080#define PIPE_DITHER_TYPE_ST01 (1 << 2)
585fb111
JB
2081/* Pipe A */
2082#define PIPEADSL 0x70000
2083#define PIPEACONF 0x70008
2084#define PIPEACONF_ENABLE (1<<31)
2085#define PIPEACONF_DISABLE 0
2086#define PIPEACONF_DOUBLE_WIDE (1<<30)
2087#define I965_PIPECONF_ACTIVE (1<<30)
2088#define PIPEACONF_SINGLE_WIDE 0
2089#define PIPEACONF_PIPE_UNLOCKED 0
2090#define PIPEACONF_PIPE_LOCKED (1<<25)
2091#define PIPEACONF_PALETTE 0
2092#define PIPEACONF_GAMMA (1<<24)
2093#define PIPECONF_FORCE_BORDER (1<<25)
2094#define PIPECONF_PROGRESSIVE (0 << 21)
2095#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2096#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2097#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
585fb111
JB
2098#define PIPEASTAT 0x70024
2099#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2100#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2101#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2102#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2103#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2104#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2105#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2106#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2107#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2108#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2109#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2110#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2111#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2112#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2113#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2114#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2115#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2116#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2117#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2118#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2119#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2120#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2121#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2122#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2123#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2124#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2125#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2126#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2127#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
2128#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2129#define PIPE_8BPC (0 << 5)
2130#define PIPE_10BPC (1 << 5)
2131#define PIPE_6BPC (2 << 5)
2132#define PIPE_12BPC (3 << 5)
585fb111
JB
2133
2134#define DSPARB 0x70030
2135#define DSPARB_CSTART_MASK (0x7f << 7)
2136#define DSPARB_CSTART_SHIFT 7
2137#define DSPARB_BSTART_MASK (0x7f)
2138#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2139#define DSPARB_BEND_SHIFT 9 /* on 855 */
2140#define DSPARB_AEND_SHIFT 0
2141
2142#define DSPFW1 0x70034
0e442c60 2143#define DSPFW_SR_SHIFT 23
d4294342 2144#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2145#define DSPFW_CURSORB_SHIFT 16
d4294342 2146#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2147#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2148#define DSPFW_PLANEB_MASK (0x7f<<8)
2149#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2150#define DSPFW2 0x70038
0e442c60 2151#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2152#define DSPFW_CURSORA_SHIFT 8
d4294342 2153#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2154#define DSPFW3 0x7003c
0e442c60
JB
2155#define DSPFW_HPLL_SR_EN (1<<31)
2156#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2157#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2158#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2159#define DSPFW_HPLL_CURSOR_SHIFT 16
2160#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2161#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2162
2163/* FIFO watermark sizes etc */
0e442c60 2164#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2165#define I915_FIFO_LINE_SIZE 64
2166#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2167
2168#define G4X_FIFO_SIZE 127
7662c8bd
SL
2169#define I945_FIFO_SIZE 127 /* 945 & 965 */
2170#define I915_FIFO_SIZE 95
dff33cfc 2171#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2172#define I830_FIFO_SIZE 95
0e442c60
JB
2173
2174#define G4X_MAX_WM 0x3f
7662c8bd
SL
2175#define I915_MAX_WM 0x3f
2176
f2b115e6
AJ
2177#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2178#define PINEVIEW_FIFO_LINE_SIZE 64
2179#define PINEVIEW_MAX_WM 0x1ff
2180#define PINEVIEW_DFT_WM 0x3f
2181#define PINEVIEW_DFT_HPLLOFF_WM 0
2182#define PINEVIEW_GUARD_WM 10
2183#define PINEVIEW_CURSOR_FIFO 64
2184#define PINEVIEW_CURSOR_MAX_WM 0x3f
2185#define PINEVIEW_CURSOR_DFT_WM 0
2186#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2187
7f8a8569
ZW
2188
2189/* define the Watermark register on Ironlake */
2190#define WM0_PIPEA_ILK 0x45100
2191#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2192#define WM0_PIPE_PLANE_SHIFT 16
2193#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2194#define WM0_PIPE_SPRITE_SHIFT 8
2195#define WM0_PIPE_CURSOR_MASK (0x1f)
2196
2197#define WM0_PIPEB_ILK 0x45104
2198#define WM1_LP_ILK 0x45108
2199#define WM1_LP_SR_EN (1<<31)
2200#define WM1_LP_LATENCY_SHIFT 24
2201#define WM1_LP_LATENCY_MASK (0x7f<<24)
2202#define WM1_LP_SR_MASK (0x1ff<<8)
2203#define WM1_LP_SR_SHIFT 8
2204#define WM1_LP_CURSOR_MASK (0x3f)
2205
2206/* Memory latency timer register */
2207#define MLTR_ILK 0x11222
2208/* the unit of memory self-refresh latency time is 0.5us */
2209#define ILK_SRLT_MASK 0x3f
2210
2211/* define the fifo size on Ironlake */
2212#define ILK_DISPLAY_FIFO 128
2213#define ILK_DISPLAY_MAXWM 64
2214#define ILK_DISPLAY_DFTWM 8
2215
2216#define ILK_DISPLAY_SR_FIFO 512
2217#define ILK_DISPLAY_MAX_SRWM 0x1ff
2218#define ILK_DISPLAY_DFT_SRWM 0x3f
2219#define ILK_CURSOR_SR_FIFO 64
2220#define ILK_CURSOR_MAX_SRWM 0x3f
2221#define ILK_CURSOR_DFT_SRWM 8
2222
2223#define ILK_FIFO_LINE_SIZE 64
2224
585fb111
JB
2225/*
2226 * The two pipe frame counter registers are not synchronized, so
2227 * reading a stable value is somewhat tricky. The following code
2228 * should work:
2229 *
2230 * do {
2231 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2232 * PIPE_FRAME_HIGH_SHIFT;
2233 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2234 * PIPE_FRAME_LOW_SHIFT);
2235 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2236 * PIPE_FRAME_HIGH_SHIFT);
2237 * } while (high1 != high2);
2238 * frame = (high1 << 8) | low1;
2239 */
2240#define PIPEAFRAMEHIGH 0x70040
2241#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2242#define PIPE_FRAME_HIGH_SHIFT 0
2243#define PIPEAFRAMEPIXEL 0x70044
2244#define PIPE_FRAME_LOW_MASK 0xff000000
2245#define PIPE_FRAME_LOW_SHIFT 24
2246#define PIPE_PIXEL_MASK 0x00ffffff
2247#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2248/* GM45+ just has to be different */
2249#define PIPEA_FRMCOUNT_GM45 0x70040
2250#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2251
2252/* Cursor A & B regs */
2253#define CURACNTR 0x70080
14b60391
JB
2254/* Old style CUR*CNTR flags (desktop 8xx) */
2255#define CURSOR_ENABLE 0x80000000
2256#define CURSOR_GAMMA_ENABLE 0x40000000
2257#define CURSOR_STRIDE_MASK 0x30000000
2258#define CURSOR_FORMAT_SHIFT 24
2259#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2260#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2261#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2262#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2263#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2264#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2265/* New style CUR*CNTR flags */
2266#define CURSOR_MODE 0x27
585fb111
JB
2267#define CURSOR_MODE_DISABLE 0x00
2268#define CURSOR_MODE_64_32B_AX 0x07
2269#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2270#define MCURSOR_PIPE_SELECT (1 << 28)
2271#define MCURSOR_PIPE_A 0x00
2272#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2273#define MCURSOR_GAMMA_ENABLE (1 << 26)
2274#define CURABASE 0x70084
2275#define CURAPOS 0x70088
2276#define CURSOR_POS_MASK 0x007FF
2277#define CURSOR_POS_SIGN 0x8000
2278#define CURSOR_X_SHIFT 0
2279#define CURSOR_Y_SHIFT 16
14b60391 2280#define CURSIZE 0x700a0
585fb111
JB
2281#define CURBCNTR 0x700c0
2282#define CURBBASE 0x700c4
2283#define CURBPOS 0x700c8
2284
2285/* Display A control */
2286#define DSPACNTR 0x70180
2287#define DISPLAY_PLANE_ENABLE (1<<31)
2288#define DISPLAY_PLANE_DISABLE 0
2289#define DISPPLANE_GAMMA_ENABLE (1<<30)
2290#define DISPPLANE_GAMMA_DISABLE 0
2291#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2292#define DISPPLANE_8BPP (0x2<<26)
2293#define DISPPLANE_15_16BPP (0x4<<26)
2294#define DISPPLANE_16BPP (0x5<<26)
2295#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2296#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2297#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2298#define DISPPLANE_STEREO_ENABLE (1<<25)
2299#define DISPPLANE_STEREO_DISABLE 0
2300#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2301#define DISPPLANE_SEL_PIPE_A 0
2302#define DISPPLANE_SEL_PIPE_B (1<<24)
2303#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2304#define DISPPLANE_SRC_KEY_DISABLE 0
2305#define DISPPLANE_LINE_DOUBLE (1<<20)
2306#define DISPPLANE_NO_LINE_DOUBLE 0
2307#define DISPPLANE_STEREO_POLARITY_FIRST 0
2308#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2309#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2310#define DISPPLANE_TILED (1<<10)
585fb111
JB
2311#define DSPAADDR 0x70184
2312#define DSPASTRIDE 0x70188
2313#define DSPAPOS 0x7018C /* reserved */
2314#define DSPASIZE 0x70190
2315#define DSPASURF 0x7019C /* 965+ only */
2316#define DSPATILEOFF 0x701A4 /* 965+ only */
2317
2318/* VBIOS flags */
2319#define SWF00 0x71410
2320#define SWF01 0x71414
2321#define SWF02 0x71418
2322#define SWF03 0x7141c
2323#define SWF04 0x71420
2324#define SWF05 0x71424
2325#define SWF06 0x71428
2326#define SWF10 0x70410
2327#define SWF11 0x70414
2328#define SWF14 0x71420
2329#define SWF30 0x72414
2330#define SWF31 0x72418
2331#define SWF32 0x7241c
2332
2333/* Pipe B */
2334#define PIPEBDSL 0x71000
2335#define PIPEBCONF 0x71008
2336#define PIPEBSTAT 0x71024
2337#define PIPEBFRAMEHIGH 0x71040
2338#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2339#define PIPEB_FRMCOUNT_GM45 0x71040
2340#define PIPEB_FLIPCOUNT_GM45 0x71044
2341
585fb111
JB
2342
2343/* Display B control */
2344#define DSPBCNTR 0x71180
2345#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2346#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2347#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2348#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2349#define DSPBADDR 0x71184
2350#define DSPBSTRIDE 0x71188
2351#define DSPBPOS 0x7118C
2352#define DSPBSIZE 0x71190
2353#define DSPBSURF 0x7119C
2354#define DSPBTILEOFF 0x711A4
2355
2356/* VBIOS regs */
2357#define VGACNTRL 0x71400
2358# define VGA_DISP_DISABLE (1 << 31)
2359# define VGA_2X_MODE (1 << 30)
2360# define VGA_PIPE_B_SELECT (1 << 29)
2361
f2b115e6 2362/* Ironlake */
b9055052
ZW
2363
2364#define CPU_VGACNTRL 0x41000
2365
2366#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2367#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2368#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2369#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2370#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2371#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2372#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2373#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2374#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2375
2376/* refresh rate hardware control */
2377#define RR_HW_CTL 0x45300
2378#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2379#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2380
2381#define FDI_PLL_BIOS_0 0x46000
2382#define FDI_PLL_BIOS_1 0x46004
2383#define FDI_PLL_BIOS_2 0x46008
2384#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2385#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2386#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2387
8956c8bb
EA
2388#define PCH_DSPCLK_GATE_D 0x42020
2389# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2390# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2391
2392#define PCH_3DCGDIS0 0x46020
2393# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2394# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2395
b9055052
ZW
2396#define FDI_PLL_FREQ_CTL 0x46030
2397#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2398#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2399#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2400
2401
2402#define PIPEA_DATA_M1 0x60030
2403#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2404#define TU_SIZE_MASK 0x7e000000
2405#define PIPEA_DATA_M1_OFFSET 0
2406#define PIPEA_DATA_N1 0x60034
2407#define PIPEA_DATA_N1_OFFSET 0
2408
2409#define PIPEA_DATA_M2 0x60038
2410#define PIPEA_DATA_M2_OFFSET 0
2411#define PIPEA_DATA_N2 0x6003c
2412#define PIPEA_DATA_N2_OFFSET 0
2413
2414#define PIPEA_LINK_M1 0x60040
2415#define PIPEA_LINK_M1_OFFSET 0
2416#define PIPEA_LINK_N1 0x60044
2417#define PIPEA_LINK_N1_OFFSET 0
2418
2419#define PIPEA_LINK_M2 0x60048
2420#define PIPEA_LINK_M2_OFFSET 0
2421#define PIPEA_LINK_N2 0x6004c
2422#define PIPEA_LINK_N2_OFFSET 0
2423
2424/* PIPEB timing regs are same start from 0x61000 */
2425
2426#define PIPEB_DATA_M1 0x61030
2427#define PIPEB_DATA_M1_OFFSET 0
2428#define PIPEB_DATA_N1 0x61034
2429#define PIPEB_DATA_N1_OFFSET 0
2430
2431#define PIPEB_DATA_M2 0x61038
2432#define PIPEB_DATA_M2_OFFSET 0
2433#define PIPEB_DATA_N2 0x6103c
2434#define PIPEB_DATA_N2_OFFSET 0
2435
2436#define PIPEB_LINK_M1 0x61040
2437#define PIPEB_LINK_M1_OFFSET 0
2438#define PIPEB_LINK_N1 0x61044
2439#define PIPEB_LINK_N1_OFFSET 0
2440
2441#define PIPEB_LINK_M2 0x61048
2442#define PIPEB_LINK_M2_OFFSET 0
2443#define PIPEB_LINK_N2 0x6104c
2444#define PIPEB_LINK_N2_OFFSET 0
2445
2446/* CPU panel fitter */
2447#define PFA_CTL_1 0x68080
2448#define PFB_CTL_1 0x68880
2449#define PF_ENABLE (1<<31)
b1f60b70
ZW
2450#define PF_FILTER_MASK (3<<23)
2451#define PF_FILTER_PROGRAMMED (0<<23)
2452#define PF_FILTER_MED_3x3 (1<<23)
2453#define PF_FILTER_EDGE_ENHANCE (2<<23)
2454#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2455#define PFA_WIN_SZ 0x68074
2456#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2457#define PFA_WIN_POS 0x68070
2458#define PFB_WIN_POS 0x68870
b9055052
ZW
2459
2460/* legacy palette */
2461#define LGC_PALETTE_A 0x4a000
2462#define LGC_PALETTE_B 0x4a800
2463
2464/* interrupts */
2465#define DE_MASTER_IRQ_CONTROL (1 << 31)
2466#define DE_SPRITEB_FLIP_DONE (1 << 29)
2467#define DE_SPRITEA_FLIP_DONE (1 << 28)
2468#define DE_PLANEB_FLIP_DONE (1 << 27)
2469#define DE_PLANEA_FLIP_DONE (1 << 26)
2470#define DE_PCU_EVENT (1 << 25)
2471#define DE_GTT_FAULT (1 << 24)
2472#define DE_POISON (1 << 23)
2473#define DE_PERFORM_COUNTER (1 << 22)
2474#define DE_PCH_EVENT (1 << 21)
2475#define DE_AUX_CHANNEL_A (1 << 20)
2476#define DE_DP_A_HOTPLUG (1 << 19)
2477#define DE_GSE (1 << 18)
2478#define DE_PIPEB_VBLANK (1 << 15)
2479#define DE_PIPEB_EVEN_FIELD (1 << 14)
2480#define DE_PIPEB_ODD_FIELD (1 << 13)
2481#define DE_PIPEB_LINE_COMPARE (1 << 12)
2482#define DE_PIPEB_VSYNC (1 << 11)
2483#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2484#define DE_PIPEA_VBLANK (1 << 7)
2485#define DE_PIPEA_EVEN_FIELD (1 << 6)
2486#define DE_PIPEA_ODD_FIELD (1 << 5)
2487#define DE_PIPEA_LINE_COMPARE (1 << 4)
2488#define DE_PIPEA_VSYNC (1 << 3)
2489#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2490
2491#define DEISR 0x44000
2492#define DEIMR 0x44004
2493#define DEIIR 0x44008
2494#define DEIER 0x4400c
2495
2496/* GT interrupt */
e552eb70 2497#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2498#define GT_SYNC_STATUS (1 << 2)
2499#define GT_USER_INTERRUPT (1 << 0)
d1b851fc
ZN
2500#define GT_BSD_USER_INTERRUPT (1 << 5)
2501
b9055052
ZW
2502
2503#define GTISR 0x44010
2504#define GTIMR 0x44014
2505#define GTIIR 0x44018
2506#define GTIER 0x4401c
2507
7f8a8569
ZW
2508#define ILK_DISPLAY_CHICKEN2 0x42004
2509#define ILK_DPARB_GATE (1<<22)
2510#define ILK_VSDPFD_FULL (1<<21)
2511#define ILK_DSPCLK_GATE 0x42020
2512#define ILK_DPARB_CLK_GATE (1<<5)
2513
553bd149
ZW
2514#define DISP_ARB_CTL 0x45000
2515#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2516#define DISP_FBC_WM_DIS (1<<15)
553bd149 2517
b9055052
ZW
2518/* PCH */
2519
2520/* south display engine interrupt */
2521#define SDE_CRT_HOTPLUG (1 << 11)
2522#define SDE_PORTD_HOTPLUG (1 << 10)
2523#define SDE_PORTC_HOTPLUG (1 << 9)
2524#define SDE_PORTB_HOTPLUG (1 << 8)
2525#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2526#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2527/* CPT */
2528#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2529#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2530#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2531#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
b9055052
ZW
2532
2533#define SDEISR 0xc4000
2534#define SDEIMR 0xc4004
2535#define SDEIIR 0xc4008
2536#define SDEIER 0xc400c
2537
2538/* digital port hotplug */
2539#define PCH_PORT_HOTPLUG 0xc4030
2540#define PORTD_HOTPLUG_ENABLE (1 << 20)
2541#define PORTD_PULSE_DURATION_2ms (0)
2542#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2543#define PORTD_PULSE_DURATION_6ms (2 << 18)
2544#define PORTD_PULSE_DURATION_100ms (3 << 18)
2545#define PORTD_HOTPLUG_NO_DETECT (0)
2546#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2547#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2548#define PORTC_HOTPLUG_ENABLE (1 << 12)
2549#define PORTC_PULSE_DURATION_2ms (0)
2550#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2551#define PORTC_PULSE_DURATION_6ms (2 << 10)
2552#define PORTC_PULSE_DURATION_100ms (3 << 10)
2553#define PORTC_HOTPLUG_NO_DETECT (0)
2554#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2555#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2556#define PORTB_HOTPLUG_ENABLE (1 << 4)
2557#define PORTB_PULSE_DURATION_2ms (0)
2558#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2559#define PORTB_PULSE_DURATION_6ms (2 << 2)
2560#define PORTB_PULSE_DURATION_100ms (3 << 2)
2561#define PORTB_HOTPLUG_NO_DETECT (0)
2562#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2563#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2564
2565#define PCH_GPIOA 0xc5010
2566#define PCH_GPIOB 0xc5014
2567#define PCH_GPIOC 0xc5018
2568#define PCH_GPIOD 0xc501c
2569#define PCH_GPIOE 0xc5020
2570#define PCH_GPIOF 0xc5024
2571
f0217c42
EA
2572#define PCH_GMBUS0 0xc5100
2573#define PCH_GMBUS1 0xc5104
2574#define PCH_GMBUS2 0xc5108
2575#define PCH_GMBUS3 0xc510c
2576#define PCH_GMBUS4 0xc5110
2577#define PCH_GMBUS5 0xc5120
2578
b9055052
ZW
2579#define PCH_DPLL_A 0xc6014
2580#define PCH_DPLL_B 0xc6018
2581
2582#define PCH_FPA0 0xc6040
2583#define PCH_FPA1 0xc6044
2584#define PCH_FPB0 0xc6048
2585#define PCH_FPB1 0xc604c
2586
2587#define PCH_DPLL_TEST 0xc606c
2588
2589#define PCH_DREF_CONTROL 0xC6200
2590#define DREF_CONTROL_MASK 0x7fc3
2591#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2592#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2593#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2594#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2595#define DREF_SSC_SOURCE_DISABLE (0<<11)
2596#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2597#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2598#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2599#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2600#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2601#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2602#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2603#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2604#define DREF_SSC4_DOWNSPREAD (0<<6)
2605#define DREF_SSC4_CENTERSPREAD (1<<6)
2606#define DREF_SSC1_DISABLE (0<<1)
2607#define DREF_SSC1_ENABLE (1<<1)
2608#define DREF_SSC4_DISABLE (0)
2609#define DREF_SSC4_ENABLE (1)
2610
2611#define PCH_RAWCLK_FREQ 0xc6204
2612#define FDL_TP1_TIMER_SHIFT 12
2613#define FDL_TP1_TIMER_MASK (3<<12)
2614#define FDL_TP2_TIMER_SHIFT 10
2615#define FDL_TP2_TIMER_MASK (3<<10)
2616#define RAWCLK_FREQ_MASK 0x3ff
2617
2618#define PCH_DPLL_TMR_CFG 0xc6208
2619
2620#define PCH_SSC4_PARMS 0xc6210
2621#define PCH_SSC4_AUX_PARMS 0xc6214
2622
8db9d77b
ZW
2623#define PCH_DPLL_SEL 0xc7000
2624#define TRANSA_DPLL_ENABLE (1<<3)
2625#define TRANSA_DPLLB_SEL (1<<0)
2626#define TRANSA_DPLLA_SEL 0
2627#define TRANSB_DPLL_ENABLE (1<<7)
2628#define TRANSB_DPLLB_SEL (1<<4)
2629#define TRANSB_DPLLA_SEL (0)
2630#define TRANSC_DPLL_ENABLE (1<<11)
2631#define TRANSC_DPLLB_SEL (1<<8)
2632#define TRANSC_DPLLA_SEL (0)
2633
b9055052
ZW
2634/* transcoder */
2635
2636#define TRANS_HTOTAL_A 0xe0000
2637#define TRANS_HTOTAL_SHIFT 16
2638#define TRANS_HACTIVE_SHIFT 0
2639#define TRANS_HBLANK_A 0xe0004
2640#define TRANS_HBLANK_END_SHIFT 16
2641#define TRANS_HBLANK_START_SHIFT 0
2642#define TRANS_HSYNC_A 0xe0008
2643#define TRANS_HSYNC_END_SHIFT 16
2644#define TRANS_HSYNC_START_SHIFT 0
2645#define TRANS_VTOTAL_A 0xe000c
2646#define TRANS_VTOTAL_SHIFT 16
2647#define TRANS_VACTIVE_SHIFT 0
2648#define TRANS_VBLANK_A 0xe0010
2649#define TRANS_VBLANK_END_SHIFT 16
2650#define TRANS_VBLANK_START_SHIFT 0
2651#define TRANS_VSYNC_A 0xe0014
2652#define TRANS_VSYNC_END_SHIFT 16
2653#define TRANS_VSYNC_START_SHIFT 0
2654
2655#define TRANSA_DATA_M1 0xe0030
2656#define TRANSA_DATA_N1 0xe0034
2657#define TRANSA_DATA_M2 0xe0038
2658#define TRANSA_DATA_N2 0xe003c
2659#define TRANSA_DP_LINK_M1 0xe0040
2660#define TRANSA_DP_LINK_N1 0xe0044
2661#define TRANSA_DP_LINK_M2 0xe0048
2662#define TRANSA_DP_LINK_N2 0xe004c
2663
2664#define TRANS_HTOTAL_B 0xe1000
2665#define TRANS_HBLANK_B 0xe1004
2666#define TRANS_HSYNC_B 0xe1008
2667#define TRANS_VTOTAL_B 0xe100c
2668#define TRANS_VBLANK_B 0xe1010
2669#define TRANS_VSYNC_B 0xe1014
2670
2671#define TRANSB_DATA_M1 0xe1030
2672#define TRANSB_DATA_N1 0xe1034
2673#define TRANSB_DATA_M2 0xe1038
2674#define TRANSB_DATA_N2 0xe103c
2675#define TRANSB_DP_LINK_M1 0xe1040
2676#define TRANSB_DP_LINK_N1 0xe1044
2677#define TRANSB_DP_LINK_M2 0xe1048
2678#define TRANSB_DP_LINK_N2 0xe104c
2679
2680#define TRANSACONF 0xf0008
2681#define TRANSBCONF 0xf1008
2682#define TRANS_DISABLE (0<<31)
2683#define TRANS_ENABLE (1<<31)
2684#define TRANS_STATE_MASK (1<<30)
2685#define TRANS_STATE_DISABLE (0<<30)
2686#define TRANS_STATE_ENABLE (1<<30)
2687#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2688#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2689#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2690#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2691#define TRANS_DP_AUDIO_ONLY (1<<26)
2692#define TRANS_DP_VIDEO_AUDIO (0<<26)
2693#define TRANS_PROGRESSIVE (0<<21)
2694#define TRANS_8BPC (0<<5)
2695#define TRANS_10BPC (1<<5)
2696#define TRANS_6BPC (2<<5)
2697#define TRANS_12BPC (3<<5)
2698
2699#define FDI_RXA_CHICKEN 0xc200c
2700#define FDI_RXB_CHICKEN 0xc2010
2701#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2702
2703/* CPU: FDI_TX */
2704#define FDI_TXA_CTL 0x60100
2705#define FDI_TXB_CTL 0x61100
2706#define FDI_TX_DISABLE (0<<31)
2707#define FDI_TX_ENABLE (1<<31)
2708#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2709#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2710#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2711#define FDI_LINK_TRAIN_NONE (3<<28)
2712#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2713#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2714#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2715#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2716#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2717#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2718#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2719#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2720/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2721 SNB has different settings. */
2722/* SNB A-stepping */
2723#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2724#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2725#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2726#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2727/* SNB B-stepping */
2728#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2729#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2730#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2731#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2732#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2733#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2734#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2735#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2736#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2737#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2738/* Ironlake: hardwired to 1 */
b9055052
ZW
2739#define FDI_TX_PLL_ENABLE (1<<14)
2740/* both Tx and Rx */
2741#define FDI_SCRAMBLING_ENABLE (0<<7)
2742#define FDI_SCRAMBLING_DISABLE (1<<7)
2743
2744/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2745#define FDI_RXA_CTL 0xf000c
2746#define FDI_RXB_CTL 0xf100c
2747#define FDI_RX_ENABLE (1<<31)
2748#define FDI_RX_DISABLE (0<<31)
2749/* train, dp width same as FDI_TX */
2750#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2751#define FDI_8BPC (0<<16)
2752#define FDI_10BPC (1<<16)
2753#define FDI_6BPC (2<<16)
2754#define FDI_12BPC (3<<16)
2755#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2756#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2757#define FDI_RX_PLL_ENABLE (1<<13)
2758#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2759#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2760#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2761#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2762#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2763#define FDI_SEL_RAWCLK (0<<4)
2764#define FDI_SEL_PCDCLK (1<<4)
8db9d77b
ZW
2765/* CPT */
2766#define FDI_AUTO_TRAINING (1<<10)
2767#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2768#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2769#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2770#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2771#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2772
2773#define FDI_RXA_MISC 0xf0010
2774#define FDI_RXB_MISC 0xf1010
2775#define FDI_RXA_TUSIZE1 0xf0030
2776#define FDI_RXA_TUSIZE2 0xf0038
2777#define FDI_RXB_TUSIZE1 0xf1030
2778#define FDI_RXB_TUSIZE2 0xf1038
2779
2780/* FDI_RX interrupt register format */
2781#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2782#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2783#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2784#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2785#define FDI_RX_FS_CODE_ERR (1<<6)
2786#define FDI_RX_FE_CODE_ERR (1<<5)
2787#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2788#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2789#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2790#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2791#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2792
2793#define FDI_RXA_IIR 0xf0014
2794#define FDI_RXA_IMR 0xf0018
2795#define FDI_RXB_IIR 0xf1014
2796#define FDI_RXB_IMR 0xf1018
2797
2798#define FDI_PLL_CTL_1 0xfe000
2799#define FDI_PLL_CTL_2 0xfe004
2800
2801/* CRT */
2802#define PCH_ADPA 0xe1100
2803#define ADPA_TRANS_SELECT_MASK (1<<30)
2804#define ADPA_TRANS_A_SELECT 0
2805#define ADPA_TRANS_B_SELECT (1<<30)
2806#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2807#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2808#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2809#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2810#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2811#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2812#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2813#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2814#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2815#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2816#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2817#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2818#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2819#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2820#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2821#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2822#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2823#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2824#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2825
2826/* or SDVOB */
2827#define HDMIB 0xe1140
2828#define PORT_ENABLE (1 << 31)
2829#define TRANSCODER_A (0)
2830#define TRANSCODER_B (1 << 30)
2831#define COLOR_FORMAT_8bpc (0)
2832#define COLOR_FORMAT_12bpc (3 << 26)
2833#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2834#define SDVO_ENCODING (0)
2835#define TMDS_ENCODING (2 << 10)
2836#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2837/* CPT */
2838#define HDMI_MODE_SELECT (1 << 9)
2839#define DVI_MODE_SELECT (0)
b9055052
ZW
2840#define SDVOB_BORDER_ENABLE (1 << 7)
2841#define AUDIO_ENABLE (1 << 6)
2842#define VSYNC_ACTIVE_HIGH (1 << 4)
2843#define HSYNC_ACTIVE_HIGH (1 << 3)
2844#define PORT_DETECTED (1 << 2)
2845
461ed3ca
ZY
2846/* PCH SDVOB multiplex with HDMIB */
2847#define PCH_SDVOB HDMIB
2848
b9055052
ZW
2849#define HDMIC 0xe1150
2850#define HDMID 0xe1160
2851
2852#define PCH_LVDS 0xe1180
2853#define LVDS_DETECTED (1 << 1)
2854
2855#define BLC_PWM_CPU_CTL2 0x48250
2856#define PWM_ENABLE (1 << 31)
2857#define PWM_PIPE_A (0 << 29)
2858#define PWM_PIPE_B (1 << 29)
2859#define BLC_PWM_CPU_CTL 0x48254
2860
2861#define BLC_PWM_PCH_CTL1 0xc8250
2862#define PWM_PCH_ENABLE (1 << 31)
2863#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2864#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2865#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2866#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2867
2868#define BLC_PWM_PCH_CTL2 0xc8254
2869
2870#define PCH_PP_STATUS 0xc7200
2871#define PCH_PP_CONTROL 0xc7204
2872#define EDP_FORCE_VDD (1 << 3)
2873#define EDP_BLC_ENABLE (1 << 2)
2874#define PANEL_POWER_RESET (1 << 1)
2875#define PANEL_POWER_OFF (0 << 0)
2876#define PANEL_POWER_ON (1 << 0)
2877#define PCH_PP_ON_DELAYS 0xc7208
2878#define EDP_PANEL (1 << 30)
2879#define PCH_PP_OFF_DELAYS 0xc720c
2880#define PCH_PP_DIVISOR 0xc7210
2881
5eb08b69
ZW
2882#define PCH_DP_B 0xe4100
2883#define PCH_DPB_AUX_CH_CTL 0xe4110
2884#define PCH_DPB_AUX_CH_DATA1 0xe4114
2885#define PCH_DPB_AUX_CH_DATA2 0xe4118
2886#define PCH_DPB_AUX_CH_DATA3 0xe411c
2887#define PCH_DPB_AUX_CH_DATA4 0xe4120
2888#define PCH_DPB_AUX_CH_DATA5 0xe4124
2889
2890#define PCH_DP_C 0xe4200
2891#define PCH_DPC_AUX_CH_CTL 0xe4210
2892#define PCH_DPC_AUX_CH_DATA1 0xe4214
2893#define PCH_DPC_AUX_CH_DATA2 0xe4218
2894#define PCH_DPC_AUX_CH_DATA3 0xe421c
2895#define PCH_DPC_AUX_CH_DATA4 0xe4220
2896#define PCH_DPC_AUX_CH_DATA5 0xe4224
2897
2898#define PCH_DP_D 0xe4300
2899#define PCH_DPD_AUX_CH_CTL 0xe4310
2900#define PCH_DPD_AUX_CH_DATA1 0xe4314
2901#define PCH_DPD_AUX_CH_DATA2 0xe4318
2902#define PCH_DPD_AUX_CH_DATA3 0xe431c
2903#define PCH_DPD_AUX_CH_DATA4 0xe4320
2904#define PCH_DPD_AUX_CH_DATA5 0xe4324
2905
8db9d77b
ZW
2906/* CPT */
2907#define PORT_TRANS_A_SEL_CPT 0
2908#define PORT_TRANS_B_SEL_CPT (1<<29)
2909#define PORT_TRANS_C_SEL_CPT (2<<29)
2910#define PORT_TRANS_SEL_MASK (3<<29)
2911
2912#define TRANS_DP_CTL_A 0xe0300
2913#define TRANS_DP_CTL_B 0xe1300
2914#define TRANS_DP_CTL_C 0xe2300
2915#define TRANS_DP_OUTPUT_ENABLE (1<<31)
2916#define TRANS_DP_PORT_SEL_B (0<<29)
2917#define TRANS_DP_PORT_SEL_C (1<<29)
2918#define TRANS_DP_PORT_SEL_D (2<<29)
2919#define TRANS_DP_PORT_SEL_MASK (3<<29)
2920#define TRANS_DP_AUDIO_ONLY (1<<26)
2921#define TRANS_DP_ENH_FRAMING (1<<18)
2922#define TRANS_DP_8BPC (0<<9)
2923#define TRANS_DP_10BPC (1<<9)
2924#define TRANS_DP_6BPC (2<<9)
2925#define TRANS_DP_12BPC (3<<9)
2926#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
2927#define TRANS_DP_VSYNC_ACTIVE_LOW 0
2928#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
2929#define TRANS_DP_HSYNC_ACTIVE_LOW 0
2930
2931/* SNB eDP training params */
2932/* SNB A-stepping */
2933#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2934#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2935#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2936#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2937/* SNB B-stepping */
2938#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2939#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2940#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2941#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2942#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
2943
585fb111 2944#endif /* _I915_REG_H_ */