]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/char/tpm/tpm_nsc.c
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[net-next-2.6.git] / drivers / char / tpm / tpm_nsc.c
CommitLineData
1da177e4
LT
1/*
2 * Copyright (C) 2004 IBM Corporation
3 *
4 * Authors:
5 * Leendert van Doorn <leendert@watson.ibm.com>
6 * Dave Safford <safford@watson.ibm.com>
7 * Reiner Sailer <sailer@watson.ibm.com>
8 * Kylene Hall <kjhall@us.ibm.com>
9 *
8e81cc13 10 * Maintained by: <tpmdd-devel@lists.sourceforge.net>
1da177e4
LT
11 *
12 * Device driver for TCG/TCPA TPM (trusted platform module).
13 * Specifications at www.trustedcomputinggroup.org
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation, version 2 of the
18 * License.
19 *
20 */
21
faba278f 22#include <linux/platform_device.h>
5a0e3ad6 23#include <linux/slab.h>
1da177e4
LT
24#include "tpm.h"
25
26/* National definitions */
e1a23c66 27enum tpm_nsc_addr{
e1a23c66
KH
28 TPM_NSC_IRQ = 0x07,
29 TPM_NSC_BASE0_HI = 0x60,
30 TPM_NSC_BASE0_LO = 0x61,
31 TPM_NSC_BASE1_HI = 0x62,
32 TPM_NSC_BASE1_LO = 0x63
3122a88a 33};
1da177e4 34
3122a88a
KH
35enum tpm_nsc_index {
36 NSC_LDN_INDEX = 0x07,
37 NSC_SID_INDEX = 0x20,
38 NSC_LDC_INDEX = 0x30,
39 NSC_DIO_INDEX = 0x60,
40 NSC_CIO_INDEX = 0x62,
41 NSC_IRQ_INDEX = 0x70,
42 NSC_ITS_INDEX = 0x71
43};
1da177e4 44
3122a88a
KH
45enum tpm_nsc_status_loc {
46 NSC_STATUS = 0x01,
47 NSC_COMMAND = 0x01,
48 NSC_DATA = 0x00
49};
1da177e4
LT
50
51/* status bits */
e1a23c66 52enum tpm_nsc_status {
3122a88a
KH
53 NSC_STATUS_OBF = 0x01, /* output buffer full */
54 NSC_STATUS_IBF = 0x02, /* input buffer full */
55 NSC_STATUS_F0 = 0x04, /* F0 */
56 NSC_STATUS_A2 = 0x08, /* A2 */
57 NSC_STATUS_RDY = 0x10, /* ready to receive command */
58 NSC_STATUS_IBR = 0x20 /* ready to receive data */
59};
daacdfa6 60
1da177e4 61/* command bits */
3122a88a
KH
62enum tpm_nsc_cmd_mode {
63 NSC_COMMAND_NORMAL = 0x01, /* normal mode */
64 NSC_COMMAND_EOC = 0x03,
65 NSC_COMMAND_CANCEL = 0x22
66};
1da177e4
LT
67/*
68 * Wait for a certain status to appear
69 */
70static int wait_for_stat(struct tpm_chip *chip, u8 mask, u8 val, u8 * data)
71{
700d8bdc 72 unsigned long stop;
1da177e4
LT
73
74 /* status immediately available check */
90dda520 75 *data = inb(chip->vendor.base + NSC_STATUS);
1da177e4
LT
76 if ((*data & mask) == val)
77 return 0;
78
79 /* wait for status */
700d8bdc 80 stop = jiffies + 10 * HZ;
1da177e4 81 do {
700d8bdc 82 msleep(TPM_TIMEOUT);
90dda520 83 *data = inb(chip->vendor.base + 1);
700d8bdc 84 if ((*data & mask) == val)
1da177e4 85 return 0;
1da177e4 86 }
700d8bdc 87 while (time_before(jiffies, stop));
1da177e4
LT
88
89 return -EBUSY;
90}
91
92static int nsc_wait_for_ready(struct tpm_chip *chip)
93{
94 int status;
700d8bdc 95 unsigned long stop;
1da177e4
LT
96
97 /* status immediately available check */
90dda520 98 status = inb(chip->vendor.base + NSC_STATUS);
1da177e4 99 if (status & NSC_STATUS_OBF)
90dda520 100 status = inb(chip->vendor.base + NSC_DATA);
1da177e4
LT
101 if (status & NSC_STATUS_RDY)
102 return 0;
103
104 /* wait for status */
700d8bdc 105 stop = jiffies + 100;
1da177e4 106 do {
700d8bdc 107 msleep(TPM_TIMEOUT);
90dda520 108 status = inb(chip->vendor.base + NSC_STATUS);
1da177e4 109 if (status & NSC_STATUS_OBF)
90dda520 110 status = inb(chip->vendor.base + NSC_DATA);
700d8bdc 111 if (status & NSC_STATUS_RDY)
1da177e4 112 return 0;
1da177e4 113 }
700d8bdc 114 while (time_before(jiffies, stop));
1da177e4 115
e659a3fe 116 dev_info(chip->dev, "wait for ready failed\n");
1da177e4
LT
117 return -EBUSY;
118}
119
120
121static int tpm_nsc_recv(struct tpm_chip *chip, u8 * buf, size_t count)
122{
123 u8 *buffer = buf;
124 u8 data, *p;
125 u32 size;
126 __be32 *native_size;
127
128 if (count < 6)
129 return -EIO;
130
131 if (wait_for_stat(chip, NSC_STATUS_F0, NSC_STATUS_F0, &data) < 0) {
e659a3fe 132 dev_err(chip->dev, "F0 timeout\n");
1da177e4
LT
133 return -EIO;
134 }
135 if ((data =
90dda520 136 inb(chip->vendor.base + NSC_DATA)) != NSC_COMMAND_NORMAL) {
e659a3fe 137 dev_err(chip->dev, "not in normal mode (0x%x)\n",
1da177e4
LT
138 data);
139 return -EIO;
140 }
141
142 /* read the whole packet */
143 for (p = buffer; p < &buffer[count]; p++) {
144 if (wait_for_stat
145 (chip, NSC_STATUS_OBF, NSC_STATUS_OBF, &data) < 0) {
e659a3fe 146 dev_err(chip->dev,
1da177e4
LT
147 "OBF timeout (while reading data)\n");
148 return -EIO;
149 }
150 if (data & NSC_STATUS_F0)
151 break;
90dda520 152 *p = inb(chip->vendor.base + NSC_DATA);
1da177e4
LT
153 }
154
daacdfa6
KJH
155 if ((data & NSC_STATUS_F0) == 0 &&
156 (wait_for_stat(chip, NSC_STATUS_F0, NSC_STATUS_F0, &data) < 0)) {
e659a3fe 157 dev_err(chip->dev, "F0 not set\n");
1da177e4
LT
158 return -EIO;
159 }
90dda520 160 if ((data = inb(chip->vendor.base + NSC_DATA)) != NSC_COMMAND_EOC) {
e659a3fe 161 dev_err(chip->dev,
1da177e4
LT
162 "expected end of command(0x%x)\n", data);
163 return -EIO;
164 }
165
166 native_size = (__force __be32 *) (buf + 2);
167 size = be32_to_cpu(*native_size);
168
169 if (count < size)
170 return -EIO;
171
172 return size;
173}
174
175static int tpm_nsc_send(struct tpm_chip *chip, u8 * buf, size_t count)
176{
177 u8 data;
178 int i;
179
180 /*
181 * If we hit the chip with back to back commands it locks up
182 * and never set IBF. Hitting it with this "hammer" seems to
183 * fix it. Not sure why this is needed, we followed the flow
184 * chart in the manual to the letter.
185 */
90dda520 186 outb(NSC_COMMAND_CANCEL, chip->vendor.base + NSC_COMMAND);
1da177e4
LT
187
188 if (nsc_wait_for_ready(chip) != 0)
189 return -EIO;
190
191 if (wait_for_stat(chip, NSC_STATUS_IBF, 0, &data) < 0) {
e659a3fe 192 dev_err(chip->dev, "IBF timeout\n");
1da177e4
LT
193 return -EIO;
194 }
195
90dda520 196 outb(NSC_COMMAND_NORMAL, chip->vendor.base + NSC_COMMAND);
1da177e4 197 if (wait_for_stat(chip, NSC_STATUS_IBR, NSC_STATUS_IBR, &data) < 0) {
e659a3fe 198 dev_err(chip->dev, "IBR timeout\n");
1da177e4
LT
199 return -EIO;
200 }
201
202 for (i = 0; i < count; i++) {
203 if (wait_for_stat(chip, NSC_STATUS_IBF, 0, &data) < 0) {
e659a3fe 204 dev_err(chip->dev,
1da177e4
LT
205 "IBF timeout (while writing data)\n");
206 return -EIO;
207 }
90dda520 208 outb(buf[i], chip->vendor.base + NSC_DATA);
1da177e4
LT
209 }
210
211 if (wait_for_stat(chip, NSC_STATUS_IBF, 0, &data) < 0) {
e659a3fe 212 dev_err(chip->dev, "IBF timeout\n");
1da177e4
LT
213 return -EIO;
214 }
90dda520 215 outb(NSC_COMMAND_EOC, chip->vendor.base + NSC_COMMAND);
1da177e4
LT
216
217 return count;
218}
219
220static void tpm_nsc_cancel(struct tpm_chip *chip)
221{
90dda520 222 outb(NSC_COMMAND_CANCEL, chip->vendor.base + NSC_COMMAND);
1da177e4
LT
223}
224
b4ed3e3c
KJH
225static u8 tpm_nsc_status(struct tpm_chip *chip)
226{
90dda520 227 return inb(chip->vendor.base + NSC_STATUS);
b4ed3e3c
KJH
228}
229
62322d25 230static const struct file_operations nsc_ops = {
1da177e4
LT
231 .owner = THIS_MODULE,
232 .llseek = no_llseek,
233 .open = tpm_open,
234 .read = tpm_read,
235 .write = tpm_write,
236 .release = tpm_release,
237};
238
6659ca2a
KH
239static DEVICE_ATTR(pubek, S_IRUGO, tpm_show_pubek, NULL);
240static DEVICE_ATTR(pcrs, S_IRUGO, tpm_show_pcrs, NULL);
241static DEVICE_ATTR(caps, S_IRUGO, tpm_show_caps, NULL);
242static DEVICE_ATTR(cancel, S_IWUSR|S_IWGRP, NULL, tpm_store_cancel);
243
244static struct attribute * nsc_attrs[] = {
245 &dev_attr_pubek.attr,
246 &dev_attr_pcrs.attr,
247 &dev_attr_caps.attr,
248 &dev_attr_cancel.attr,
874ec33f 249 NULL,
6659ca2a
KH
250};
251
252static struct attribute_group nsc_attr_grp = { .attrs = nsc_attrs };
253
e0dd03ca 254static const struct tpm_vendor_specific tpm_nsc = {
1da177e4
LT
255 .recv = tpm_nsc_recv,
256 .send = tpm_nsc_send,
257 .cancel = tpm_nsc_cancel,
b4ed3e3c 258 .status = tpm_nsc_status,
1da177e4
LT
259 .req_complete_mask = NSC_STATUS_OBF,
260 .req_complete_val = NSC_STATUS_OBF,
d9e5b6bf 261 .req_canceled = NSC_STATUS_RDY,
6659ca2a 262 .attr_group = &nsc_attr_grp,
1da177e4 263 .miscdev = { .fops = &nsc_ops, },
1da177e4
LT
264};
265
570302a3
KJH
266static struct platform_device *pdev = NULL;
267
4821cd11 268static void tpm_nsc_remove(struct device *dev)
570302a3
KJH
269{
270 struct tpm_chip *chip = dev_get_drvdata(dev);
271 if ( chip ) {
90dda520 272 release_region(chip->vendor.base, 2);
570302a3
KJH
273 tpm_remove_hardware(chip->dev);
274 }
275}
276
09f50c95
DS
277static int tpm_nsc_suspend(struct platform_device *dev, pm_message_t msg)
278{
279 return tpm_pm_suspend(&dev->dev, msg);
280}
281
282static int tpm_nsc_resume(struct platform_device *dev)
283{
284 return tpm_pm_resume(&dev->dev);
285}
286
287static struct platform_driver nsc_drv = {
288 .suspend = tpm_nsc_suspend,
289 .resume = tpm_nsc_resume,
290 .driver = {
291 .name = "tpm_nsc",
292 .owner = THIS_MODULE,
293 },
570302a3
KJH
294};
295
296static int __init init_nsc(void)
1da177e4
LT
297{
298 int rc = 0;
f33d9bd5 299 int lo, hi, err;
daacdfa6 300 int nscAddrBase = TPM_ADDR;
e0dd03ca
KJH
301 struct tpm_chip *chip;
302 unsigned long base;
daacdfa6 303
1da177e4 304 /* verify that it is a National part (SID) */
daacdfa6
KJH
305 if (tpm_read_index(TPM_ADDR, NSC_SID_INDEX) != 0xEF) {
306 nscAddrBase = (tpm_read_index(TPM_SUPERIO_ADDR, 0x2C)<<8)|
307 (tpm_read_index(TPM_SUPERIO_ADDR, 0x2B)&0xFE);
570302a3
KJH
308 if (tpm_read_index(nscAddrBase, NSC_SID_INDEX) != 0xF6)
309 return -ENODEV;
1da177e4
LT
310 }
311
09f50c95 312 err = platform_driver_register(&nsc_drv);
f33d9bd5
JG
313 if (err)
314 return err;
e2a8f7a1 315
daacdfa6
KJH
316 hi = tpm_read_index(nscAddrBase, TPM_NSC_BASE0_HI);
317 lo = tpm_read_index(nscAddrBase, TPM_NSC_BASE0_LO);
e0dd03ca 318 base = (hi<<8) | lo;
daacdfa6 319
570302a3
KJH
320 /* enable the DPM module */
321 tpm_write_index(nscAddrBase, NSC_LDC_INDEX, 0x01);
322
09f50c95 323 pdev = platform_device_alloc("tpm_nscl0", -1);
e2a8f7a1
KJH
324 if (!pdev) {
325 rc = -ENOMEM;
326 goto err_unreg_drv;
327 }
570302a3 328
570302a3 329 pdev->num_resources = 0;
09f50c95 330 pdev->dev.driver = &nsc_drv.driver;
570302a3 331 pdev->dev.release = tpm_nsc_remove;
570302a3 332
e2a8f7a1
KJH
333 if ((rc = platform_device_register(pdev)) < 0)
334 goto err_free_dev;
570302a3 335
e0dd03ca 336 if (request_region(base, 2, "tpm_nsc0") == NULL ) {
e2a8f7a1
KJH
337 rc = -EBUSY;
338 goto err_unreg_dev;
570302a3
KJH
339 }
340
e0dd03ca
KJH
341 if (!(chip = tpm_register_hardware(&pdev->dev, &tpm_nsc))) {
342 rc = -ENODEV;
e2a8f7a1 343 goto err_rel_reg;
e0dd03ca 344 }
570302a3
KJH
345
346 dev_dbg(&pdev->dev, "NSC TPM detected\n");
347 dev_dbg(&pdev->dev,
1da177e4 348 "NSC LDN 0x%x, SID 0x%x, SRID 0x%x\n",
daacdfa6
KJH
349 tpm_read_index(nscAddrBase,0x07), tpm_read_index(nscAddrBase,0x20),
350 tpm_read_index(nscAddrBase,0x27));
570302a3 351 dev_dbg(&pdev->dev,
1da177e4 352 "NSC SIOCF1 0x%x SIOCF5 0x%x SIOCF6 0x%x SIOCF8 0x%x\n",
daacdfa6
KJH
353 tpm_read_index(nscAddrBase,0x21), tpm_read_index(nscAddrBase,0x25),
354 tpm_read_index(nscAddrBase,0x26), tpm_read_index(nscAddrBase,0x28));
570302a3 355 dev_dbg(&pdev->dev, "NSC IO Base0 0x%x\n",
daacdfa6 356 (tpm_read_index(nscAddrBase,0x60) << 8) | tpm_read_index(nscAddrBase,0x61));
570302a3 357 dev_dbg(&pdev->dev, "NSC IO Base1 0x%x\n",
daacdfa6 358 (tpm_read_index(nscAddrBase,0x62) << 8) | tpm_read_index(nscAddrBase,0x63));
570302a3 359 dev_dbg(&pdev->dev, "NSC Interrupt number and wakeup 0x%x\n",
daacdfa6 360 tpm_read_index(nscAddrBase,0x70));
570302a3 361 dev_dbg(&pdev->dev, "NSC IRQ type select 0x%x\n",
daacdfa6 362 tpm_read_index(nscAddrBase,0x71));
570302a3 363 dev_dbg(&pdev->dev,
1da177e4 364 "NSC DMA channel select0 0x%x, select1 0x%x\n",
daacdfa6 365 tpm_read_index(nscAddrBase,0x74), tpm_read_index(nscAddrBase,0x75));
570302a3 366 dev_dbg(&pdev->dev,
1da177e4
LT
367 "NSC Config "
368 "0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
daacdfa6
KJH
369 tpm_read_index(nscAddrBase,0xF0), tpm_read_index(nscAddrBase,0xF1),
370 tpm_read_index(nscAddrBase,0xF2), tpm_read_index(nscAddrBase,0xF3),
371 tpm_read_index(nscAddrBase,0xF4), tpm_read_index(nscAddrBase,0xF5),
372 tpm_read_index(nscAddrBase,0xF6), tpm_read_index(nscAddrBase,0xF7),
373 tpm_read_index(nscAddrBase,0xF8), tpm_read_index(nscAddrBase,0xF9));
1da177e4 374
570302a3 375 dev_info(&pdev->dev,
daacdfa6
KJH
376 "NSC TPM revision %d\n",
377 tpm_read_index(nscAddrBase, 0x27) & 0x1F);
1da177e4 378
e0dd03ca
KJH
379 chip->vendor.base = base;
380
1da177e4 381 return 0;
e2a8f7a1
KJH
382
383err_rel_reg:
e0dd03ca 384 release_region(base, 2);
e2a8f7a1
KJH
385err_unreg_dev:
386 platform_device_unregister(pdev);
387err_free_dev:
388 kfree(pdev);
389err_unreg_drv:
09f50c95 390 platform_driver_unregister(&nsc_drv);
e2a8f7a1 391 return rc;
1da177e4
LT
392}
393
394static void __exit cleanup_nsc(void)
395{
570302a3
KJH
396 if (pdev) {
397 tpm_nsc_remove(&pdev->dev);
398 platform_device_unregister(pdev);
399 kfree(pdev);
400 pdev = NULL;
401 }
402
09f50c95 403 platform_driver_unregister(&nsc_drv);
1da177e4
LT
404}
405
406module_init(init_nsc);
407module_exit(cleanup_nsc);
408
409MODULE_AUTHOR("Leendert van Doorn (leendert@watson.ibm.com)");
410MODULE_DESCRIPTION("TPM Driver");
411MODULE_VERSION("2.0");
412MODULE_LICENSE("GPL");